mpic.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. #ifndef _ASM_POWERPC_MPIC_H
  2. #define _ASM_POWERPC_MPIC_H
  3. #ifdef __KERNEL__
  4. #include <linux/irq.h>
  5. #include <asm/dcr.h>
  6. #include <asm/msi_bitmap.h>
  7. /*
  8. * Global registers
  9. */
  10. #define MPIC_GREG_BASE 0x01000
  11. #define MPIC_GREG_FEATURE_0 0x00000
  12. #define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000
  13. #define MPIC_GREG_FEATURE_LAST_SRC_SHIFT 16
  14. #define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00
  15. #define MPIC_GREG_FEATURE_LAST_CPU_SHIFT 8
  16. #define MPIC_GREG_FEATURE_VERSION_MASK 0xff
  17. #define MPIC_GREG_FEATURE_1 0x00010
  18. #define MPIC_GREG_GLOBAL_CONF_0 0x00020
  19. #define MPIC_GREG_GCONF_RESET 0x80000000
  20. /* On the FSL mpic implementations the Mode field is expand to be
  21. * 2 bits wide:
  22. * 0b00 = pass through (interrupts routed to IRQ0)
  23. * 0b01 = Mixed mode
  24. * 0b10 = reserved
  25. * 0b11 = External proxy / coreint
  26. */
  27. #define MPIC_GREG_GCONF_COREINT 0x60000000
  28. #define MPIC_GREG_GCONF_8259_PTHROU_DIS 0x20000000
  29. #define MPIC_GREG_GCONF_NO_BIAS 0x10000000
  30. #define MPIC_GREG_GCONF_BASE_MASK 0x000fffff
  31. #define MPIC_GREG_GCONF_MCK 0x08000000
  32. #define MPIC_GREG_GLOBAL_CONF_1 0x00030
  33. #define MPIC_GREG_GLOBAL_CONF_1_SIE 0x08000000
  34. #define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK 0x70000000
  35. #define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(r) \
  36. (((r) << 28) & MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK)
  37. #define MPIC_GREG_VENDOR_0 0x00040
  38. #define MPIC_GREG_VENDOR_1 0x00050
  39. #define MPIC_GREG_VENDOR_2 0x00060
  40. #define MPIC_GREG_VENDOR_3 0x00070
  41. #define MPIC_GREG_VENDOR_ID 0x00080
  42. #define MPIC_GREG_VENDOR_ID_STEPPING_MASK 0x00ff0000
  43. #define MPIC_GREG_VENDOR_ID_STEPPING_SHIFT 16
  44. #define MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK 0x0000ff00
  45. #define MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT 8
  46. #define MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK 0x000000ff
  47. #define MPIC_GREG_PROCESSOR_INIT 0x00090
  48. #define MPIC_GREG_IPI_VECTOR_PRI_0 0x000a0
  49. #define MPIC_GREG_IPI_VECTOR_PRI_1 0x000b0
  50. #define MPIC_GREG_IPI_VECTOR_PRI_2 0x000c0
  51. #define MPIC_GREG_IPI_VECTOR_PRI_3 0x000d0
  52. #define MPIC_GREG_IPI_STRIDE 0x10
  53. #define MPIC_GREG_SPURIOUS 0x000e0
  54. #define MPIC_GREG_TIMER_FREQ 0x000f0
  55. /*
  56. *
  57. * Timer registers
  58. */
  59. #define MPIC_TIMER_BASE 0x01100
  60. #define MPIC_TIMER_STRIDE 0x40
  61. #define MPIC_TIMER_GROUP_STRIDE 0x1000
  62. #define MPIC_TIMER_CURRENT_CNT 0x00000
  63. #define MPIC_TIMER_BASE_CNT 0x00010
  64. #define MPIC_TIMER_VECTOR_PRI 0x00020
  65. #define MPIC_TIMER_DESTINATION 0x00030
  66. /*
  67. * Per-Processor registers
  68. */
  69. #define MPIC_CPU_THISBASE 0x00000
  70. #define MPIC_CPU_BASE 0x20000
  71. #define MPIC_CPU_STRIDE 0x01000
  72. #define MPIC_CPU_IPI_DISPATCH_0 0x00040
  73. #define MPIC_CPU_IPI_DISPATCH_1 0x00050
  74. #define MPIC_CPU_IPI_DISPATCH_2 0x00060
  75. #define MPIC_CPU_IPI_DISPATCH_3 0x00070
  76. #define MPIC_CPU_IPI_DISPATCH_STRIDE 0x00010
  77. #define MPIC_CPU_CURRENT_TASK_PRI 0x00080
  78. #define MPIC_CPU_TASKPRI_MASK 0x0000000f
  79. #define MPIC_CPU_WHOAMI 0x00090
  80. #define MPIC_CPU_WHOAMI_MASK 0x0000001f
  81. #define MPIC_CPU_INTACK 0x000a0
  82. #define MPIC_CPU_EOI 0x000b0
  83. #define MPIC_CPU_MCACK 0x000c0
  84. /*
  85. * Per-source registers
  86. */
  87. #define MPIC_IRQ_BASE 0x10000
  88. #define MPIC_IRQ_STRIDE 0x00020
  89. #define MPIC_IRQ_VECTOR_PRI 0x00000
  90. #define MPIC_VECPRI_MASK 0x80000000
  91. #define MPIC_VECPRI_ACTIVITY 0x40000000 /* Read Only */
  92. #define MPIC_VECPRI_PRIORITY_MASK 0x000f0000
  93. #define MPIC_VECPRI_PRIORITY_SHIFT 16
  94. #define MPIC_VECPRI_VECTOR_MASK 0x000007ff
  95. #define MPIC_VECPRI_POLARITY_POSITIVE 0x00800000
  96. #define MPIC_VECPRI_POLARITY_NEGATIVE 0x00000000
  97. #define MPIC_VECPRI_POLARITY_MASK 0x00800000
  98. #define MPIC_VECPRI_SENSE_LEVEL 0x00400000
  99. #define MPIC_VECPRI_SENSE_EDGE 0x00000000
  100. #define MPIC_VECPRI_SENSE_MASK 0x00400000
  101. #define MPIC_IRQ_DESTINATION 0x00010
  102. #define MPIC_FSL_BRR1 0x00000
  103. #define MPIC_FSL_BRR1_VER 0x0000ffff
  104. #define MPIC_MAX_IRQ_SOURCES 2048
  105. #define MPIC_MAX_CPUS 32
  106. #define MPIC_MAX_ISU 32
  107. #define MPIC_MAX_ERR 32
  108. #define MPIC_FSL_ERR_INT 16
  109. /*
  110. * Tsi108 implementation of MPIC has many differences from the original one
  111. */
  112. /*
  113. * Global registers
  114. */
  115. #define TSI108_GREG_BASE 0x00000
  116. #define TSI108_GREG_FEATURE_0 0x00000
  117. #define TSI108_GREG_GLOBAL_CONF_0 0x00004
  118. #define TSI108_GREG_VENDOR_ID 0x0000c
  119. #define TSI108_GREG_IPI_VECTOR_PRI_0 0x00204 /* Doorbell 0 */
  120. #define TSI108_GREG_IPI_STRIDE 0x0c
  121. #define TSI108_GREG_SPURIOUS 0x00010
  122. #define TSI108_GREG_TIMER_FREQ 0x00014
  123. /*
  124. * Timer registers
  125. */
  126. #define TSI108_TIMER_BASE 0x0030
  127. #define TSI108_TIMER_STRIDE 0x10
  128. #define TSI108_TIMER_CURRENT_CNT 0x00000
  129. #define TSI108_TIMER_BASE_CNT 0x00004
  130. #define TSI108_TIMER_VECTOR_PRI 0x00008
  131. #define TSI108_TIMER_DESTINATION 0x0000c
  132. /*
  133. * Per-Processor registers
  134. */
  135. #define TSI108_CPU_BASE 0x00300
  136. #define TSI108_CPU_STRIDE 0x00040
  137. #define TSI108_CPU_IPI_DISPATCH_0 0x00200
  138. #define TSI108_CPU_IPI_DISPATCH_STRIDE 0x00000
  139. #define TSI108_CPU_CURRENT_TASK_PRI 0x00000
  140. #define TSI108_CPU_WHOAMI 0xffffffff
  141. #define TSI108_CPU_INTACK 0x00004
  142. #define TSI108_CPU_EOI 0x00008
  143. #define TSI108_CPU_MCACK 0x00004 /* Doesn't really exist here */
  144. /*
  145. * Per-source registers
  146. */
  147. #define TSI108_IRQ_BASE 0x00100
  148. #define TSI108_IRQ_STRIDE 0x00008
  149. #define TSI108_IRQ_VECTOR_PRI 0x00000
  150. #define TSI108_VECPRI_VECTOR_MASK 0x000000ff
  151. #define TSI108_VECPRI_POLARITY_POSITIVE 0x01000000
  152. #define TSI108_VECPRI_POLARITY_NEGATIVE 0x00000000
  153. #define TSI108_VECPRI_SENSE_LEVEL 0x02000000
  154. #define TSI108_VECPRI_SENSE_EDGE 0x00000000
  155. #define TSI108_VECPRI_POLARITY_MASK 0x01000000
  156. #define TSI108_VECPRI_SENSE_MASK 0x02000000
  157. #define TSI108_IRQ_DESTINATION 0x00004
  158. /* weird mpic register indices and mask bits in the HW info array */
  159. enum {
  160. MPIC_IDX_GREG_BASE = 0,
  161. MPIC_IDX_GREG_FEATURE_0,
  162. MPIC_IDX_GREG_GLOBAL_CONF_0,
  163. MPIC_IDX_GREG_VENDOR_ID,
  164. MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
  165. MPIC_IDX_GREG_IPI_STRIDE,
  166. MPIC_IDX_GREG_SPURIOUS,
  167. MPIC_IDX_GREG_TIMER_FREQ,
  168. MPIC_IDX_TIMER_BASE,
  169. MPIC_IDX_TIMER_STRIDE,
  170. MPIC_IDX_TIMER_CURRENT_CNT,
  171. MPIC_IDX_TIMER_BASE_CNT,
  172. MPIC_IDX_TIMER_VECTOR_PRI,
  173. MPIC_IDX_TIMER_DESTINATION,
  174. MPIC_IDX_CPU_BASE,
  175. MPIC_IDX_CPU_STRIDE,
  176. MPIC_IDX_CPU_IPI_DISPATCH_0,
  177. MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
  178. MPIC_IDX_CPU_CURRENT_TASK_PRI,
  179. MPIC_IDX_CPU_WHOAMI,
  180. MPIC_IDX_CPU_INTACK,
  181. MPIC_IDX_CPU_EOI,
  182. MPIC_IDX_CPU_MCACK,
  183. MPIC_IDX_IRQ_BASE,
  184. MPIC_IDX_IRQ_STRIDE,
  185. MPIC_IDX_IRQ_VECTOR_PRI,
  186. MPIC_IDX_VECPRI_VECTOR_MASK,
  187. MPIC_IDX_VECPRI_POLARITY_POSITIVE,
  188. MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
  189. MPIC_IDX_VECPRI_SENSE_LEVEL,
  190. MPIC_IDX_VECPRI_SENSE_EDGE,
  191. MPIC_IDX_VECPRI_POLARITY_MASK,
  192. MPIC_IDX_VECPRI_SENSE_MASK,
  193. MPIC_IDX_IRQ_DESTINATION,
  194. MPIC_IDX_END
  195. };
  196. #ifdef CONFIG_MPIC_U3_HT_IRQS
  197. /* Fixup table entry */
  198. struct mpic_irq_fixup
  199. {
  200. u8 __iomem *base;
  201. u8 __iomem *applebase;
  202. u32 data;
  203. unsigned int index;
  204. };
  205. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  206. enum mpic_reg_type {
  207. mpic_access_mmio_le,
  208. mpic_access_mmio_be,
  209. #ifdef CONFIG_PPC_DCR
  210. mpic_access_dcr
  211. #endif
  212. };
  213. struct mpic_reg_bank {
  214. u32 __iomem *base;
  215. #ifdef CONFIG_PPC_DCR
  216. dcr_host_t dhost;
  217. #endif /* CONFIG_PPC_DCR */
  218. };
  219. struct mpic_irq_save {
  220. u32 vecprio,
  221. dest;
  222. #ifdef CONFIG_MPIC_U3_HT_IRQS
  223. u32 fixup_data;
  224. #endif
  225. };
  226. /* The instance data of a given MPIC */
  227. struct mpic
  228. {
  229. /* The OpenFirmware dt node for this MPIC */
  230. struct device_node *node;
  231. /* The remapper for this MPIC */
  232. struct irq_domain *irqhost;
  233. /* The "linux" controller struct */
  234. struct irq_chip hc_irq;
  235. #ifdef CONFIG_MPIC_U3_HT_IRQS
  236. struct irq_chip hc_ht_irq;
  237. #endif
  238. #ifdef CONFIG_SMP
  239. struct irq_chip hc_ipi;
  240. #endif
  241. struct irq_chip hc_tm;
  242. struct irq_chip hc_err;
  243. const char *name;
  244. /* Flags */
  245. unsigned int flags;
  246. /* How many irq sources in a given ISU */
  247. unsigned int isu_size;
  248. unsigned int isu_shift;
  249. unsigned int isu_mask;
  250. /* Number of sources */
  251. unsigned int num_sources;
  252. /* vector numbers used for internal sources (ipi/timers) */
  253. unsigned int ipi_vecs[4];
  254. unsigned int timer_vecs[8];
  255. /* vector numbers used for FSL MPIC error interrupts */
  256. unsigned int err_int_vecs[MPIC_MAX_ERR];
  257. /* Spurious vector to program into unused sources */
  258. unsigned int spurious_vec;
  259. #ifdef CONFIG_MPIC_U3_HT_IRQS
  260. /* The fixup table */
  261. struct mpic_irq_fixup *fixups;
  262. raw_spinlock_t fixup_lock;
  263. #endif
  264. /* Register access method */
  265. enum mpic_reg_type reg_type;
  266. /* The physical base address of the MPIC */
  267. phys_addr_t paddr;
  268. /* The various ioremap'ed bases */
  269. struct mpic_reg_bank thiscpuregs;
  270. struct mpic_reg_bank gregs;
  271. struct mpic_reg_bank tmregs;
  272. struct mpic_reg_bank cpuregs[MPIC_MAX_CPUS];
  273. struct mpic_reg_bank isus[MPIC_MAX_ISU];
  274. /* ioremap'ed base for error interrupt registers */
  275. u32 __iomem *err_regs;
  276. /* Protected sources */
  277. unsigned long *protected;
  278. #ifdef CONFIG_MPIC_WEIRD
  279. /* Pointer to HW info array */
  280. u32 *hw_set;
  281. #endif
  282. #ifdef CONFIG_PCI_MSI
  283. struct msi_bitmap msi_bitmap;
  284. #endif
  285. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  286. u32 isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
  287. #endif
  288. /* link */
  289. struct mpic *next;
  290. #ifdef CONFIG_PM
  291. struct mpic_irq_save *save_data;
  292. #endif
  293. };
  294. /*
  295. * MPIC flags (passed to mpic_alloc)
  296. *
  297. * The top 4 bits contain an MPIC bhw id that is used to index the
  298. * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
  299. * Note setting any ID (leaving those bits to 0) means standard MPIC
  300. */
  301. /*
  302. * This is a secondary ("chained") controller; it only uses the CPU0
  303. * registers. Primary controllers have IPIs and affinity control.
  304. */
  305. #define MPIC_SECONDARY 0x00000001
  306. /* Set this for a big-endian MPIC */
  307. #define MPIC_BIG_ENDIAN 0x00000002
  308. /* Broken U3 MPIC */
  309. #define MPIC_U3_HT_IRQS 0x00000004
  310. /* Broken IPI registers (autodetected) */
  311. #define MPIC_BROKEN_IPI 0x00000008
  312. /* Spurious vector requires EOI */
  313. #define MPIC_SPV_EOI 0x00000020
  314. /* No passthrough disable */
  315. #define MPIC_NO_PTHROU_DIS 0x00000040
  316. /* DCR based MPIC */
  317. #define MPIC_USES_DCR 0x00000080
  318. /* MPIC has 11-bit vector fields (or larger) */
  319. #define MPIC_LARGE_VECTORS 0x00000100
  320. /* Enable delivery of prio 15 interrupts as MCK instead of EE */
  321. #define MPIC_ENABLE_MCK 0x00000200
  322. /* Disable bias among target selection, spread interrupts evenly */
  323. #define MPIC_NO_BIAS 0x00000400
  324. /* Destination only supports a single CPU at a time */
  325. #define MPIC_SINGLE_DEST_CPU 0x00001000
  326. /* Enable CoreInt delivery of interrupts */
  327. #define MPIC_ENABLE_COREINT 0x00002000
  328. /* Do not reset the MPIC during initialization */
  329. #define MPIC_NO_RESET 0x00004000
  330. /* Freescale MPIC (compatible includes "fsl,mpic") */
  331. #define MPIC_FSL 0x00008000
  332. /* Freescale MPIC supports EIMR (error interrupt mask register).
  333. * This flag is set for MPIC version >= 4.1 (version determined
  334. * from the BRR1 register).
  335. */
  336. #define MPIC_FSL_HAS_EIMR 0x00010000
  337. /* MPIC HW modification ID */
  338. #define MPIC_REGSET_MASK 0xf0000000
  339. #define MPIC_REGSET(val) (((val) & 0xf ) << 28)
  340. #define MPIC_GET_REGSET(flags) (((flags) >> 28) & 0xf)
  341. #define MPIC_REGSET_STANDARD MPIC_REGSET(0) /* Original MPIC */
  342. #define MPIC_REGSET_TSI108 MPIC_REGSET(1) /* Tsi108/109 PIC */
  343. /* Allocate the controller structure and setup the linux irq descs
  344. * for the range if interrupts passed in. No HW initialization is
  345. * actually performed.
  346. *
  347. * @phys_addr: physial base address of the MPIC
  348. * @flags: flags, see constants above
  349. * @isu_size: number of interrupts in an ISU. Use 0 to use a
  350. * standard ISU-less setup (aka powermac)
  351. * @irq_offset: first irq number to assign to this mpic
  352. * @irq_count: number of irqs to use with this mpic IRQ sources. Pass 0
  353. * to match the number of sources
  354. * @ipi_offset: first irq number to assign to this mpic IPI sources,
  355. * used only on primary mpic
  356. * @senses: array of sense values
  357. * @senses_num: number of entries in the array
  358. *
  359. * Note about the sense array. If none is passed, all interrupts are
  360. * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
  361. * case they are edge positive (and the array is ignored anyway).
  362. * The values in the array start at the first source of the MPIC,
  363. * that is senses[0] correspond to linux irq "irq_offset".
  364. */
  365. extern struct mpic *mpic_alloc(struct device_node *node,
  366. phys_addr_t phys_addr,
  367. unsigned int flags,
  368. unsigned int isu_size,
  369. unsigned int irq_count,
  370. const char *name);
  371. /* Assign ISUs, to call before mpic_init()
  372. *
  373. * @mpic: controller structure as returned by mpic_alloc()
  374. * @isu_num: ISU number
  375. * @phys_addr: physical address of the ISU
  376. */
  377. extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  378. phys_addr_t phys_addr);
  379. /* Initialize the controller. After this has been called, none of the above
  380. * should be called again for this mpic
  381. */
  382. extern void mpic_init(struct mpic *mpic);
  383. /*
  384. * All of the following functions must only be used after the
  385. * ISUs have been assigned and the controller fully initialized
  386. * with mpic_init()
  387. */
  388. /* Change the priority of an interrupt. Default is 8 for irqs and
  389. * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
  390. * IPI number is then the offset'ed (linux irq number mapped to the IPI)
  391. */
  392. extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
  393. /* Setup a non-boot CPU */
  394. extern void mpic_setup_this_cpu(void);
  395. /* Clean up for kexec (or cpu offline or ...) */
  396. extern void mpic_teardown_this_cpu(int secondary);
  397. /* Get the current cpu priority for this cpu (0..15) */
  398. extern int mpic_cpu_get_priority(void);
  399. /* Set the current cpu priority for this cpu */
  400. extern void mpic_cpu_set_priority(int prio);
  401. /* Request IPIs on primary mpic */
  402. extern void mpic_request_ipis(void);
  403. /* Send a message (IPI) to a given target (cpu number or MSG_*) */
  404. void smp_mpic_message_pass(int target, int msg);
  405. /* Unmask a specific virq */
  406. extern void mpic_unmask_irq(struct irq_data *d);
  407. /* Mask a specific virq */
  408. extern void mpic_mask_irq(struct irq_data *d);
  409. /* EOI a specific virq */
  410. extern void mpic_end_irq(struct irq_data *d);
  411. /* Fetch interrupt from a given mpic */
  412. extern unsigned int mpic_get_one_irq(struct mpic *mpic);
  413. /* This one gets from the primary mpic */
  414. extern unsigned int mpic_get_irq(void);
  415. /* This one gets from the primary mpic via CoreInt*/
  416. extern unsigned int mpic_get_coreint_irq(void);
  417. /* Fetch Machine Check interrupt from primary mpic */
  418. extern unsigned int mpic_get_mcirq(void);
  419. /* Set the EPIC clock ratio */
  420. void mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio);
  421. /* Enable/Disable EPIC serial interrupt mode */
  422. void mpic_set_serial_int(struct mpic *mpic, int enable);
  423. #endif /* __KERNEL__ */
  424. #endif /* _ASM_POWERPC_MPIC_H */