cvmx-pci-defs.h 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PCI_DEFS_H__
  28. #define __CVMX_PCI_DEFS_H__
  29. #define CVMX_PCI_BAR1_INDEXX(offset) (0x0000000000000100ull + ((offset) & 31) * 4)
  30. #define CVMX_PCI_BIST_REG (0x00000000000001C0ull)
  31. #define CVMX_PCI_CFG00 (0x0000000000000000ull)
  32. #define CVMX_PCI_CFG01 (0x0000000000000004ull)
  33. #define CVMX_PCI_CFG02 (0x0000000000000008ull)
  34. #define CVMX_PCI_CFG03 (0x000000000000000Cull)
  35. #define CVMX_PCI_CFG04 (0x0000000000000010ull)
  36. #define CVMX_PCI_CFG05 (0x0000000000000014ull)
  37. #define CVMX_PCI_CFG06 (0x0000000000000018ull)
  38. #define CVMX_PCI_CFG07 (0x000000000000001Cull)
  39. #define CVMX_PCI_CFG08 (0x0000000000000020ull)
  40. #define CVMX_PCI_CFG09 (0x0000000000000024ull)
  41. #define CVMX_PCI_CFG10 (0x0000000000000028ull)
  42. #define CVMX_PCI_CFG11 (0x000000000000002Cull)
  43. #define CVMX_PCI_CFG12 (0x0000000000000030ull)
  44. #define CVMX_PCI_CFG13 (0x0000000000000034ull)
  45. #define CVMX_PCI_CFG15 (0x000000000000003Cull)
  46. #define CVMX_PCI_CFG16 (0x0000000000000040ull)
  47. #define CVMX_PCI_CFG17 (0x0000000000000044ull)
  48. #define CVMX_PCI_CFG18 (0x0000000000000048ull)
  49. #define CVMX_PCI_CFG19 (0x000000000000004Cull)
  50. #define CVMX_PCI_CFG20 (0x0000000000000050ull)
  51. #define CVMX_PCI_CFG21 (0x0000000000000054ull)
  52. #define CVMX_PCI_CFG22 (0x0000000000000058ull)
  53. #define CVMX_PCI_CFG56 (0x00000000000000E0ull)
  54. #define CVMX_PCI_CFG57 (0x00000000000000E4ull)
  55. #define CVMX_PCI_CFG58 (0x00000000000000E8ull)
  56. #define CVMX_PCI_CFG59 (0x00000000000000ECull)
  57. #define CVMX_PCI_CFG60 (0x00000000000000F0ull)
  58. #define CVMX_PCI_CFG61 (0x00000000000000F4ull)
  59. #define CVMX_PCI_CFG62 (0x00000000000000F8ull)
  60. #define CVMX_PCI_CFG63 (0x00000000000000FCull)
  61. #define CVMX_PCI_CNT_REG (0x00000000000001B8ull)
  62. #define CVMX_PCI_CTL_STATUS_2 (0x000000000000018Cull)
  63. #define CVMX_PCI_DBELL_X(offset) (0x0000000000000080ull + ((offset) & 3) * 8)
  64. #define CVMX_PCI_DMA_CNT0 CVMX_PCI_DMA_CNTX(0)
  65. #define CVMX_PCI_DMA_CNT1 CVMX_PCI_DMA_CNTX(1)
  66. #define CVMX_PCI_DMA_CNTX(offset) (0x00000000000000A0ull + ((offset) & 1) * 8)
  67. #define CVMX_PCI_DMA_INT_LEV0 CVMX_PCI_DMA_INT_LEVX(0)
  68. #define CVMX_PCI_DMA_INT_LEV1 CVMX_PCI_DMA_INT_LEVX(1)
  69. #define CVMX_PCI_DMA_INT_LEVX(offset) (0x00000000000000A4ull + ((offset) & 1) * 8)
  70. #define CVMX_PCI_DMA_TIME0 CVMX_PCI_DMA_TIMEX(0)
  71. #define CVMX_PCI_DMA_TIME1 CVMX_PCI_DMA_TIMEX(1)
  72. #define CVMX_PCI_DMA_TIMEX(offset) (0x00000000000000B0ull + ((offset) & 1) * 4)
  73. #define CVMX_PCI_INSTR_COUNT0 CVMX_PCI_INSTR_COUNTX(0)
  74. #define CVMX_PCI_INSTR_COUNT1 CVMX_PCI_INSTR_COUNTX(1)
  75. #define CVMX_PCI_INSTR_COUNT2 CVMX_PCI_INSTR_COUNTX(2)
  76. #define CVMX_PCI_INSTR_COUNT3 CVMX_PCI_INSTR_COUNTX(3)
  77. #define CVMX_PCI_INSTR_COUNTX(offset) (0x0000000000000084ull + ((offset) & 3) * 8)
  78. #define CVMX_PCI_INT_ENB (0x0000000000000038ull)
  79. #define CVMX_PCI_INT_ENB2 (0x00000000000001A0ull)
  80. #define CVMX_PCI_INT_SUM (0x0000000000000030ull)
  81. #define CVMX_PCI_INT_SUM2 (0x0000000000000198ull)
  82. #define CVMX_PCI_MSI_RCV (0x00000000000000F0ull)
  83. #define CVMX_PCI_PKTS_SENT0 CVMX_PCI_PKTS_SENTX(0)
  84. #define CVMX_PCI_PKTS_SENT1 CVMX_PCI_PKTS_SENTX(1)
  85. #define CVMX_PCI_PKTS_SENT2 CVMX_PCI_PKTS_SENTX(2)
  86. #define CVMX_PCI_PKTS_SENT3 CVMX_PCI_PKTS_SENTX(3)
  87. #define CVMX_PCI_PKTS_SENTX(offset) (0x0000000000000040ull + ((offset) & 3) * 16)
  88. #define CVMX_PCI_PKTS_SENT_INT_LEV0 CVMX_PCI_PKTS_SENT_INT_LEVX(0)
  89. #define CVMX_PCI_PKTS_SENT_INT_LEV1 CVMX_PCI_PKTS_SENT_INT_LEVX(1)
  90. #define CVMX_PCI_PKTS_SENT_INT_LEV2 CVMX_PCI_PKTS_SENT_INT_LEVX(2)
  91. #define CVMX_PCI_PKTS_SENT_INT_LEV3 CVMX_PCI_PKTS_SENT_INT_LEVX(3)
  92. #define CVMX_PCI_PKTS_SENT_INT_LEVX(offset) (0x0000000000000048ull + ((offset) & 3) * 16)
  93. #define CVMX_PCI_PKTS_SENT_TIME0 CVMX_PCI_PKTS_SENT_TIMEX(0)
  94. #define CVMX_PCI_PKTS_SENT_TIME1 CVMX_PCI_PKTS_SENT_TIMEX(1)
  95. #define CVMX_PCI_PKTS_SENT_TIME2 CVMX_PCI_PKTS_SENT_TIMEX(2)
  96. #define CVMX_PCI_PKTS_SENT_TIME3 CVMX_PCI_PKTS_SENT_TIMEX(3)
  97. #define CVMX_PCI_PKTS_SENT_TIMEX(offset) (0x000000000000004Cull + ((offset) & 3) * 16)
  98. #define CVMX_PCI_PKT_CREDITS0 CVMX_PCI_PKT_CREDITSX(0)
  99. #define CVMX_PCI_PKT_CREDITS1 CVMX_PCI_PKT_CREDITSX(1)
  100. #define CVMX_PCI_PKT_CREDITS2 CVMX_PCI_PKT_CREDITSX(2)
  101. #define CVMX_PCI_PKT_CREDITS3 CVMX_PCI_PKT_CREDITSX(3)
  102. #define CVMX_PCI_PKT_CREDITSX(offset) (0x0000000000000044ull + ((offset) & 3) * 16)
  103. #define CVMX_PCI_READ_CMD_6 (0x0000000000000180ull)
  104. #define CVMX_PCI_READ_CMD_C (0x0000000000000184ull)
  105. #define CVMX_PCI_READ_CMD_E (0x0000000000000188ull)
  106. #define CVMX_PCI_READ_TIMEOUT (CVMX_ADD_IO_SEG(0x00011F00000000B0ull))
  107. #define CVMX_PCI_SCM_REG (0x00000000000001A8ull)
  108. #define CVMX_PCI_TSR_REG (0x00000000000001B0ull)
  109. #define CVMX_PCI_WIN_RD_ADDR (0x0000000000000008ull)
  110. #define CVMX_PCI_WIN_RD_DATA (0x0000000000000020ull)
  111. #define CVMX_PCI_WIN_WR_ADDR (0x0000000000000000ull)
  112. #define CVMX_PCI_WIN_WR_DATA (0x0000000000000010ull)
  113. #define CVMX_PCI_WIN_WR_MASK (0x0000000000000018ull)
  114. union cvmx_pci_bar1_indexx {
  115. uint32_t u32;
  116. struct cvmx_pci_bar1_indexx_s {
  117. #ifdef __BIG_ENDIAN_BITFIELD
  118. uint32_t reserved_18_31:14;
  119. uint32_t addr_idx:14;
  120. uint32_t ca:1;
  121. uint32_t end_swp:2;
  122. uint32_t addr_v:1;
  123. #else
  124. uint32_t addr_v:1;
  125. uint32_t end_swp:2;
  126. uint32_t ca:1;
  127. uint32_t addr_idx:14;
  128. uint32_t reserved_18_31:14;
  129. #endif
  130. } s;
  131. struct cvmx_pci_bar1_indexx_s cn30xx;
  132. struct cvmx_pci_bar1_indexx_s cn31xx;
  133. struct cvmx_pci_bar1_indexx_s cn38xx;
  134. struct cvmx_pci_bar1_indexx_s cn38xxp2;
  135. struct cvmx_pci_bar1_indexx_s cn50xx;
  136. struct cvmx_pci_bar1_indexx_s cn58xx;
  137. struct cvmx_pci_bar1_indexx_s cn58xxp1;
  138. };
  139. union cvmx_pci_bist_reg {
  140. uint64_t u64;
  141. struct cvmx_pci_bist_reg_s {
  142. #ifdef __BIG_ENDIAN_BITFIELD
  143. uint64_t reserved_10_63:54;
  144. uint64_t rsp_bs:1;
  145. uint64_t dma0_bs:1;
  146. uint64_t cmd0_bs:1;
  147. uint64_t cmd_bs:1;
  148. uint64_t csr2p_bs:1;
  149. uint64_t csrr_bs:1;
  150. uint64_t rsp2p_bs:1;
  151. uint64_t csr2n_bs:1;
  152. uint64_t dat2n_bs:1;
  153. uint64_t dbg2n_bs:1;
  154. #else
  155. uint64_t dbg2n_bs:1;
  156. uint64_t dat2n_bs:1;
  157. uint64_t csr2n_bs:1;
  158. uint64_t rsp2p_bs:1;
  159. uint64_t csrr_bs:1;
  160. uint64_t csr2p_bs:1;
  161. uint64_t cmd_bs:1;
  162. uint64_t cmd0_bs:1;
  163. uint64_t dma0_bs:1;
  164. uint64_t rsp_bs:1;
  165. uint64_t reserved_10_63:54;
  166. #endif
  167. } s;
  168. struct cvmx_pci_bist_reg_s cn50xx;
  169. };
  170. union cvmx_pci_cfg00 {
  171. uint32_t u32;
  172. struct cvmx_pci_cfg00_s {
  173. #ifdef __BIG_ENDIAN_BITFIELD
  174. uint32_t devid:16;
  175. uint32_t vendid:16;
  176. #else
  177. uint32_t vendid:16;
  178. uint32_t devid:16;
  179. #endif
  180. } s;
  181. struct cvmx_pci_cfg00_s cn30xx;
  182. struct cvmx_pci_cfg00_s cn31xx;
  183. struct cvmx_pci_cfg00_s cn38xx;
  184. struct cvmx_pci_cfg00_s cn38xxp2;
  185. struct cvmx_pci_cfg00_s cn50xx;
  186. struct cvmx_pci_cfg00_s cn58xx;
  187. struct cvmx_pci_cfg00_s cn58xxp1;
  188. };
  189. union cvmx_pci_cfg01 {
  190. uint32_t u32;
  191. struct cvmx_pci_cfg01_s {
  192. #ifdef __BIG_ENDIAN_BITFIELD
  193. uint32_t dpe:1;
  194. uint32_t sse:1;
  195. uint32_t rma:1;
  196. uint32_t rta:1;
  197. uint32_t sta:1;
  198. uint32_t devt:2;
  199. uint32_t mdpe:1;
  200. uint32_t fbb:1;
  201. uint32_t reserved_22_22:1;
  202. uint32_t m66:1;
  203. uint32_t cle:1;
  204. uint32_t i_stat:1;
  205. uint32_t reserved_11_18:8;
  206. uint32_t i_dis:1;
  207. uint32_t fbbe:1;
  208. uint32_t see:1;
  209. uint32_t ads:1;
  210. uint32_t pee:1;
  211. uint32_t vps:1;
  212. uint32_t mwice:1;
  213. uint32_t scse:1;
  214. uint32_t me:1;
  215. uint32_t msae:1;
  216. uint32_t isae:1;
  217. #else
  218. uint32_t isae:1;
  219. uint32_t msae:1;
  220. uint32_t me:1;
  221. uint32_t scse:1;
  222. uint32_t mwice:1;
  223. uint32_t vps:1;
  224. uint32_t pee:1;
  225. uint32_t ads:1;
  226. uint32_t see:1;
  227. uint32_t fbbe:1;
  228. uint32_t i_dis:1;
  229. uint32_t reserved_11_18:8;
  230. uint32_t i_stat:1;
  231. uint32_t cle:1;
  232. uint32_t m66:1;
  233. uint32_t reserved_22_22:1;
  234. uint32_t fbb:1;
  235. uint32_t mdpe:1;
  236. uint32_t devt:2;
  237. uint32_t sta:1;
  238. uint32_t rta:1;
  239. uint32_t rma:1;
  240. uint32_t sse:1;
  241. uint32_t dpe:1;
  242. #endif
  243. } s;
  244. struct cvmx_pci_cfg01_s cn30xx;
  245. struct cvmx_pci_cfg01_s cn31xx;
  246. struct cvmx_pci_cfg01_s cn38xx;
  247. struct cvmx_pci_cfg01_s cn38xxp2;
  248. struct cvmx_pci_cfg01_s cn50xx;
  249. struct cvmx_pci_cfg01_s cn58xx;
  250. struct cvmx_pci_cfg01_s cn58xxp1;
  251. };
  252. union cvmx_pci_cfg02 {
  253. uint32_t u32;
  254. struct cvmx_pci_cfg02_s {
  255. #ifdef __BIG_ENDIAN_BITFIELD
  256. uint32_t cc:24;
  257. uint32_t rid:8;
  258. #else
  259. uint32_t rid:8;
  260. uint32_t cc:24;
  261. #endif
  262. } s;
  263. struct cvmx_pci_cfg02_s cn30xx;
  264. struct cvmx_pci_cfg02_s cn31xx;
  265. struct cvmx_pci_cfg02_s cn38xx;
  266. struct cvmx_pci_cfg02_s cn38xxp2;
  267. struct cvmx_pci_cfg02_s cn50xx;
  268. struct cvmx_pci_cfg02_s cn58xx;
  269. struct cvmx_pci_cfg02_s cn58xxp1;
  270. };
  271. union cvmx_pci_cfg03 {
  272. uint32_t u32;
  273. struct cvmx_pci_cfg03_s {
  274. #ifdef __BIG_ENDIAN_BITFIELD
  275. uint32_t bcap:1;
  276. uint32_t brb:1;
  277. uint32_t reserved_28_29:2;
  278. uint32_t bcod:4;
  279. uint32_t ht:8;
  280. uint32_t lt:8;
  281. uint32_t cls:8;
  282. #else
  283. uint32_t cls:8;
  284. uint32_t lt:8;
  285. uint32_t ht:8;
  286. uint32_t bcod:4;
  287. uint32_t reserved_28_29:2;
  288. uint32_t brb:1;
  289. uint32_t bcap:1;
  290. #endif
  291. } s;
  292. struct cvmx_pci_cfg03_s cn30xx;
  293. struct cvmx_pci_cfg03_s cn31xx;
  294. struct cvmx_pci_cfg03_s cn38xx;
  295. struct cvmx_pci_cfg03_s cn38xxp2;
  296. struct cvmx_pci_cfg03_s cn50xx;
  297. struct cvmx_pci_cfg03_s cn58xx;
  298. struct cvmx_pci_cfg03_s cn58xxp1;
  299. };
  300. union cvmx_pci_cfg04 {
  301. uint32_t u32;
  302. struct cvmx_pci_cfg04_s {
  303. #ifdef __BIG_ENDIAN_BITFIELD
  304. uint32_t lbase:20;
  305. uint32_t lbasez:8;
  306. uint32_t pf:1;
  307. uint32_t typ:2;
  308. uint32_t mspc:1;
  309. #else
  310. uint32_t mspc:1;
  311. uint32_t typ:2;
  312. uint32_t pf:1;
  313. uint32_t lbasez:8;
  314. uint32_t lbase:20;
  315. #endif
  316. } s;
  317. struct cvmx_pci_cfg04_s cn30xx;
  318. struct cvmx_pci_cfg04_s cn31xx;
  319. struct cvmx_pci_cfg04_s cn38xx;
  320. struct cvmx_pci_cfg04_s cn38xxp2;
  321. struct cvmx_pci_cfg04_s cn50xx;
  322. struct cvmx_pci_cfg04_s cn58xx;
  323. struct cvmx_pci_cfg04_s cn58xxp1;
  324. };
  325. union cvmx_pci_cfg05 {
  326. uint32_t u32;
  327. struct cvmx_pci_cfg05_s {
  328. #ifdef __BIG_ENDIAN_BITFIELD
  329. uint32_t hbase:32;
  330. #else
  331. uint32_t hbase:32;
  332. #endif
  333. } s;
  334. struct cvmx_pci_cfg05_s cn30xx;
  335. struct cvmx_pci_cfg05_s cn31xx;
  336. struct cvmx_pci_cfg05_s cn38xx;
  337. struct cvmx_pci_cfg05_s cn38xxp2;
  338. struct cvmx_pci_cfg05_s cn50xx;
  339. struct cvmx_pci_cfg05_s cn58xx;
  340. struct cvmx_pci_cfg05_s cn58xxp1;
  341. };
  342. union cvmx_pci_cfg06 {
  343. uint32_t u32;
  344. struct cvmx_pci_cfg06_s {
  345. #ifdef __BIG_ENDIAN_BITFIELD
  346. uint32_t lbase:5;
  347. uint32_t lbasez:23;
  348. uint32_t pf:1;
  349. uint32_t typ:2;
  350. uint32_t mspc:1;
  351. #else
  352. uint32_t mspc:1;
  353. uint32_t typ:2;
  354. uint32_t pf:1;
  355. uint32_t lbasez:23;
  356. uint32_t lbase:5;
  357. #endif
  358. } s;
  359. struct cvmx_pci_cfg06_s cn30xx;
  360. struct cvmx_pci_cfg06_s cn31xx;
  361. struct cvmx_pci_cfg06_s cn38xx;
  362. struct cvmx_pci_cfg06_s cn38xxp2;
  363. struct cvmx_pci_cfg06_s cn50xx;
  364. struct cvmx_pci_cfg06_s cn58xx;
  365. struct cvmx_pci_cfg06_s cn58xxp1;
  366. };
  367. union cvmx_pci_cfg07 {
  368. uint32_t u32;
  369. struct cvmx_pci_cfg07_s {
  370. #ifdef __BIG_ENDIAN_BITFIELD
  371. uint32_t hbase:32;
  372. #else
  373. uint32_t hbase:32;
  374. #endif
  375. } s;
  376. struct cvmx_pci_cfg07_s cn30xx;
  377. struct cvmx_pci_cfg07_s cn31xx;
  378. struct cvmx_pci_cfg07_s cn38xx;
  379. struct cvmx_pci_cfg07_s cn38xxp2;
  380. struct cvmx_pci_cfg07_s cn50xx;
  381. struct cvmx_pci_cfg07_s cn58xx;
  382. struct cvmx_pci_cfg07_s cn58xxp1;
  383. };
  384. union cvmx_pci_cfg08 {
  385. uint32_t u32;
  386. struct cvmx_pci_cfg08_s {
  387. #ifdef __BIG_ENDIAN_BITFIELD
  388. uint32_t lbasez:28;
  389. uint32_t pf:1;
  390. uint32_t typ:2;
  391. uint32_t mspc:1;
  392. #else
  393. uint32_t mspc:1;
  394. uint32_t typ:2;
  395. uint32_t pf:1;
  396. uint32_t lbasez:28;
  397. #endif
  398. } s;
  399. struct cvmx_pci_cfg08_s cn30xx;
  400. struct cvmx_pci_cfg08_s cn31xx;
  401. struct cvmx_pci_cfg08_s cn38xx;
  402. struct cvmx_pci_cfg08_s cn38xxp2;
  403. struct cvmx_pci_cfg08_s cn50xx;
  404. struct cvmx_pci_cfg08_s cn58xx;
  405. struct cvmx_pci_cfg08_s cn58xxp1;
  406. };
  407. union cvmx_pci_cfg09 {
  408. uint32_t u32;
  409. struct cvmx_pci_cfg09_s {
  410. #ifdef __BIG_ENDIAN_BITFIELD
  411. uint32_t hbase:25;
  412. uint32_t hbasez:7;
  413. #else
  414. uint32_t hbasez:7;
  415. uint32_t hbase:25;
  416. #endif
  417. } s;
  418. struct cvmx_pci_cfg09_s cn30xx;
  419. struct cvmx_pci_cfg09_s cn31xx;
  420. struct cvmx_pci_cfg09_s cn38xx;
  421. struct cvmx_pci_cfg09_s cn38xxp2;
  422. struct cvmx_pci_cfg09_s cn50xx;
  423. struct cvmx_pci_cfg09_s cn58xx;
  424. struct cvmx_pci_cfg09_s cn58xxp1;
  425. };
  426. union cvmx_pci_cfg10 {
  427. uint32_t u32;
  428. struct cvmx_pci_cfg10_s {
  429. #ifdef __BIG_ENDIAN_BITFIELD
  430. uint32_t cisp:32;
  431. #else
  432. uint32_t cisp:32;
  433. #endif
  434. } s;
  435. struct cvmx_pci_cfg10_s cn30xx;
  436. struct cvmx_pci_cfg10_s cn31xx;
  437. struct cvmx_pci_cfg10_s cn38xx;
  438. struct cvmx_pci_cfg10_s cn38xxp2;
  439. struct cvmx_pci_cfg10_s cn50xx;
  440. struct cvmx_pci_cfg10_s cn58xx;
  441. struct cvmx_pci_cfg10_s cn58xxp1;
  442. };
  443. union cvmx_pci_cfg11 {
  444. uint32_t u32;
  445. struct cvmx_pci_cfg11_s {
  446. #ifdef __BIG_ENDIAN_BITFIELD
  447. uint32_t ssid:16;
  448. uint32_t ssvid:16;
  449. #else
  450. uint32_t ssvid:16;
  451. uint32_t ssid:16;
  452. #endif
  453. } s;
  454. struct cvmx_pci_cfg11_s cn30xx;
  455. struct cvmx_pci_cfg11_s cn31xx;
  456. struct cvmx_pci_cfg11_s cn38xx;
  457. struct cvmx_pci_cfg11_s cn38xxp2;
  458. struct cvmx_pci_cfg11_s cn50xx;
  459. struct cvmx_pci_cfg11_s cn58xx;
  460. struct cvmx_pci_cfg11_s cn58xxp1;
  461. };
  462. union cvmx_pci_cfg12 {
  463. uint32_t u32;
  464. struct cvmx_pci_cfg12_s {
  465. #ifdef __BIG_ENDIAN_BITFIELD
  466. uint32_t erbar:16;
  467. uint32_t erbarz:5;
  468. uint32_t reserved_1_10:10;
  469. uint32_t erbar_en:1;
  470. #else
  471. uint32_t erbar_en:1;
  472. uint32_t reserved_1_10:10;
  473. uint32_t erbarz:5;
  474. uint32_t erbar:16;
  475. #endif
  476. } s;
  477. struct cvmx_pci_cfg12_s cn30xx;
  478. struct cvmx_pci_cfg12_s cn31xx;
  479. struct cvmx_pci_cfg12_s cn38xx;
  480. struct cvmx_pci_cfg12_s cn38xxp2;
  481. struct cvmx_pci_cfg12_s cn50xx;
  482. struct cvmx_pci_cfg12_s cn58xx;
  483. struct cvmx_pci_cfg12_s cn58xxp1;
  484. };
  485. union cvmx_pci_cfg13 {
  486. uint32_t u32;
  487. struct cvmx_pci_cfg13_s {
  488. #ifdef __BIG_ENDIAN_BITFIELD
  489. uint32_t reserved_8_31:24;
  490. uint32_t cp:8;
  491. #else
  492. uint32_t cp:8;
  493. uint32_t reserved_8_31:24;
  494. #endif
  495. } s;
  496. struct cvmx_pci_cfg13_s cn30xx;
  497. struct cvmx_pci_cfg13_s cn31xx;
  498. struct cvmx_pci_cfg13_s cn38xx;
  499. struct cvmx_pci_cfg13_s cn38xxp2;
  500. struct cvmx_pci_cfg13_s cn50xx;
  501. struct cvmx_pci_cfg13_s cn58xx;
  502. struct cvmx_pci_cfg13_s cn58xxp1;
  503. };
  504. union cvmx_pci_cfg15 {
  505. uint32_t u32;
  506. struct cvmx_pci_cfg15_s {
  507. #ifdef __BIG_ENDIAN_BITFIELD
  508. uint32_t ml:8;
  509. uint32_t mg:8;
  510. uint32_t inta:8;
  511. uint32_t il:8;
  512. #else
  513. uint32_t il:8;
  514. uint32_t inta:8;
  515. uint32_t mg:8;
  516. uint32_t ml:8;
  517. #endif
  518. } s;
  519. struct cvmx_pci_cfg15_s cn30xx;
  520. struct cvmx_pci_cfg15_s cn31xx;
  521. struct cvmx_pci_cfg15_s cn38xx;
  522. struct cvmx_pci_cfg15_s cn38xxp2;
  523. struct cvmx_pci_cfg15_s cn50xx;
  524. struct cvmx_pci_cfg15_s cn58xx;
  525. struct cvmx_pci_cfg15_s cn58xxp1;
  526. };
  527. union cvmx_pci_cfg16 {
  528. uint32_t u32;
  529. struct cvmx_pci_cfg16_s {
  530. #ifdef __BIG_ENDIAN_BITFIELD
  531. uint32_t trdnpr:1;
  532. uint32_t trdard:1;
  533. uint32_t rdsati:1;
  534. uint32_t trdrs:1;
  535. uint32_t trtae:1;
  536. uint32_t twsei:1;
  537. uint32_t twsen:1;
  538. uint32_t twtae:1;
  539. uint32_t tmae:1;
  540. uint32_t tslte:3;
  541. uint32_t tilt:4;
  542. uint32_t pbe:12;
  543. uint32_t dppmr:1;
  544. uint32_t reserved_2_2:1;
  545. uint32_t tswc:1;
  546. uint32_t mltd:1;
  547. #else
  548. uint32_t mltd:1;
  549. uint32_t tswc:1;
  550. uint32_t reserved_2_2:1;
  551. uint32_t dppmr:1;
  552. uint32_t pbe:12;
  553. uint32_t tilt:4;
  554. uint32_t tslte:3;
  555. uint32_t tmae:1;
  556. uint32_t twtae:1;
  557. uint32_t twsen:1;
  558. uint32_t twsei:1;
  559. uint32_t trtae:1;
  560. uint32_t trdrs:1;
  561. uint32_t rdsati:1;
  562. uint32_t trdard:1;
  563. uint32_t trdnpr:1;
  564. #endif
  565. } s;
  566. struct cvmx_pci_cfg16_s cn30xx;
  567. struct cvmx_pci_cfg16_s cn31xx;
  568. struct cvmx_pci_cfg16_s cn38xx;
  569. struct cvmx_pci_cfg16_s cn38xxp2;
  570. struct cvmx_pci_cfg16_s cn50xx;
  571. struct cvmx_pci_cfg16_s cn58xx;
  572. struct cvmx_pci_cfg16_s cn58xxp1;
  573. };
  574. union cvmx_pci_cfg17 {
  575. uint32_t u32;
  576. struct cvmx_pci_cfg17_s {
  577. #ifdef __BIG_ENDIAN_BITFIELD
  578. uint32_t tscme:32;
  579. #else
  580. uint32_t tscme:32;
  581. #endif
  582. } s;
  583. struct cvmx_pci_cfg17_s cn30xx;
  584. struct cvmx_pci_cfg17_s cn31xx;
  585. struct cvmx_pci_cfg17_s cn38xx;
  586. struct cvmx_pci_cfg17_s cn38xxp2;
  587. struct cvmx_pci_cfg17_s cn50xx;
  588. struct cvmx_pci_cfg17_s cn58xx;
  589. struct cvmx_pci_cfg17_s cn58xxp1;
  590. };
  591. union cvmx_pci_cfg18 {
  592. uint32_t u32;
  593. struct cvmx_pci_cfg18_s {
  594. #ifdef __BIG_ENDIAN_BITFIELD
  595. uint32_t tdsrps:32;
  596. #else
  597. uint32_t tdsrps:32;
  598. #endif
  599. } s;
  600. struct cvmx_pci_cfg18_s cn30xx;
  601. struct cvmx_pci_cfg18_s cn31xx;
  602. struct cvmx_pci_cfg18_s cn38xx;
  603. struct cvmx_pci_cfg18_s cn38xxp2;
  604. struct cvmx_pci_cfg18_s cn50xx;
  605. struct cvmx_pci_cfg18_s cn58xx;
  606. struct cvmx_pci_cfg18_s cn58xxp1;
  607. };
  608. union cvmx_pci_cfg19 {
  609. uint32_t u32;
  610. struct cvmx_pci_cfg19_s {
  611. #ifdef __BIG_ENDIAN_BITFIELD
  612. uint32_t mrbcm:1;
  613. uint32_t mrbci:1;
  614. uint32_t mdwe:1;
  615. uint32_t mdre:1;
  616. uint32_t mdrimc:1;
  617. uint32_t mdrrmc:3;
  618. uint32_t tmes:8;
  619. uint32_t teci:1;
  620. uint32_t tmei:1;
  621. uint32_t tmse:1;
  622. uint32_t tmdpes:1;
  623. uint32_t tmapes:1;
  624. uint32_t reserved_9_10:2;
  625. uint32_t tibcd:1;
  626. uint32_t tibde:1;
  627. uint32_t reserved_6_6:1;
  628. uint32_t tidomc:1;
  629. uint32_t tdomc:5;
  630. #else
  631. uint32_t tdomc:5;
  632. uint32_t tidomc:1;
  633. uint32_t reserved_6_6:1;
  634. uint32_t tibde:1;
  635. uint32_t tibcd:1;
  636. uint32_t reserved_9_10:2;
  637. uint32_t tmapes:1;
  638. uint32_t tmdpes:1;
  639. uint32_t tmse:1;
  640. uint32_t tmei:1;
  641. uint32_t teci:1;
  642. uint32_t tmes:8;
  643. uint32_t mdrrmc:3;
  644. uint32_t mdrimc:1;
  645. uint32_t mdre:1;
  646. uint32_t mdwe:1;
  647. uint32_t mrbci:1;
  648. uint32_t mrbcm:1;
  649. #endif
  650. } s;
  651. struct cvmx_pci_cfg19_s cn30xx;
  652. struct cvmx_pci_cfg19_s cn31xx;
  653. struct cvmx_pci_cfg19_s cn38xx;
  654. struct cvmx_pci_cfg19_s cn38xxp2;
  655. struct cvmx_pci_cfg19_s cn50xx;
  656. struct cvmx_pci_cfg19_s cn58xx;
  657. struct cvmx_pci_cfg19_s cn58xxp1;
  658. };
  659. union cvmx_pci_cfg20 {
  660. uint32_t u32;
  661. struct cvmx_pci_cfg20_s {
  662. #ifdef __BIG_ENDIAN_BITFIELD
  663. uint32_t mdsp:32;
  664. #else
  665. uint32_t mdsp:32;
  666. #endif
  667. } s;
  668. struct cvmx_pci_cfg20_s cn30xx;
  669. struct cvmx_pci_cfg20_s cn31xx;
  670. struct cvmx_pci_cfg20_s cn38xx;
  671. struct cvmx_pci_cfg20_s cn38xxp2;
  672. struct cvmx_pci_cfg20_s cn50xx;
  673. struct cvmx_pci_cfg20_s cn58xx;
  674. struct cvmx_pci_cfg20_s cn58xxp1;
  675. };
  676. union cvmx_pci_cfg21 {
  677. uint32_t u32;
  678. struct cvmx_pci_cfg21_s {
  679. #ifdef __BIG_ENDIAN_BITFIELD
  680. uint32_t scmre:32;
  681. #else
  682. uint32_t scmre:32;
  683. #endif
  684. } s;
  685. struct cvmx_pci_cfg21_s cn30xx;
  686. struct cvmx_pci_cfg21_s cn31xx;
  687. struct cvmx_pci_cfg21_s cn38xx;
  688. struct cvmx_pci_cfg21_s cn38xxp2;
  689. struct cvmx_pci_cfg21_s cn50xx;
  690. struct cvmx_pci_cfg21_s cn58xx;
  691. struct cvmx_pci_cfg21_s cn58xxp1;
  692. };
  693. union cvmx_pci_cfg22 {
  694. uint32_t u32;
  695. struct cvmx_pci_cfg22_s {
  696. #ifdef __BIG_ENDIAN_BITFIELD
  697. uint32_t mac:7;
  698. uint32_t reserved_19_24:6;
  699. uint32_t flush:1;
  700. uint32_t mra:1;
  701. uint32_t mtta:1;
  702. uint32_t mrv:8;
  703. uint32_t mttv:8;
  704. #else
  705. uint32_t mttv:8;
  706. uint32_t mrv:8;
  707. uint32_t mtta:1;
  708. uint32_t mra:1;
  709. uint32_t flush:1;
  710. uint32_t reserved_19_24:6;
  711. uint32_t mac:7;
  712. #endif
  713. } s;
  714. struct cvmx_pci_cfg22_s cn30xx;
  715. struct cvmx_pci_cfg22_s cn31xx;
  716. struct cvmx_pci_cfg22_s cn38xx;
  717. struct cvmx_pci_cfg22_s cn38xxp2;
  718. struct cvmx_pci_cfg22_s cn50xx;
  719. struct cvmx_pci_cfg22_s cn58xx;
  720. struct cvmx_pci_cfg22_s cn58xxp1;
  721. };
  722. union cvmx_pci_cfg56 {
  723. uint32_t u32;
  724. struct cvmx_pci_cfg56_s {
  725. #ifdef __BIG_ENDIAN_BITFIELD
  726. uint32_t reserved_23_31:9;
  727. uint32_t most:3;
  728. uint32_t mmbc:2;
  729. uint32_t roe:1;
  730. uint32_t dpere:1;
  731. uint32_t ncp:8;
  732. uint32_t pxcid:8;
  733. #else
  734. uint32_t pxcid:8;
  735. uint32_t ncp:8;
  736. uint32_t dpere:1;
  737. uint32_t roe:1;
  738. uint32_t mmbc:2;
  739. uint32_t most:3;
  740. uint32_t reserved_23_31:9;
  741. #endif
  742. } s;
  743. struct cvmx_pci_cfg56_s cn30xx;
  744. struct cvmx_pci_cfg56_s cn31xx;
  745. struct cvmx_pci_cfg56_s cn38xx;
  746. struct cvmx_pci_cfg56_s cn38xxp2;
  747. struct cvmx_pci_cfg56_s cn50xx;
  748. struct cvmx_pci_cfg56_s cn58xx;
  749. struct cvmx_pci_cfg56_s cn58xxp1;
  750. };
  751. union cvmx_pci_cfg57 {
  752. uint32_t u32;
  753. struct cvmx_pci_cfg57_s {
  754. #ifdef __BIG_ENDIAN_BITFIELD
  755. uint32_t reserved_30_31:2;
  756. uint32_t scemr:1;
  757. uint32_t mcrsd:3;
  758. uint32_t mostd:3;
  759. uint32_t mmrbcd:2;
  760. uint32_t dc:1;
  761. uint32_t usc:1;
  762. uint32_t scd:1;
  763. uint32_t m133:1;
  764. uint32_t w64:1;
  765. uint32_t bn:8;
  766. uint32_t dn:5;
  767. uint32_t fn:3;
  768. #else
  769. uint32_t fn:3;
  770. uint32_t dn:5;
  771. uint32_t bn:8;
  772. uint32_t w64:1;
  773. uint32_t m133:1;
  774. uint32_t scd:1;
  775. uint32_t usc:1;
  776. uint32_t dc:1;
  777. uint32_t mmrbcd:2;
  778. uint32_t mostd:3;
  779. uint32_t mcrsd:3;
  780. uint32_t scemr:1;
  781. uint32_t reserved_30_31:2;
  782. #endif
  783. } s;
  784. struct cvmx_pci_cfg57_s cn30xx;
  785. struct cvmx_pci_cfg57_s cn31xx;
  786. struct cvmx_pci_cfg57_s cn38xx;
  787. struct cvmx_pci_cfg57_s cn38xxp2;
  788. struct cvmx_pci_cfg57_s cn50xx;
  789. struct cvmx_pci_cfg57_s cn58xx;
  790. struct cvmx_pci_cfg57_s cn58xxp1;
  791. };
  792. union cvmx_pci_cfg58 {
  793. uint32_t u32;
  794. struct cvmx_pci_cfg58_s {
  795. #ifdef __BIG_ENDIAN_BITFIELD
  796. uint32_t pmes:5;
  797. uint32_t d2s:1;
  798. uint32_t d1s:1;
  799. uint32_t auxc:3;
  800. uint32_t dsi:1;
  801. uint32_t reserved_20_20:1;
  802. uint32_t pmec:1;
  803. uint32_t pcimiv:3;
  804. uint32_t ncp:8;
  805. uint32_t pmcid:8;
  806. #else
  807. uint32_t pmcid:8;
  808. uint32_t ncp:8;
  809. uint32_t pcimiv:3;
  810. uint32_t pmec:1;
  811. uint32_t reserved_20_20:1;
  812. uint32_t dsi:1;
  813. uint32_t auxc:3;
  814. uint32_t d1s:1;
  815. uint32_t d2s:1;
  816. uint32_t pmes:5;
  817. #endif
  818. } s;
  819. struct cvmx_pci_cfg58_s cn30xx;
  820. struct cvmx_pci_cfg58_s cn31xx;
  821. struct cvmx_pci_cfg58_s cn38xx;
  822. struct cvmx_pci_cfg58_s cn38xxp2;
  823. struct cvmx_pci_cfg58_s cn50xx;
  824. struct cvmx_pci_cfg58_s cn58xx;
  825. struct cvmx_pci_cfg58_s cn58xxp1;
  826. };
  827. union cvmx_pci_cfg59 {
  828. uint32_t u32;
  829. struct cvmx_pci_cfg59_s {
  830. #ifdef __BIG_ENDIAN_BITFIELD
  831. uint32_t pmdia:8;
  832. uint32_t bpccen:1;
  833. uint32_t bd3h:1;
  834. uint32_t reserved_16_21:6;
  835. uint32_t pmess:1;
  836. uint32_t pmedsia:2;
  837. uint32_t pmds:4;
  838. uint32_t pmeens:1;
  839. uint32_t reserved_2_7:6;
  840. uint32_t ps:2;
  841. #else
  842. uint32_t ps:2;
  843. uint32_t reserved_2_7:6;
  844. uint32_t pmeens:1;
  845. uint32_t pmds:4;
  846. uint32_t pmedsia:2;
  847. uint32_t pmess:1;
  848. uint32_t reserved_16_21:6;
  849. uint32_t bd3h:1;
  850. uint32_t bpccen:1;
  851. uint32_t pmdia:8;
  852. #endif
  853. } s;
  854. struct cvmx_pci_cfg59_s cn30xx;
  855. struct cvmx_pci_cfg59_s cn31xx;
  856. struct cvmx_pci_cfg59_s cn38xx;
  857. struct cvmx_pci_cfg59_s cn38xxp2;
  858. struct cvmx_pci_cfg59_s cn50xx;
  859. struct cvmx_pci_cfg59_s cn58xx;
  860. struct cvmx_pci_cfg59_s cn58xxp1;
  861. };
  862. union cvmx_pci_cfg60 {
  863. uint32_t u32;
  864. struct cvmx_pci_cfg60_s {
  865. #ifdef __BIG_ENDIAN_BITFIELD
  866. uint32_t reserved_24_31:8;
  867. uint32_t m64:1;
  868. uint32_t mme:3;
  869. uint32_t mmc:3;
  870. uint32_t msien:1;
  871. uint32_t ncp:8;
  872. uint32_t msicid:8;
  873. #else
  874. uint32_t msicid:8;
  875. uint32_t ncp:8;
  876. uint32_t msien:1;
  877. uint32_t mmc:3;
  878. uint32_t mme:3;
  879. uint32_t m64:1;
  880. uint32_t reserved_24_31:8;
  881. #endif
  882. } s;
  883. struct cvmx_pci_cfg60_s cn30xx;
  884. struct cvmx_pci_cfg60_s cn31xx;
  885. struct cvmx_pci_cfg60_s cn38xx;
  886. struct cvmx_pci_cfg60_s cn38xxp2;
  887. struct cvmx_pci_cfg60_s cn50xx;
  888. struct cvmx_pci_cfg60_s cn58xx;
  889. struct cvmx_pci_cfg60_s cn58xxp1;
  890. };
  891. union cvmx_pci_cfg61 {
  892. uint32_t u32;
  893. struct cvmx_pci_cfg61_s {
  894. #ifdef __BIG_ENDIAN_BITFIELD
  895. uint32_t msi31t2:30;
  896. uint32_t reserved_0_1:2;
  897. #else
  898. uint32_t reserved_0_1:2;
  899. uint32_t msi31t2:30;
  900. #endif
  901. } s;
  902. struct cvmx_pci_cfg61_s cn30xx;
  903. struct cvmx_pci_cfg61_s cn31xx;
  904. struct cvmx_pci_cfg61_s cn38xx;
  905. struct cvmx_pci_cfg61_s cn38xxp2;
  906. struct cvmx_pci_cfg61_s cn50xx;
  907. struct cvmx_pci_cfg61_s cn58xx;
  908. struct cvmx_pci_cfg61_s cn58xxp1;
  909. };
  910. union cvmx_pci_cfg62 {
  911. uint32_t u32;
  912. struct cvmx_pci_cfg62_s {
  913. #ifdef __BIG_ENDIAN_BITFIELD
  914. uint32_t msi:32;
  915. #else
  916. uint32_t msi:32;
  917. #endif
  918. } s;
  919. struct cvmx_pci_cfg62_s cn30xx;
  920. struct cvmx_pci_cfg62_s cn31xx;
  921. struct cvmx_pci_cfg62_s cn38xx;
  922. struct cvmx_pci_cfg62_s cn38xxp2;
  923. struct cvmx_pci_cfg62_s cn50xx;
  924. struct cvmx_pci_cfg62_s cn58xx;
  925. struct cvmx_pci_cfg62_s cn58xxp1;
  926. };
  927. union cvmx_pci_cfg63 {
  928. uint32_t u32;
  929. struct cvmx_pci_cfg63_s {
  930. #ifdef __BIG_ENDIAN_BITFIELD
  931. uint32_t reserved_16_31:16;
  932. uint32_t msimd:16;
  933. #else
  934. uint32_t msimd:16;
  935. uint32_t reserved_16_31:16;
  936. #endif
  937. } s;
  938. struct cvmx_pci_cfg63_s cn30xx;
  939. struct cvmx_pci_cfg63_s cn31xx;
  940. struct cvmx_pci_cfg63_s cn38xx;
  941. struct cvmx_pci_cfg63_s cn38xxp2;
  942. struct cvmx_pci_cfg63_s cn50xx;
  943. struct cvmx_pci_cfg63_s cn58xx;
  944. struct cvmx_pci_cfg63_s cn58xxp1;
  945. };
  946. union cvmx_pci_cnt_reg {
  947. uint64_t u64;
  948. struct cvmx_pci_cnt_reg_s {
  949. #ifdef __BIG_ENDIAN_BITFIELD
  950. uint64_t reserved_38_63:26;
  951. uint64_t hm_pcix:1;
  952. uint64_t hm_speed:2;
  953. uint64_t ap_pcix:1;
  954. uint64_t ap_speed:2;
  955. uint64_t pcicnt:32;
  956. #else
  957. uint64_t pcicnt:32;
  958. uint64_t ap_speed:2;
  959. uint64_t ap_pcix:1;
  960. uint64_t hm_speed:2;
  961. uint64_t hm_pcix:1;
  962. uint64_t reserved_38_63:26;
  963. #endif
  964. } s;
  965. struct cvmx_pci_cnt_reg_s cn50xx;
  966. struct cvmx_pci_cnt_reg_s cn58xx;
  967. struct cvmx_pci_cnt_reg_s cn58xxp1;
  968. };
  969. union cvmx_pci_ctl_status_2 {
  970. uint32_t u32;
  971. struct cvmx_pci_ctl_status_2_s {
  972. #ifdef __BIG_ENDIAN_BITFIELD
  973. uint32_t reserved_29_31:3;
  974. uint32_t bb1_hole:3;
  975. uint32_t bb1_siz:1;
  976. uint32_t bb_ca:1;
  977. uint32_t bb_es:2;
  978. uint32_t bb1:1;
  979. uint32_t bb0:1;
  980. uint32_t erst_n:1;
  981. uint32_t bar2pres:1;
  982. uint32_t scmtyp:1;
  983. uint32_t scm:1;
  984. uint32_t en_wfilt:1;
  985. uint32_t reserved_14_14:1;
  986. uint32_t ap_pcix:1;
  987. uint32_t ap_64ad:1;
  988. uint32_t b12_bist:1;
  989. uint32_t pmo_amod:1;
  990. uint32_t pmo_fpc:3;
  991. uint32_t tsr_hwm:3;
  992. uint32_t bar2_enb:1;
  993. uint32_t bar2_esx:2;
  994. uint32_t bar2_cax:1;
  995. #else
  996. uint32_t bar2_cax:1;
  997. uint32_t bar2_esx:2;
  998. uint32_t bar2_enb:1;
  999. uint32_t tsr_hwm:3;
  1000. uint32_t pmo_fpc:3;
  1001. uint32_t pmo_amod:1;
  1002. uint32_t b12_bist:1;
  1003. uint32_t ap_64ad:1;
  1004. uint32_t ap_pcix:1;
  1005. uint32_t reserved_14_14:1;
  1006. uint32_t en_wfilt:1;
  1007. uint32_t scm:1;
  1008. uint32_t scmtyp:1;
  1009. uint32_t bar2pres:1;
  1010. uint32_t erst_n:1;
  1011. uint32_t bb0:1;
  1012. uint32_t bb1:1;
  1013. uint32_t bb_es:2;
  1014. uint32_t bb_ca:1;
  1015. uint32_t bb1_siz:1;
  1016. uint32_t bb1_hole:3;
  1017. uint32_t reserved_29_31:3;
  1018. #endif
  1019. } s;
  1020. struct cvmx_pci_ctl_status_2_s cn30xx;
  1021. struct cvmx_pci_ctl_status_2_cn31xx {
  1022. #ifdef __BIG_ENDIAN_BITFIELD
  1023. uint32_t reserved_20_31:12;
  1024. uint32_t erst_n:1;
  1025. uint32_t bar2pres:1;
  1026. uint32_t scmtyp:1;
  1027. uint32_t scm:1;
  1028. uint32_t en_wfilt:1;
  1029. uint32_t reserved_14_14:1;
  1030. uint32_t ap_pcix:1;
  1031. uint32_t ap_64ad:1;
  1032. uint32_t b12_bist:1;
  1033. uint32_t pmo_amod:1;
  1034. uint32_t pmo_fpc:3;
  1035. uint32_t tsr_hwm:3;
  1036. uint32_t bar2_enb:1;
  1037. uint32_t bar2_esx:2;
  1038. uint32_t bar2_cax:1;
  1039. #else
  1040. uint32_t bar2_cax:1;
  1041. uint32_t bar2_esx:2;
  1042. uint32_t bar2_enb:1;
  1043. uint32_t tsr_hwm:3;
  1044. uint32_t pmo_fpc:3;
  1045. uint32_t pmo_amod:1;
  1046. uint32_t b12_bist:1;
  1047. uint32_t ap_64ad:1;
  1048. uint32_t ap_pcix:1;
  1049. uint32_t reserved_14_14:1;
  1050. uint32_t en_wfilt:1;
  1051. uint32_t scm:1;
  1052. uint32_t scmtyp:1;
  1053. uint32_t bar2pres:1;
  1054. uint32_t erst_n:1;
  1055. uint32_t reserved_20_31:12;
  1056. #endif
  1057. } cn31xx;
  1058. struct cvmx_pci_ctl_status_2_s cn38xx;
  1059. struct cvmx_pci_ctl_status_2_cn31xx cn38xxp2;
  1060. struct cvmx_pci_ctl_status_2_s cn50xx;
  1061. struct cvmx_pci_ctl_status_2_s cn58xx;
  1062. struct cvmx_pci_ctl_status_2_s cn58xxp1;
  1063. };
  1064. union cvmx_pci_dbellx {
  1065. uint32_t u32;
  1066. struct cvmx_pci_dbellx_s {
  1067. #ifdef __BIG_ENDIAN_BITFIELD
  1068. uint32_t reserved_16_31:16;
  1069. uint32_t inc_val:16;
  1070. #else
  1071. uint32_t inc_val:16;
  1072. uint32_t reserved_16_31:16;
  1073. #endif
  1074. } s;
  1075. struct cvmx_pci_dbellx_s cn30xx;
  1076. struct cvmx_pci_dbellx_s cn31xx;
  1077. struct cvmx_pci_dbellx_s cn38xx;
  1078. struct cvmx_pci_dbellx_s cn38xxp2;
  1079. struct cvmx_pci_dbellx_s cn50xx;
  1080. struct cvmx_pci_dbellx_s cn58xx;
  1081. struct cvmx_pci_dbellx_s cn58xxp1;
  1082. };
  1083. union cvmx_pci_dma_cntx {
  1084. uint32_t u32;
  1085. struct cvmx_pci_dma_cntx_s {
  1086. #ifdef __BIG_ENDIAN_BITFIELD
  1087. uint32_t dma_cnt:32;
  1088. #else
  1089. uint32_t dma_cnt:32;
  1090. #endif
  1091. } s;
  1092. struct cvmx_pci_dma_cntx_s cn30xx;
  1093. struct cvmx_pci_dma_cntx_s cn31xx;
  1094. struct cvmx_pci_dma_cntx_s cn38xx;
  1095. struct cvmx_pci_dma_cntx_s cn38xxp2;
  1096. struct cvmx_pci_dma_cntx_s cn50xx;
  1097. struct cvmx_pci_dma_cntx_s cn58xx;
  1098. struct cvmx_pci_dma_cntx_s cn58xxp1;
  1099. };
  1100. union cvmx_pci_dma_int_levx {
  1101. uint32_t u32;
  1102. struct cvmx_pci_dma_int_levx_s {
  1103. #ifdef __BIG_ENDIAN_BITFIELD
  1104. uint32_t pkt_cnt:32;
  1105. #else
  1106. uint32_t pkt_cnt:32;
  1107. #endif
  1108. } s;
  1109. struct cvmx_pci_dma_int_levx_s cn30xx;
  1110. struct cvmx_pci_dma_int_levx_s cn31xx;
  1111. struct cvmx_pci_dma_int_levx_s cn38xx;
  1112. struct cvmx_pci_dma_int_levx_s cn38xxp2;
  1113. struct cvmx_pci_dma_int_levx_s cn50xx;
  1114. struct cvmx_pci_dma_int_levx_s cn58xx;
  1115. struct cvmx_pci_dma_int_levx_s cn58xxp1;
  1116. };
  1117. union cvmx_pci_dma_timex {
  1118. uint32_t u32;
  1119. struct cvmx_pci_dma_timex_s {
  1120. #ifdef __BIG_ENDIAN_BITFIELD
  1121. uint32_t dma_time:32;
  1122. #else
  1123. uint32_t dma_time:32;
  1124. #endif
  1125. } s;
  1126. struct cvmx_pci_dma_timex_s cn30xx;
  1127. struct cvmx_pci_dma_timex_s cn31xx;
  1128. struct cvmx_pci_dma_timex_s cn38xx;
  1129. struct cvmx_pci_dma_timex_s cn38xxp2;
  1130. struct cvmx_pci_dma_timex_s cn50xx;
  1131. struct cvmx_pci_dma_timex_s cn58xx;
  1132. struct cvmx_pci_dma_timex_s cn58xxp1;
  1133. };
  1134. union cvmx_pci_instr_countx {
  1135. uint32_t u32;
  1136. struct cvmx_pci_instr_countx_s {
  1137. #ifdef __BIG_ENDIAN_BITFIELD
  1138. uint32_t icnt:32;
  1139. #else
  1140. uint32_t icnt:32;
  1141. #endif
  1142. } s;
  1143. struct cvmx_pci_instr_countx_s cn30xx;
  1144. struct cvmx_pci_instr_countx_s cn31xx;
  1145. struct cvmx_pci_instr_countx_s cn38xx;
  1146. struct cvmx_pci_instr_countx_s cn38xxp2;
  1147. struct cvmx_pci_instr_countx_s cn50xx;
  1148. struct cvmx_pci_instr_countx_s cn58xx;
  1149. struct cvmx_pci_instr_countx_s cn58xxp1;
  1150. };
  1151. union cvmx_pci_int_enb {
  1152. uint64_t u64;
  1153. struct cvmx_pci_int_enb_s {
  1154. #ifdef __BIG_ENDIAN_BITFIELD
  1155. uint64_t reserved_34_63:30;
  1156. uint64_t ill_rd:1;
  1157. uint64_t ill_wr:1;
  1158. uint64_t win_wr:1;
  1159. uint64_t dma1_fi:1;
  1160. uint64_t dma0_fi:1;
  1161. uint64_t idtime1:1;
  1162. uint64_t idtime0:1;
  1163. uint64_t idcnt1:1;
  1164. uint64_t idcnt0:1;
  1165. uint64_t iptime3:1;
  1166. uint64_t iptime2:1;
  1167. uint64_t iptime1:1;
  1168. uint64_t iptime0:1;
  1169. uint64_t ipcnt3:1;
  1170. uint64_t ipcnt2:1;
  1171. uint64_t ipcnt1:1;
  1172. uint64_t ipcnt0:1;
  1173. uint64_t irsl_int:1;
  1174. uint64_t ill_rrd:1;
  1175. uint64_t ill_rwr:1;
  1176. uint64_t idperr:1;
  1177. uint64_t iaperr:1;
  1178. uint64_t iserr:1;
  1179. uint64_t itsr_abt:1;
  1180. uint64_t imsc_msg:1;
  1181. uint64_t imsi_mabt:1;
  1182. uint64_t imsi_tabt:1;
  1183. uint64_t imsi_per:1;
  1184. uint64_t imr_tto:1;
  1185. uint64_t imr_abt:1;
  1186. uint64_t itr_abt:1;
  1187. uint64_t imr_wtto:1;
  1188. uint64_t imr_wabt:1;
  1189. uint64_t itr_wabt:1;
  1190. #else
  1191. uint64_t itr_wabt:1;
  1192. uint64_t imr_wabt:1;
  1193. uint64_t imr_wtto:1;
  1194. uint64_t itr_abt:1;
  1195. uint64_t imr_abt:1;
  1196. uint64_t imr_tto:1;
  1197. uint64_t imsi_per:1;
  1198. uint64_t imsi_tabt:1;
  1199. uint64_t imsi_mabt:1;
  1200. uint64_t imsc_msg:1;
  1201. uint64_t itsr_abt:1;
  1202. uint64_t iserr:1;
  1203. uint64_t iaperr:1;
  1204. uint64_t idperr:1;
  1205. uint64_t ill_rwr:1;
  1206. uint64_t ill_rrd:1;
  1207. uint64_t irsl_int:1;
  1208. uint64_t ipcnt0:1;
  1209. uint64_t ipcnt1:1;
  1210. uint64_t ipcnt2:1;
  1211. uint64_t ipcnt3:1;
  1212. uint64_t iptime0:1;
  1213. uint64_t iptime1:1;
  1214. uint64_t iptime2:1;
  1215. uint64_t iptime3:1;
  1216. uint64_t idcnt0:1;
  1217. uint64_t idcnt1:1;
  1218. uint64_t idtime0:1;
  1219. uint64_t idtime1:1;
  1220. uint64_t dma0_fi:1;
  1221. uint64_t dma1_fi:1;
  1222. uint64_t win_wr:1;
  1223. uint64_t ill_wr:1;
  1224. uint64_t ill_rd:1;
  1225. uint64_t reserved_34_63:30;
  1226. #endif
  1227. } s;
  1228. struct cvmx_pci_int_enb_cn30xx {
  1229. #ifdef __BIG_ENDIAN_BITFIELD
  1230. uint64_t reserved_34_63:30;
  1231. uint64_t ill_rd:1;
  1232. uint64_t ill_wr:1;
  1233. uint64_t win_wr:1;
  1234. uint64_t dma1_fi:1;
  1235. uint64_t dma0_fi:1;
  1236. uint64_t idtime1:1;
  1237. uint64_t idtime0:1;
  1238. uint64_t idcnt1:1;
  1239. uint64_t idcnt0:1;
  1240. uint64_t reserved_22_24:3;
  1241. uint64_t iptime0:1;
  1242. uint64_t reserved_18_20:3;
  1243. uint64_t ipcnt0:1;
  1244. uint64_t irsl_int:1;
  1245. uint64_t ill_rrd:1;
  1246. uint64_t ill_rwr:1;
  1247. uint64_t idperr:1;
  1248. uint64_t iaperr:1;
  1249. uint64_t iserr:1;
  1250. uint64_t itsr_abt:1;
  1251. uint64_t imsc_msg:1;
  1252. uint64_t imsi_mabt:1;
  1253. uint64_t imsi_tabt:1;
  1254. uint64_t imsi_per:1;
  1255. uint64_t imr_tto:1;
  1256. uint64_t imr_abt:1;
  1257. uint64_t itr_abt:1;
  1258. uint64_t imr_wtto:1;
  1259. uint64_t imr_wabt:1;
  1260. uint64_t itr_wabt:1;
  1261. #else
  1262. uint64_t itr_wabt:1;
  1263. uint64_t imr_wabt:1;
  1264. uint64_t imr_wtto:1;
  1265. uint64_t itr_abt:1;
  1266. uint64_t imr_abt:1;
  1267. uint64_t imr_tto:1;
  1268. uint64_t imsi_per:1;
  1269. uint64_t imsi_tabt:1;
  1270. uint64_t imsi_mabt:1;
  1271. uint64_t imsc_msg:1;
  1272. uint64_t itsr_abt:1;
  1273. uint64_t iserr:1;
  1274. uint64_t iaperr:1;
  1275. uint64_t idperr:1;
  1276. uint64_t ill_rwr:1;
  1277. uint64_t ill_rrd:1;
  1278. uint64_t irsl_int:1;
  1279. uint64_t ipcnt0:1;
  1280. uint64_t reserved_18_20:3;
  1281. uint64_t iptime0:1;
  1282. uint64_t reserved_22_24:3;
  1283. uint64_t idcnt0:1;
  1284. uint64_t idcnt1:1;
  1285. uint64_t idtime0:1;
  1286. uint64_t idtime1:1;
  1287. uint64_t dma0_fi:1;
  1288. uint64_t dma1_fi:1;
  1289. uint64_t win_wr:1;
  1290. uint64_t ill_wr:1;
  1291. uint64_t ill_rd:1;
  1292. uint64_t reserved_34_63:30;
  1293. #endif
  1294. } cn30xx;
  1295. struct cvmx_pci_int_enb_cn31xx {
  1296. #ifdef __BIG_ENDIAN_BITFIELD
  1297. uint64_t reserved_34_63:30;
  1298. uint64_t ill_rd:1;
  1299. uint64_t ill_wr:1;
  1300. uint64_t win_wr:1;
  1301. uint64_t dma1_fi:1;
  1302. uint64_t dma0_fi:1;
  1303. uint64_t idtime1:1;
  1304. uint64_t idtime0:1;
  1305. uint64_t idcnt1:1;
  1306. uint64_t idcnt0:1;
  1307. uint64_t reserved_23_24:2;
  1308. uint64_t iptime1:1;
  1309. uint64_t iptime0:1;
  1310. uint64_t reserved_19_20:2;
  1311. uint64_t ipcnt1:1;
  1312. uint64_t ipcnt0:1;
  1313. uint64_t irsl_int:1;
  1314. uint64_t ill_rrd:1;
  1315. uint64_t ill_rwr:1;
  1316. uint64_t idperr:1;
  1317. uint64_t iaperr:1;
  1318. uint64_t iserr:1;
  1319. uint64_t itsr_abt:1;
  1320. uint64_t imsc_msg:1;
  1321. uint64_t imsi_mabt:1;
  1322. uint64_t imsi_tabt:1;
  1323. uint64_t imsi_per:1;
  1324. uint64_t imr_tto:1;
  1325. uint64_t imr_abt:1;
  1326. uint64_t itr_abt:1;
  1327. uint64_t imr_wtto:1;
  1328. uint64_t imr_wabt:1;
  1329. uint64_t itr_wabt:1;
  1330. #else
  1331. uint64_t itr_wabt:1;
  1332. uint64_t imr_wabt:1;
  1333. uint64_t imr_wtto:1;
  1334. uint64_t itr_abt:1;
  1335. uint64_t imr_abt:1;
  1336. uint64_t imr_tto:1;
  1337. uint64_t imsi_per:1;
  1338. uint64_t imsi_tabt:1;
  1339. uint64_t imsi_mabt:1;
  1340. uint64_t imsc_msg:1;
  1341. uint64_t itsr_abt:1;
  1342. uint64_t iserr:1;
  1343. uint64_t iaperr:1;
  1344. uint64_t idperr:1;
  1345. uint64_t ill_rwr:1;
  1346. uint64_t ill_rrd:1;
  1347. uint64_t irsl_int:1;
  1348. uint64_t ipcnt0:1;
  1349. uint64_t ipcnt1:1;
  1350. uint64_t reserved_19_20:2;
  1351. uint64_t iptime0:1;
  1352. uint64_t iptime1:1;
  1353. uint64_t reserved_23_24:2;
  1354. uint64_t idcnt0:1;
  1355. uint64_t idcnt1:1;
  1356. uint64_t idtime0:1;
  1357. uint64_t idtime1:1;
  1358. uint64_t dma0_fi:1;
  1359. uint64_t dma1_fi:1;
  1360. uint64_t win_wr:1;
  1361. uint64_t ill_wr:1;
  1362. uint64_t ill_rd:1;
  1363. uint64_t reserved_34_63:30;
  1364. #endif
  1365. } cn31xx;
  1366. struct cvmx_pci_int_enb_s cn38xx;
  1367. struct cvmx_pci_int_enb_s cn38xxp2;
  1368. struct cvmx_pci_int_enb_cn31xx cn50xx;
  1369. struct cvmx_pci_int_enb_s cn58xx;
  1370. struct cvmx_pci_int_enb_s cn58xxp1;
  1371. };
  1372. union cvmx_pci_int_enb2 {
  1373. uint64_t u64;
  1374. struct cvmx_pci_int_enb2_s {
  1375. #ifdef __BIG_ENDIAN_BITFIELD
  1376. uint64_t reserved_34_63:30;
  1377. uint64_t ill_rd:1;
  1378. uint64_t ill_wr:1;
  1379. uint64_t win_wr:1;
  1380. uint64_t dma1_fi:1;
  1381. uint64_t dma0_fi:1;
  1382. uint64_t rdtime1:1;
  1383. uint64_t rdtime0:1;
  1384. uint64_t rdcnt1:1;
  1385. uint64_t rdcnt0:1;
  1386. uint64_t rptime3:1;
  1387. uint64_t rptime2:1;
  1388. uint64_t rptime1:1;
  1389. uint64_t rptime0:1;
  1390. uint64_t rpcnt3:1;
  1391. uint64_t rpcnt2:1;
  1392. uint64_t rpcnt1:1;
  1393. uint64_t rpcnt0:1;
  1394. uint64_t rrsl_int:1;
  1395. uint64_t ill_rrd:1;
  1396. uint64_t ill_rwr:1;
  1397. uint64_t rdperr:1;
  1398. uint64_t raperr:1;
  1399. uint64_t rserr:1;
  1400. uint64_t rtsr_abt:1;
  1401. uint64_t rmsc_msg:1;
  1402. uint64_t rmsi_mabt:1;
  1403. uint64_t rmsi_tabt:1;
  1404. uint64_t rmsi_per:1;
  1405. uint64_t rmr_tto:1;
  1406. uint64_t rmr_abt:1;
  1407. uint64_t rtr_abt:1;
  1408. uint64_t rmr_wtto:1;
  1409. uint64_t rmr_wabt:1;
  1410. uint64_t rtr_wabt:1;
  1411. #else
  1412. uint64_t rtr_wabt:1;
  1413. uint64_t rmr_wabt:1;
  1414. uint64_t rmr_wtto:1;
  1415. uint64_t rtr_abt:1;
  1416. uint64_t rmr_abt:1;
  1417. uint64_t rmr_tto:1;
  1418. uint64_t rmsi_per:1;
  1419. uint64_t rmsi_tabt:1;
  1420. uint64_t rmsi_mabt:1;
  1421. uint64_t rmsc_msg:1;
  1422. uint64_t rtsr_abt:1;
  1423. uint64_t rserr:1;
  1424. uint64_t raperr:1;
  1425. uint64_t rdperr:1;
  1426. uint64_t ill_rwr:1;
  1427. uint64_t ill_rrd:1;
  1428. uint64_t rrsl_int:1;
  1429. uint64_t rpcnt0:1;
  1430. uint64_t rpcnt1:1;
  1431. uint64_t rpcnt2:1;
  1432. uint64_t rpcnt3:1;
  1433. uint64_t rptime0:1;
  1434. uint64_t rptime1:1;
  1435. uint64_t rptime2:1;
  1436. uint64_t rptime3:1;
  1437. uint64_t rdcnt0:1;
  1438. uint64_t rdcnt1:1;
  1439. uint64_t rdtime0:1;
  1440. uint64_t rdtime1:1;
  1441. uint64_t dma0_fi:1;
  1442. uint64_t dma1_fi:1;
  1443. uint64_t win_wr:1;
  1444. uint64_t ill_wr:1;
  1445. uint64_t ill_rd:1;
  1446. uint64_t reserved_34_63:30;
  1447. #endif
  1448. } s;
  1449. struct cvmx_pci_int_enb2_cn30xx {
  1450. #ifdef __BIG_ENDIAN_BITFIELD
  1451. uint64_t reserved_34_63:30;
  1452. uint64_t ill_rd:1;
  1453. uint64_t ill_wr:1;
  1454. uint64_t win_wr:1;
  1455. uint64_t dma1_fi:1;
  1456. uint64_t dma0_fi:1;
  1457. uint64_t rdtime1:1;
  1458. uint64_t rdtime0:1;
  1459. uint64_t rdcnt1:1;
  1460. uint64_t rdcnt0:1;
  1461. uint64_t reserved_22_24:3;
  1462. uint64_t rptime0:1;
  1463. uint64_t reserved_18_20:3;
  1464. uint64_t rpcnt0:1;
  1465. uint64_t rrsl_int:1;
  1466. uint64_t ill_rrd:1;
  1467. uint64_t ill_rwr:1;
  1468. uint64_t rdperr:1;
  1469. uint64_t raperr:1;
  1470. uint64_t rserr:1;
  1471. uint64_t rtsr_abt:1;
  1472. uint64_t rmsc_msg:1;
  1473. uint64_t rmsi_mabt:1;
  1474. uint64_t rmsi_tabt:1;
  1475. uint64_t rmsi_per:1;
  1476. uint64_t rmr_tto:1;
  1477. uint64_t rmr_abt:1;
  1478. uint64_t rtr_abt:1;
  1479. uint64_t rmr_wtto:1;
  1480. uint64_t rmr_wabt:1;
  1481. uint64_t rtr_wabt:1;
  1482. #else
  1483. uint64_t rtr_wabt:1;
  1484. uint64_t rmr_wabt:1;
  1485. uint64_t rmr_wtto:1;
  1486. uint64_t rtr_abt:1;
  1487. uint64_t rmr_abt:1;
  1488. uint64_t rmr_tto:1;
  1489. uint64_t rmsi_per:1;
  1490. uint64_t rmsi_tabt:1;
  1491. uint64_t rmsi_mabt:1;
  1492. uint64_t rmsc_msg:1;
  1493. uint64_t rtsr_abt:1;
  1494. uint64_t rserr:1;
  1495. uint64_t raperr:1;
  1496. uint64_t rdperr:1;
  1497. uint64_t ill_rwr:1;
  1498. uint64_t ill_rrd:1;
  1499. uint64_t rrsl_int:1;
  1500. uint64_t rpcnt0:1;
  1501. uint64_t reserved_18_20:3;
  1502. uint64_t rptime0:1;
  1503. uint64_t reserved_22_24:3;
  1504. uint64_t rdcnt0:1;
  1505. uint64_t rdcnt1:1;
  1506. uint64_t rdtime0:1;
  1507. uint64_t rdtime1:1;
  1508. uint64_t dma0_fi:1;
  1509. uint64_t dma1_fi:1;
  1510. uint64_t win_wr:1;
  1511. uint64_t ill_wr:1;
  1512. uint64_t ill_rd:1;
  1513. uint64_t reserved_34_63:30;
  1514. #endif
  1515. } cn30xx;
  1516. struct cvmx_pci_int_enb2_cn31xx {
  1517. #ifdef __BIG_ENDIAN_BITFIELD
  1518. uint64_t reserved_34_63:30;
  1519. uint64_t ill_rd:1;
  1520. uint64_t ill_wr:1;
  1521. uint64_t win_wr:1;
  1522. uint64_t dma1_fi:1;
  1523. uint64_t dma0_fi:1;
  1524. uint64_t rdtime1:1;
  1525. uint64_t rdtime0:1;
  1526. uint64_t rdcnt1:1;
  1527. uint64_t rdcnt0:1;
  1528. uint64_t reserved_23_24:2;
  1529. uint64_t rptime1:1;
  1530. uint64_t rptime0:1;
  1531. uint64_t reserved_19_20:2;
  1532. uint64_t rpcnt1:1;
  1533. uint64_t rpcnt0:1;
  1534. uint64_t rrsl_int:1;
  1535. uint64_t ill_rrd:1;
  1536. uint64_t ill_rwr:1;
  1537. uint64_t rdperr:1;
  1538. uint64_t raperr:1;
  1539. uint64_t rserr:1;
  1540. uint64_t rtsr_abt:1;
  1541. uint64_t rmsc_msg:1;
  1542. uint64_t rmsi_mabt:1;
  1543. uint64_t rmsi_tabt:1;
  1544. uint64_t rmsi_per:1;
  1545. uint64_t rmr_tto:1;
  1546. uint64_t rmr_abt:1;
  1547. uint64_t rtr_abt:1;
  1548. uint64_t rmr_wtto:1;
  1549. uint64_t rmr_wabt:1;
  1550. uint64_t rtr_wabt:1;
  1551. #else
  1552. uint64_t rtr_wabt:1;
  1553. uint64_t rmr_wabt:1;
  1554. uint64_t rmr_wtto:1;
  1555. uint64_t rtr_abt:1;
  1556. uint64_t rmr_abt:1;
  1557. uint64_t rmr_tto:1;
  1558. uint64_t rmsi_per:1;
  1559. uint64_t rmsi_tabt:1;
  1560. uint64_t rmsi_mabt:1;
  1561. uint64_t rmsc_msg:1;
  1562. uint64_t rtsr_abt:1;
  1563. uint64_t rserr:1;
  1564. uint64_t raperr:1;
  1565. uint64_t rdperr:1;
  1566. uint64_t ill_rwr:1;
  1567. uint64_t ill_rrd:1;
  1568. uint64_t rrsl_int:1;
  1569. uint64_t rpcnt0:1;
  1570. uint64_t rpcnt1:1;
  1571. uint64_t reserved_19_20:2;
  1572. uint64_t rptime0:1;
  1573. uint64_t rptime1:1;
  1574. uint64_t reserved_23_24:2;
  1575. uint64_t rdcnt0:1;
  1576. uint64_t rdcnt1:1;
  1577. uint64_t rdtime0:1;
  1578. uint64_t rdtime1:1;
  1579. uint64_t dma0_fi:1;
  1580. uint64_t dma1_fi:1;
  1581. uint64_t win_wr:1;
  1582. uint64_t ill_wr:1;
  1583. uint64_t ill_rd:1;
  1584. uint64_t reserved_34_63:30;
  1585. #endif
  1586. } cn31xx;
  1587. struct cvmx_pci_int_enb2_s cn38xx;
  1588. struct cvmx_pci_int_enb2_s cn38xxp2;
  1589. struct cvmx_pci_int_enb2_cn31xx cn50xx;
  1590. struct cvmx_pci_int_enb2_s cn58xx;
  1591. struct cvmx_pci_int_enb2_s cn58xxp1;
  1592. };
  1593. union cvmx_pci_int_sum {
  1594. uint64_t u64;
  1595. struct cvmx_pci_int_sum_s {
  1596. #ifdef __BIG_ENDIAN_BITFIELD
  1597. uint64_t reserved_34_63:30;
  1598. uint64_t ill_rd:1;
  1599. uint64_t ill_wr:1;
  1600. uint64_t win_wr:1;
  1601. uint64_t dma1_fi:1;
  1602. uint64_t dma0_fi:1;
  1603. uint64_t dtime1:1;
  1604. uint64_t dtime0:1;
  1605. uint64_t dcnt1:1;
  1606. uint64_t dcnt0:1;
  1607. uint64_t ptime3:1;
  1608. uint64_t ptime2:1;
  1609. uint64_t ptime1:1;
  1610. uint64_t ptime0:1;
  1611. uint64_t pcnt3:1;
  1612. uint64_t pcnt2:1;
  1613. uint64_t pcnt1:1;
  1614. uint64_t pcnt0:1;
  1615. uint64_t rsl_int:1;
  1616. uint64_t ill_rrd:1;
  1617. uint64_t ill_rwr:1;
  1618. uint64_t dperr:1;
  1619. uint64_t aperr:1;
  1620. uint64_t serr:1;
  1621. uint64_t tsr_abt:1;
  1622. uint64_t msc_msg:1;
  1623. uint64_t msi_mabt:1;
  1624. uint64_t msi_tabt:1;
  1625. uint64_t msi_per:1;
  1626. uint64_t mr_tto:1;
  1627. uint64_t mr_abt:1;
  1628. uint64_t tr_abt:1;
  1629. uint64_t mr_wtto:1;
  1630. uint64_t mr_wabt:1;
  1631. uint64_t tr_wabt:1;
  1632. #else
  1633. uint64_t tr_wabt:1;
  1634. uint64_t mr_wabt:1;
  1635. uint64_t mr_wtto:1;
  1636. uint64_t tr_abt:1;
  1637. uint64_t mr_abt:1;
  1638. uint64_t mr_tto:1;
  1639. uint64_t msi_per:1;
  1640. uint64_t msi_tabt:1;
  1641. uint64_t msi_mabt:1;
  1642. uint64_t msc_msg:1;
  1643. uint64_t tsr_abt:1;
  1644. uint64_t serr:1;
  1645. uint64_t aperr:1;
  1646. uint64_t dperr:1;
  1647. uint64_t ill_rwr:1;
  1648. uint64_t ill_rrd:1;
  1649. uint64_t rsl_int:1;
  1650. uint64_t pcnt0:1;
  1651. uint64_t pcnt1:1;
  1652. uint64_t pcnt2:1;
  1653. uint64_t pcnt3:1;
  1654. uint64_t ptime0:1;
  1655. uint64_t ptime1:1;
  1656. uint64_t ptime2:1;
  1657. uint64_t ptime3:1;
  1658. uint64_t dcnt0:1;
  1659. uint64_t dcnt1:1;
  1660. uint64_t dtime0:1;
  1661. uint64_t dtime1:1;
  1662. uint64_t dma0_fi:1;
  1663. uint64_t dma1_fi:1;
  1664. uint64_t win_wr:1;
  1665. uint64_t ill_wr:1;
  1666. uint64_t ill_rd:1;
  1667. uint64_t reserved_34_63:30;
  1668. #endif
  1669. } s;
  1670. struct cvmx_pci_int_sum_cn30xx {
  1671. #ifdef __BIG_ENDIAN_BITFIELD
  1672. uint64_t reserved_34_63:30;
  1673. uint64_t ill_rd:1;
  1674. uint64_t ill_wr:1;
  1675. uint64_t win_wr:1;
  1676. uint64_t dma1_fi:1;
  1677. uint64_t dma0_fi:1;
  1678. uint64_t dtime1:1;
  1679. uint64_t dtime0:1;
  1680. uint64_t dcnt1:1;
  1681. uint64_t dcnt0:1;
  1682. uint64_t reserved_22_24:3;
  1683. uint64_t ptime0:1;
  1684. uint64_t reserved_18_20:3;
  1685. uint64_t pcnt0:1;
  1686. uint64_t rsl_int:1;
  1687. uint64_t ill_rrd:1;
  1688. uint64_t ill_rwr:1;
  1689. uint64_t dperr:1;
  1690. uint64_t aperr:1;
  1691. uint64_t serr:1;
  1692. uint64_t tsr_abt:1;
  1693. uint64_t msc_msg:1;
  1694. uint64_t msi_mabt:1;
  1695. uint64_t msi_tabt:1;
  1696. uint64_t msi_per:1;
  1697. uint64_t mr_tto:1;
  1698. uint64_t mr_abt:1;
  1699. uint64_t tr_abt:1;
  1700. uint64_t mr_wtto:1;
  1701. uint64_t mr_wabt:1;
  1702. uint64_t tr_wabt:1;
  1703. #else
  1704. uint64_t tr_wabt:1;
  1705. uint64_t mr_wabt:1;
  1706. uint64_t mr_wtto:1;
  1707. uint64_t tr_abt:1;
  1708. uint64_t mr_abt:1;
  1709. uint64_t mr_tto:1;
  1710. uint64_t msi_per:1;
  1711. uint64_t msi_tabt:1;
  1712. uint64_t msi_mabt:1;
  1713. uint64_t msc_msg:1;
  1714. uint64_t tsr_abt:1;
  1715. uint64_t serr:1;
  1716. uint64_t aperr:1;
  1717. uint64_t dperr:1;
  1718. uint64_t ill_rwr:1;
  1719. uint64_t ill_rrd:1;
  1720. uint64_t rsl_int:1;
  1721. uint64_t pcnt0:1;
  1722. uint64_t reserved_18_20:3;
  1723. uint64_t ptime0:1;
  1724. uint64_t reserved_22_24:3;
  1725. uint64_t dcnt0:1;
  1726. uint64_t dcnt1:1;
  1727. uint64_t dtime0:1;
  1728. uint64_t dtime1:1;
  1729. uint64_t dma0_fi:1;
  1730. uint64_t dma1_fi:1;
  1731. uint64_t win_wr:1;
  1732. uint64_t ill_wr:1;
  1733. uint64_t ill_rd:1;
  1734. uint64_t reserved_34_63:30;
  1735. #endif
  1736. } cn30xx;
  1737. struct cvmx_pci_int_sum_cn31xx {
  1738. #ifdef __BIG_ENDIAN_BITFIELD
  1739. uint64_t reserved_34_63:30;
  1740. uint64_t ill_rd:1;
  1741. uint64_t ill_wr:1;
  1742. uint64_t win_wr:1;
  1743. uint64_t dma1_fi:1;
  1744. uint64_t dma0_fi:1;
  1745. uint64_t dtime1:1;
  1746. uint64_t dtime0:1;
  1747. uint64_t dcnt1:1;
  1748. uint64_t dcnt0:1;
  1749. uint64_t reserved_23_24:2;
  1750. uint64_t ptime1:1;
  1751. uint64_t ptime0:1;
  1752. uint64_t reserved_19_20:2;
  1753. uint64_t pcnt1:1;
  1754. uint64_t pcnt0:1;
  1755. uint64_t rsl_int:1;
  1756. uint64_t ill_rrd:1;
  1757. uint64_t ill_rwr:1;
  1758. uint64_t dperr:1;
  1759. uint64_t aperr:1;
  1760. uint64_t serr:1;
  1761. uint64_t tsr_abt:1;
  1762. uint64_t msc_msg:1;
  1763. uint64_t msi_mabt:1;
  1764. uint64_t msi_tabt:1;
  1765. uint64_t msi_per:1;
  1766. uint64_t mr_tto:1;
  1767. uint64_t mr_abt:1;
  1768. uint64_t tr_abt:1;
  1769. uint64_t mr_wtto:1;
  1770. uint64_t mr_wabt:1;
  1771. uint64_t tr_wabt:1;
  1772. #else
  1773. uint64_t tr_wabt:1;
  1774. uint64_t mr_wabt:1;
  1775. uint64_t mr_wtto:1;
  1776. uint64_t tr_abt:1;
  1777. uint64_t mr_abt:1;
  1778. uint64_t mr_tto:1;
  1779. uint64_t msi_per:1;
  1780. uint64_t msi_tabt:1;
  1781. uint64_t msi_mabt:1;
  1782. uint64_t msc_msg:1;
  1783. uint64_t tsr_abt:1;
  1784. uint64_t serr:1;
  1785. uint64_t aperr:1;
  1786. uint64_t dperr:1;
  1787. uint64_t ill_rwr:1;
  1788. uint64_t ill_rrd:1;
  1789. uint64_t rsl_int:1;
  1790. uint64_t pcnt0:1;
  1791. uint64_t pcnt1:1;
  1792. uint64_t reserved_19_20:2;
  1793. uint64_t ptime0:1;
  1794. uint64_t ptime1:1;
  1795. uint64_t reserved_23_24:2;
  1796. uint64_t dcnt0:1;
  1797. uint64_t dcnt1:1;
  1798. uint64_t dtime0:1;
  1799. uint64_t dtime1:1;
  1800. uint64_t dma0_fi:1;
  1801. uint64_t dma1_fi:1;
  1802. uint64_t win_wr:1;
  1803. uint64_t ill_wr:1;
  1804. uint64_t ill_rd:1;
  1805. uint64_t reserved_34_63:30;
  1806. #endif
  1807. } cn31xx;
  1808. struct cvmx_pci_int_sum_s cn38xx;
  1809. struct cvmx_pci_int_sum_s cn38xxp2;
  1810. struct cvmx_pci_int_sum_cn31xx cn50xx;
  1811. struct cvmx_pci_int_sum_s cn58xx;
  1812. struct cvmx_pci_int_sum_s cn58xxp1;
  1813. };
  1814. union cvmx_pci_int_sum2 {
  1815. uint64_t u64;
  1816. struct cvmx_pci_int_sum2_s {
  1817. #ifdef __BIG_ENDIAN_BITFIELD
  1818. uint64_t reserved_34_63:30;
  1819. uint64_t ill_rd:1;
  1820. uint64_t ill_wr:1;
  1821. uint64_t win_wr:1;
  1822. uint64_t dma1_fi:1;
  1823. uint64_t dma0_fi:1;
  1824. uint64_t dtime1:1;
  1825. uint64_t dtime0:1;
  1826. uint64_t dcnt1:1;
  1827. uint64_t dcnt0:1;
  1828. uint64_t ptime3:1;
  1829. uint64_t ptime2:1;
  1830. uint64_t ptime1:1;
  1831. uint64_t ptime0:1;
  1832. uint64_t pcnt3:1;
  1833. uint64_t pcnt2:1;
  1834. uint64_t pcnt1:1;
  1835. uint64_t pcnt0:1;
  1836. uint64_t rsl_int:1;
  1837. uint64_t ill_rrd:1;
  1838. uint64_t ill_rwr:1;
  1839. uint64_t dperr:1;
  1840. uint64_t aperr:1;
  1841. uint64_t serr:1;
  1842. uint64_t tsr_abt:1;
  1843. uint64_t msc_msg:1;
  1844. uint64_t msi_mabt:1;
  1845. uint64_t msi_tabt:1;
  1846. uint64_t msi_per:1;
  1847. uint64_t mr_tto:1;
  1848. uint64_t mr_abt:1;
  1849. uint64_t tr_abt:1;
  1850. uint64_t mr_wtto:1;
  1851. uint64_t mr_wabt:1;
  1852. uint64_t tr_wabt:1;
  1853. #else
  1854. uint64_t tr_wabt:1;
  1855. uint64_t mr_wabt:1;
  1856. uint64_t mr_wtto:1;
  1857. uint64_t tr_abt:1;
  1858. uint64_t mr_abt:1;
  1859. uint64_t mr_tto:1;
  1860. uint64_t msi_per:1;
  1861. uint64_t msi_tabt:1;
  1862. uint64_t msi_mabt:1;
  1863. uint64_t msc_msg:1;
  1864. uint64_t tsr_abt:1;
  1865. uint64_t serr:1;
  1866. uint64_t aperr:1;
  1867. uint64_t dperr:1;
  1868. uint64_t ill_rwr:1;
  1869. uint64_t ill_rrd:1;
  1870. uint64_t rsl_int:1;
  1871. uint64_t pcnt0:1;
  1872. uint64_t pcnt1:1;
  1873. uint64_t pcnt2:1;
  1874. uint64_t pcnt3:1;
  1875. uint64_t ptime0:1;
  1876. uint64_t ptime1:1;
  1877. uint64_t ptime2:1;
  1878. uint64_t ptime3:1;
  1879. uint64_t dcnt0:1;
  1880. uint64_t dcnt1:1;
  1881. uint64_t dtime0:1;
  1882. uint64_t dtime1:1;
  1883. uint64_t dma0_fi:1;
  1884. uint64_t dma1_fi:1;
  1885. uint64_t win_wr:1;
  1886. uint64_t ill_wr:1;
  1887. uint64_t ill_rd:1;
  1888. uint64_t reserved_34_63:30;
  1889. #endif
  1890. } s;
  1891. struct cvmx_pci_int_sum2_cn30xx {
  1892. #ifdef __BIG_ENDIAN_BITFIELD
  1893. uint64_t reserved_34_63:30;
  1894. uint64_t ill_rd:1;
  1895. uint64_t ill_wr:1;
  1896. uint64_t win_wr:1;
  1897. uint64_t dma1_fi:1;
  1898. uint64_t dma0_fi:1;
  1899. uint64_t dtime1:1;
  1900. uint64_t dtime0:1;
  1901. uint64_t dcnt1:1;
  1902. uint64_t dcnt0:1;
  1903. uint64_t reserved_22_24:3;
  1904. uint64_t ptime0:1;
  1905. uint64_t reserved_18_20:3;
  1906. uint64_t pcnt0:1;
  1907. uint64_t rsl_int:1;
  1908. uint64_t ill_rrd:1;
  1909. uint64_t ill_rwr:1;
  1910. uint64_t dperr:1;
  1911. uint64_t aperr:1;
  1912. uint64_t serr:1;
  1913. uint64_t tsr_abt:1;
  1914. uint64_t msc_msg:1;
  1915. uint64_t msi_mabt:1;
  1916. uint64_t msi_tabt:1;
  1917. uint64_t msi_per:1;
  1918. uint64_t mr_tto:1;
  1919. uint64_t mr_abt:1;
  1920. uint64_t tr_abt:1;
  1921. uint64_t mr_wtto:1;
  1922. uint64_t mr_wabt:1;
  1923. uint64_t tr_wabt:1;
  1924. #else
  1925. uint64_t tr_wabt:1;
  1926. uint64_t mr_wabt:1;
  1927. uint64_t mr_wtto:1;
  1928. uint64_t tr_abt:1;
  1929. uint64_t mr_abt:1;
  1930. uint64_t mr_tto:1;
  1931. uint64_t msi_per:1;
  1932. uint64_t msi_tabt:1;
  1933. uint64_t msi_mabt:1;
  1934. uint64_t msc_msg:1;
  1935. uint64_t tsr_abt:1;
  1936. uint64_t serr:1;
  1937. uint64_t aperr:1;
  1938. uint64_t dperr:1;
  1939. uint64_t ill_rwr:1;
  1940. uint64_t ill_rrd:1;
  1941. uint64_t rsl_int:1;
  1942. uint64_t pcnt0:1;
  1943. uint64_t reserved_18_20:3;
  1944. uint64_t ptime0:1;
  1945. uint64_t reserved_22_24:3;
  1946. uint64_t dcnt0:1;
  1947. uint64_t dcnt1:1;
  1948. uint64_t dtime0:1;
  1949. uint64_t dtime1:1;
  1950. uint64_t dma0_fi:1;
  1951. uint64_t dma1_fi:1;
  1952. uint64_t win_wr:1;
  1953. uint64_t ill_wr:1;
  1954. uint64_t ill_rd:1;
  1955. uint64_t reserved_34_63:30;
  1956. #endif
  1957. } cn30xx;
  1958. struct cvmx_pci_int_sum2_cn31xx {
  1959. #ifdef __BIG_ENDIAN_BITFIELD
  1960. uint64_t reserved_34_63:30;
  1961. uint64_t ill_rd:1;
  1962. uint64_t ill_wr:1;
  1963. uint64_t win_wr:1;
  1964. uint64_t dma1_fi:1;
  1965. uint64_t dma0_fi:1;
  1966. uint64_t dtime1:1;
  1967. uint64_t dtime0:1;
  1968. uint64_t dcnt1:1;
  1969. uint64_t dcnt0:1;
  1970. uint64_t reserved_23_24:2;
  1971. uint64_t ptime1:1;
  1972. uint64_t ptime0:1;
  1973. uint64_t reserved_19_20:2;
  1974. uint64_t pcnt1:1;
  1975. uint64_t pcnt0:1;
  1976. uint64_t rsl_int:1;
  1977. uint64_t ill_rrd:1;
  1978. uint64_t ill_rwr:1;
  1979. uint64_t dperr:1;
  1980. uint64_t aperr:1;
  1981. uint64_t serr:1;
  1982. uint64_t tsr_abt:1;
  1983. uint64_t msc_msg:1;
  1984. uint64_t msi_mabt:1;
  1985. uint64_t msi_tabt:1;
  1986. uint64_t msi_per:1;
  1987. uint64_t mr_tto:1;
  1988. uint64_t mr_abt:1;
  1989. uint64_t tr_abt:1;
  1990. uint64_t mr_wtto:1;
  1991. uint64_t mr_wabt:1;
  1992. uint64_t tr_wabt:1;
  1993. #else
  1994. uint64_t tr_wabt:1;
  1995. uint64_t mr_wabt:1;
  1996. uint64_t mr_wtto:1;
  1997. uint64_t tr_abt:1;
  1998. uint64_t mr_abt:1;
  1999. uint64_t mr_tto:1;
  2000. uint64_t msi_per:1;
  2001. uint64_t msi_tabt:1;
  2002. uint64_t msi_mabt:1;
  2003. uint64_t msc_msg:1;
  2004. uint64_t tsr_abt:1;
  2005. uint64_t serr:1;
  2006. uint64_t aperr:1;
  2007. uint64_t dperr:1;
  2008. uint64_t ill_rwr:1;
  2009. uint64_t ill_rrd:1;
  2010. uint64_t rsl_int:1;
  2011. uint64_t pcnt0:1;
  2012. uint64_t pcnt1:1;
  2013. uint64_t reserved_19_20:2;
  2014. uint64_t ptime0:1;
  2015. uint64_t ptime1:1;
  2016. uint64_t reserved_23_24:2;
  2017. uint64_t dcnt0:1;
  2018. uint64_t dcnt1:1;
  2019. uint64_t dtime0:1;
  2020. uint64_t dtime1:1;
  2021. uint64_t dma0_fi:1;
  2022. uint64_t dma1_fi:1;
  2023. uint64_t win_wr:1;
  2024. uint64_t ill_wr:1;
  2025. uint64_t ill_rd:1;
  2026. uint64_t reserved_34_63:30;
  2027. #endif
  2028. } cn31xx;
  2029. struct cvmx_pci_int_sum2_s cn38xx;
  2030. struct cvmx_pci_int_sum2_s cn38xxp2;
  2031. struct cvmx_pci_int_sum2_cn31xx cn50xx;
  2032. struct cvmx_pci_int_sum2_s cn58xx;
  2033. struct cvmx_pci_int_sum2_s cn58xxp1;
  2034. };
  2035. union cvmx_pci_msi_rcv {
  2036. uint32_t u32;
  2037. struct cvmx_pci_msi_rcv_s {
  2038. #ifdef __BIG_ENDIAN_BITFIELD
  2039. uint32_t reserved_6_31:26;
  2040. uint32_t intr:6;
  2041. #else
  2042. uint32_t intr:6;
  2043. uint32_t reserved_6_31:26;
  2044. #endif
  2045. } s;
  2046. struct cvmx_pci_msi_rcv_s cn30xx;
  2047. struct cvmx_pci_msi_rcv_s cn31xx;
  2048. struct cvmx_pci_msi_rcv_s cn38xx;
  2049. struct cvmx_pci_msi_rcv_s cn38xxp2;
  2050. struct cvmx_pci_msi_rcv_s cn50xx;
  2051. struct cvmx_pci_msi_rcv_s cn58xx;
  2052. struct cvmx_pci_msi_rcv_s cn58xxp1;
  2053. };
  2054. union cvmx_pci_pkt_creditsx {
  2055. uint32_t u32;
  2056. struct cvmx_pci_pkt_creditsx_s {
  2057. #ifdef __BIG_ENDIAN_BITFIELD
  2058. uint32_t pkt_cnt:16;
  2059. uint32_t ptr_cnt:16;
  2060. #else
  2061. uint32_t ptr_cnt:16;
  2062. uint32_t pkt_cnt:16;
  2063. #endif
  2064. } s;
  2065. struct cvmx_pci_pkt_creditsx_s cn30xx;
  2066. struct cvmx_pci_pkt_creditsx_s cn31xx;
  2067. struct cvmx_pci_pkt_creditsx_s cn38xx;
  2068. struct cvmx_pci_pkt_creditsx_s cn38xxp2;
  2069. struct cvmx_pci_pkt_creditsx_s cn50xx;
  2070. struct cvmx_pci_pkt_creditsx_s cn58xx;
  2071. struct cvmx_pci_pkt_creditsx_s cn58xxp1;
  2072. };
  2073. union cvmx_pci_pkts_sentx {
  2074. uint32_t u32;
  2075. struct cvmx_pci_pkts_sentx_s {
  2076. #ifdef __BIG_ENDIAN_BITFIELD
  2077. uint32_t pkt_cnt:32;
  2078. #else
  2079. uint32_t pkt_cnt:32;
  2080. #endif
  2081. } s;
  2082. struct cvmx_pci_pkts_sentx_s cn30xx;
  2083. struct cvmx_pci_pkts_sentx_s cn31xx;
  2084. struct cvmx_pci_pkts_sentx_s cn38xx;
  2085. struct cvmx_pci_pkts_sentx_s cn38xxp2;
  2086. struct cvmx_pci_pkts_sentx_s cn50xx;
  2087. struct cvmx_pci_pkts_sentx_s cn58xx;
  2088. struct cvmx_pci_pkts_sentx_s cn58xxp1;
  2089. };
  2090. union cvmx_pci_pkts_sent_int_levx {
  2091. uint32_t u32;
  2092. struct cvmx_pci_pkts_sent_int_levx_s {
  2093. #ifdef __BIG_ENDIAN_BITFIELD
  2094. uint32_t pkt_cnt:32;
  2095. #else
  2096. uint32_t pkt_cnt:32;
  2097. #endif
  2098. } s;
  2099. struct cvmx_pci_pkts_sent_int_levx_s cn30xx;
  2100. struct cvmx_pci_pkts_sent_int_levx_s cn31xx;
  2101. struct cvmx_pci_pkts_sent_int_levx_s cn38xx;
  2102. struct cvmx_pci_pkts_sent_int_levx_s cn38xxp2;
  2103. struct cvmx_pci_pkts_sent_int_levx_s cn50xx;
  2104. struct cvmx_pci_pkts_sent_int_levx_s cn58xx;
  2105. struct cvmx_pci_pkts_sent_int_levx_s cn58xxp1;
  2106. };
  2107. union cvmx_pci_pkts_sent_timex {
  2108. uint32_t u32;
  2109. struct cvmx_pci_pkts_sent_timex_s {
  2110. #ifdef __BIG_ENDIAN_BITFIELD
  2111. uint32_t pkt_time:32;
  2112. #else
  2113. uint32_t pkt_time:32;
  2114. #endif
  2115. } s;
  2116. struct cvmx_pci_pkts_sent_timex_s cn30xx;
  2117. struct cvmx_pci_pkts_sent_timex_s cn31xx;
  2118. struct cvmx_pci_pkts_sent_timex_s cn38xx;
  2119. struct cvmx_pci_pkts_sent_timex_s cn38xxp2;
  2120. struct cvmx_pci_pkts_sent_timex_s cn50xx;
  2121. struct cvmx_pci_pkts_sent_timex_s cn58xx;
  2122. struct cvmx_pci_pkts_sent_timex_s cn58xxp1;
  2123. };
  2124. union cvmx_pci_read_cmd_6 {
  2125. uint32_t u32;
  2126. struct cvmx_pci_read_cmd_6_s {
  2127. #ifdef __BIG_ENDIAN_BITFIELD
  2128. uint32_t reserved_9_31:23;
  2129. uint32_t min_data:6;
  2130. uint32_t prefetch:3;
  2131. #else
  2132. uint32_t prefetch:3;
  2133. uint32_t min_data:6;
  2134. uint32_t reserved_9_31:23;
  2135. #endif
  2136. } s;
  2137. struct cvmx_pci_read_cmd_6_s cn30xx;
  2138. struct cvmx_pci_read_cmd_6_s cn31xx;
  2139. struct cvmx_pci_read_cmd_6_s cn38xx;
  2140. struct cvmx_pci_read_cmd_6_s cn38xxp2;
  2141. struct cvmx_pci_read_cmd_6_s cn50xx;
  2142. struct cvmx_pci_read_cmd_6_s cn58xx;
  2143. struct cvmx_pci_read_cmd_6_s cn58xxp1;
  2144. };
  2145. union cvmx_pci_read_cmd_c {
  2146. uint32_t u32;
  2147. struct cvmx_pci_read_cmd_c_s {
  2148. #ifdef __BIG_ENDIAN_BITFIELD
  2149. uint32_t reserved_9_31:23;
  2150. uint32_t min_data:6;
  2151. uint32_t prefetch:3;
  2152. #else
  2153. uint32_t prefetch:3;
  2154. uint32_t min_data:6;
  2155. uint32_t reserved_9_31:23;
  2156. #endif
  2157. } s;
  2158. struct cvmx_pci_read_cmd_c_s cn30xx;
  2159. struct cvmx_pci_read_cmd_c_s cn31xx;
  2160. struct cvmx_pci_read_cmd_c_s cn38xx;
  2161. struct cvmx_pci_read_cmd_c_s cn38xxp2;
  2162. struct cvmx_pci_read_cmd_c_s cn50xx;
  2163. struct cvmx_pci_read_cmd_c_s cn58xx;
  2164. struct cvmx_pci_read_cmd_c_s cn58xxp1;
  2165. };
  2166. union cvmx_pci_read_cmd_e {
  2167. uint32_t u32;
  2168. struct cvmx_pci_read_cmd_e_s {
  2169. #ifdef __BIG_ENDIAN_BITFIELD
  2170. uint32_t reserved_9_31:23;
  2171. uint32_t min_data:6;
  2172. uint32_t prefetch:3;
  2173. #else
  2174. uint32_t prefetch:3;
  2175. uint32_t min_data:6;
  2176. uint32_t reserved_9_31:23;
  2177. #endif
  2178. } s;
  2179. struct cvmx_pci_read_cmd_e_s cn30xx;
  2180. struct cvmx_pci_read_cmd_e_s cn31xx;
  2181. struct cvmx_pci_read_cmd_e_s cn38xx;
  2182. struct cvmx_pci_read_cmd_e_s cn38xxp2;
  2183. struct cvmx_pci_read_cmd_e_s cn50xx;
  2184. struct cvmx_pci_read_cmd_e_s cn58xx;
  2185. struct cvmx_pci_read_cmd_e_s cn58xxp1;
  2186. };
  2187. union cvmx_pci_read_timeout {
  2188. uint64_t u64;
  2189. struct cvmx_pci_read_timeout_s {
  2190. #ifdef __BIG_ENDIAN_BITFIELD
  2191. uint64_t reserved_32_63:32;
  2192. uint64_t enb:1;
  2193. uint64_t cnt:31;
  2194. #else
  2195. uint64_t cnt:31;
  2196. uint64_t enb:1;
  2197. uint64_t reserved_32_63:32;
  2198. #endif
  2199. } s;
  2200. struct cvmx_pci_read_timeout_s cn30xx;
  2201. struct cvmx_pci_read_timeout_s cn31xx;
  2202. struct cvmx_pci_read_timeout_s cn38xx;
  2203. struct cvmx_pci_read_timeout_s cn38xxp2;
  2204. struct cvmx_pci_read_timeout_s cn50xx;
  2205. struct cvmx_pci_read_timeout_s cn58xx;
  2206. struct cvmx_pci_read_timeout_s cn58xxp1;
  2207. };
  2208. union cvmx_pci_scm_reg {
  2209. uint64_t u64;
  2210. struct cvmx_pci_scm_reg_s {
  2211. #ifdef __BIG_ENDIAN_BITFIELD
  2212. uint64_t reserved_32_63:32;
  2213. uint64_t scm:32;
  2214. #else
  2215. uint64_t scm:32;
  2216. uint64_t reserved_32_63:32;
  2217. #endif
  2218. } s;
  2219. struct cvmx_pci_scm_reg_s cn30xx;
  2220. struct cvmx_pci_scm_reg_s cn31xx;
  2221. struct cvmx_pci_scm_reg_s cn38xx;
  2222. struct cvmx_pci_scm_reg_s cn38xxp2;
  2223. struct cvmx_pci_scm_reg_s cn50xx;
  2224. struct cvmx_pci_scm_reg_s cn58xx;
  2225. struct cvmx_pci_scm_reg_s cn58xxp1;
  2226. };
  2227. union cvmx_pci_tsr_reg {
  2228. uint64_t u64;
  2229. struct cvmx_pci_tsr_reg_s {
  2230. #ifdef __BIG_ENDIAN_BITFIELD
  2231. uint64_t reserved_36_63:28;
  2232. uint64_t tsr:36;
  2233. #else
  2234. uint64_t tsr:36;
  2235. uint64_t reserved_36_63:28;
  2236. #endif
  2237. } s;
  2238. struct cvmx_pci_tsr_reg_s cn30xx;
  2239. struct cvmx_pci_tsr_reg_s cn31xx;
  2240. struct cvmx_pci_tsr_reg_s cn38xx;
  2241. struct cvmx_pci_tsr_reg_s cn38xxp2;
  2242. struct cvmx_pci_tsr_reg_s cn50xx;
  2243. struct cvmx_pci_tsr_reg_s cn58xx;
  2244. struct cvmx_pci_tsr_reg_s cn58xxp1;
  2245. };
  2246. union cvmx_pci_win_rd_addr {
  2247. uint64_t u64;
  2248. struct cvmx_pci_win_rd_addr_s {
  2249. #ifdef __BIG_ENDIAN_BITFIELD
  2250. uint64_t reserved_49_63:15;
  2251. uint64_t iobit:1;
  2252. uint64_t reserved_0_47:48;
  2253. #else
  2254. uint64_t reserved_0_47:48;
  2255. uint64_t iobit:1;
  2256. uint64_t reserved_49_63:15;
  2257. #endif
  2258. } s;
  2259. struct cvmx_pci_win_rd_addr_cn30xx {
  2260. #ifdef __BIG_ENDIAN_BITFIELD
  2261. uint64_t reserved_49_63:15;
  2262. uint64_t iobit:1;
  2263. uint64_t rd_addr:46;
  2264. uint64_t reserved_0_1:2;
  2265. #else
  2266. uint64_t reserved_0_1:2;
  2267. uint64_t rd_addr:46;
  2268. uint64_t iobit:1;
  2269. uint64_t reserved_49_63:15;
  2270. #endif
  2271. } cn30xx;
  2272. struct cvmx_pci_win_rd_addr_cn30xx cn31xx;
  2273. struct cvmx_pci_win_rd_addr_cn38xx {
  2274. #ifdef __BIG_ENDIAN_BITFIELD
  2275. uint64_t reserved_49_63:15;
  2276. uint64_t iobit:1;
  2277. uint64_t rd_addr:45;
  2278. uint64_t reserved_0_2:3;
  2279. #else
  2280. uint64_t reserved_0_2:3;
  2281. uint64_t rd_addr:45;
  2282. uint64_t iobit:1;
  2283. uint64_t reserved_49_63:15;
  2284. #endif
  2285. } cn38xx;
  2286. struct cvmx_pci_win_rd_addr_cn38xx cn38xxp2;
  2287. struct cvmx_pci_win_rd_addr_cn30xx cn50xx;
  2288. struct cvmx_pci_win_rd_addr_cn38xx cn58xx;
  2289. struct cvmx_pci_win_rd_addr_cn38xx cn58xxp1;
  2290. };
  2291. union cvmx_pci_win_rd_data {
  2292. uint64_t u64;
  2293. struct cvmx_pci_win_rd_data_s {
  2294. #ifdef __BIG_ENDIAN_BITFIELD
  2295. uint64_t rd_data:64;
  2296. #else
  2297. uint64_t rd_data:64;
  2298. #endif
  2299. } s;
  2300. struct cvmx_pci_win_rd_data_s cn30xx;
  2301. struct cvmx_pci_win_rd_data_s cn31xx;
  2302. struct cvmx_pci_win_rd_data_s cn38xx;
  2303. struct cvmx_pci_win_rd_data_s cn38xxp2;
  2304. struct cvmx_pci_win_rd_data_s cn50xx;
  2305. struct cvmx_pci_win_rd_data_s cn58xx;
  2306. struct cvmx_pci_win_rd_data_s cn58xxp1;
  2307. };
  2308. union cvmx_pci_win_wr_addr {
  2309. uint64_t u64;
  2310. struct cvmx_pci_win_wr_addr_s {
  2311. #ifdef __BIG_ENDIAN_BITFIELD
  2312. uint64_t reserved_49_63:15;
  2313. uint64_t iobit:1;
  2314. uint64_t wr_addr:45;
  2315. uint64_t reserved_0_2:3;
  2316. #else
  2317. uint64_t reserved_0_2:3;
  2318. uint64_t wr_addr:45;
  2319. uint64_t iobit:1;
  2320. uint64_t reserved_49_63:15;
  2321. #endif
  2322. } s;
  2323. struct cvmx_pci_win_wr_addr_s cn30xx;
  2324. struct cvmx_pci_win_wr_addr_s cn31xx;
  2325. struct cvmx_pci_win_wr_addr_s cn38xx;
  2326. struct cvmx_pci_win_wr_addr_s cn38xxp2;
  2327. struct cvmx_pci_win_wr_addr_s cn50xx;
  2328. struct cvmx_pci_win_wr_addr_s cn58xx;
  2329. struct cvmx_pci_win_wr_addr_s cn58xxp1;
  2330. };
  2331. union cvmx_pci_win_wr_data {
  2332. uint64_t u64;
  2333. struct cvmx_pci_win_wr_data_s {
  2334. #ifdef __BIG_ENDIAN_BITFIELD
  2335. uint64_t wr_data:64;
  2336. #else
  2337. uint64_t wr_data:64;
  2338. #endif
  2339. } s;
  2340. struct cvmx_pci_win_wr_data_s cn30xx;
  2341. struct cvmx_pci_win_wr_data_s cn31xx;
  2342. struct cvmx_pci_win_wr_data_s cn38xx;
  2343. struct cvmx_pci_win_wr_data_s cn38xxp2;
  2344. struct cvmx_pci_win_wr_data_s cn50xx;
  2345. struct cvmx_pci_win_wr_data_s cn58xx;
  2346. struct cvmx_pci_win_wr_data_s cn58xxp1;
  2347. };
  2348. union cvmx_pci_win_wr_mask {
  2349. uint64_t u64;
  2350. struct cvmx_pci_win_wr_mask_s {
  2351. #ifdef __BIG_ENDIAN_BITFIELD
  2352. uint64_t reserved_8_63:56;
  2353. uint64_t wr_mask:8;
  2354. #else
  2355. uint64_t wr_mask:8;
  2356. uint64_t reserved_8_63:56;
  2357. #endif
  2358. } s;
  2359. struct cvmx_pci_win_wr_mask_s cn30xx;
  2360. struct cvmx_pci_win_wr_mask_s cn31xx;
  2361. struct cvmx_pci_win_wr_mask_s cn38xx;
  2362. struct cvmx_pci_win_wr_mask_s cn38xxp2;
  2363. struct cvmx_pci_win_wr_mask_s cn50xx;
  2364. struct cvmx_pci_win_wr_mask_s cn58xx;
  2365. struct cvmx_pci_win_wr_mask_s cn58xxp1;
  2366. };
  2367. #endif