cvmx-ciu2-defs.h 173 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_CIU2_DEFS_H__
  28. #define __CVMX_CIU2_DEFS_H__
  29. #define CVMX_CIU2_ACK_IOX_INT(block_id) (CVMX_ADD_IO_SEG(0x00010701080C0800ull) + ((block_id) & 1) * 0x200000ull)
  30. #define CVMX_CIU2_ACK_PPX_IP2(block_id) (CVMX_ADD_IO_SEG(0x00010701000C0000ull) + ((block_id) & 31) * 0x200000ull)
  31. #define CVMX_CIU2_ACK_PPX_IP3(block_id) (CVMX_ADD_IO_SEG(0x00010701000C0200ull) + ((block_id) & 31) * 0x200000ull)
  32. #define CVMX_CIU2_ACK_PPX_IP4(block_id) (CVMX_ADD_IO_SEG(0x00010701000C0400ull) + ((block_id) & 31) * 0x200000ull)
  33. #define CVMX_CIU2_EN_IOX_INT_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108097800ull) + ((block_id) & 1) * 0x200000ull)
  34. #define CVMX_CIU2_EN_IOX_INT_GPIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B7800ull) + ((block_id) & 1) * 0x200000ull)
  35. #define CVMX_CIU2_EN_IOX_INT_GPIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A7800ull) + ((block_id) & 1) * 0x200000ull)
  36. #define CVMX_CIU2_EN_IOX_INT_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070108094800ull) + ((block_id) & 1) * 0x200000ull)
  37. #define CVMX_CIU2_EN_IOX_INT_IO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B4800ull) + ((block_id) & 1) * 0x200000ull)
  38. #define CVMX_CIU2_EN_IOX_INT_IO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A4800ull) + ((block_id) & 1) * 0x200000ull)
  39. #define CVMX_CIU2_EN_IOX_INT_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070108098800ull) + ((block_id) & 1) * 0x200000ull)
  40. #define CVMX_CIU2_EN_IOX_INT_MBOX_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B8800ull) + ((block_id) & 1) * 0x200000ull)
  41. #define CVMX_CIU2_EN_IOX_INT_MBOX_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A8800ull) + ((block_id) & 1) * 0x200000ull)
  42. #define CVMX_CIU2_EN_IOX_INT_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070108095800ull) + ((block_id) & 1) * 0x200000ull)
  43. #define CVMX_CIU2_EN_IOX_INT_MEM_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B5800ull) + ((block_id) & 1) * 0x200000ull)
  44. #define CVMX_CIU2_EN_IOX_INT_MEM_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A5800ull) + ((block_id) & 1) * 0x200000ull)
  45. #define CVMX_CIU2_EN_IOX_INT_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108093800ull) + ((block_id) & 1) * 0x200000ull)
  46. #define CVMX_CIU2_EN_IOX_INT_MIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B3800ull) + ((block_id) & 1) * 0x200000ull)
  47. #define CVMX_CIU2_EN_IOX_INT_MIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A3800ull) + ((block_id) & 1) * 0x200000ull)
  48. #define CVMX_CIU2_EN_IOX_INT_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070108096800ull) + ((block_id) & 1) * 0x200000ull)
  49. #define CVMX_CIU2_EN_IOX_INT_PKT_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B6800ull) + ((block_id) & 1) * 0x200000ull)
  50. #define CVMX_CIU2_EN_IOX_INT_PKT_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A6800ull) + ((block_id) & 1) * 0x200000ull)
  51. #define CVMX_CIU2_EN_IOX_INT_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070108092800ull) + ((block_id) & 1) * 0x200000ull)
  52. #define CVMX_CIU2_EN_IOX_INT_RML_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B2800ull) + ((block_id) & 1) * 0x200000ull)
  53. #define CVMX_CIU2_EN_IOX_INT_RML_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A2800ull) + ((block_id) & 1) * 0x200000ull)
  54. #define CVMX_CIU2_EN_IOX_INT_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070108091800ull) + ((block_id) & 1) * 0x200000ull)
  55. #define CVMX_CIU2_EN_IOX_INT_WDOG_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B1800ull) + ((block_id) & 1) * 0x200000ull)
  56. #define CVMX_CIU2_EN_IOX_INT_WDOG_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A1800ull) + ((block_id) & 1) * 0x200000ull)
  57. #define CVMX_CIU2_EN_IOX_INT_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070108090800ull) + ((block_id) & 1) * 0x200000ull)
  58. #define CVMX_CIU2_EN_IOX_INT_WRKQ_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701080B0800ull) + ((block_id) & 1) * 0x200000ull)
  59. #define CVMX_CIU2_EN_IOX_INT_WRKQ_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701080A0800ull) + ((block_id) & 1) * 0x200000ull)
  60. #define CVMX_CIU2_EN_PPX_IP2_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100097000ull) + ((block_id) & 31) * 0x200000ull)
  61. #define CVMX_CIU2_EN_PPX_IP2_GPIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B7000ull) + ((block_id) & 31) * 0x200000ull)
  62. #define CVMX_CIU2_EN_PPX_IP2_GPIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A7000ull) + ((block_id) & 31) * 0x200000ull)
  63. #define CVMX_CIU2_EN_PPX_IP2_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100094000ull) + ((block_id) & 31) * 0x200000ull)
  64. #define CVMX_CIU2_EN_PPX_IP2_IO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B4000ull) + ((block_id) & 31) * 0x200000ull)
  65. #define CVMX_CIU2_EN_PPX_IP2_IO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A4000ull) + ((block_id) & 31) * 0x200000ull)
  66. #define CVMX_CIU2_EN_PPX_IP2_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100098000ull) + ((block_id) & 31) * 0x200000ull)
  67. #define CVMX_CIU2_EN_PPX_IP2_MBOX_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B8000ull) + ((block_id) & 31) * 0x200000ull)
  68. #define CVMX_CIU2_EN_PPX_IP2_MBOX_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A8000ull) + ((block_id) & 31) * 0x200000ull)
  69. #define CVMX_CIU2_EN_PPX_IP2_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100095000ull) + ((block_id) & 31) * 0x200000ull)
  70. #define CVMX_CIU2_EN_PPX_IP2_MEM_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B5000ull) + ((block_id) & 31) * 0x200000ull)
  71. #define CVMX_CIU2_EN_PPX_IP2_MEM_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A5000ull) + ((block_id) & 31) * 0x200000ull)
  72. #define CVMX_CIU2_EN_PPX_IP2_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100093000ull) + ((block_id) & 31) * 0x200000ull)
  73. #define CVMX_CIU2_EN_PPX_IP2_MIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B3000ull) + ((block_id) & 31) * 0x200000ull)
  74. #define CVMX_CIU2_EN_PPX_IP2_MIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A3000ull) + ((block_id) & 31) * 0x200000ull)
  75. #define CVMX_CIU2_EN_PPX_IP2_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100096000ull) + ((block_id) & 31) * 0x200000ull)
  76. #define CVMX_CIU2_EN_PPX_IP2_PKT_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B6000ull) + ((block_id) & 31) * 0x200000ull)
  77. #define CVMX_CIU2_EN_PPX_IP2_PKT_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A6000ull) + ((block_id) & 31) * 0x200000ull)
  78. #define CVMX_CIU2_EN_PPX_IP2_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100092000ull) + ((block_id) & 31) * 0x200000ull)
  79. #define CVMX_CIU2_EN_PPX_IP2_RML_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B2000ull) + ((block_id) & 31) * 0x200000ull)
  80. #define CVMX_CIU2_EN_PPX_IP2_RML_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A2000ull) + ((block_id) & 31) * 0x200000ull)
  81. #define CVMX_CIU2_EN_PPX_IP2_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100091000ull) + ((block_id) & 31) * 0x200000ull)
  82. #define CVMX_CIU2_EN_PPX_IP2_WDOG_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B1000ull) + ((block_id) & 31) * 0x200000ull)
  83. #define CVMX_CIU2_EN_PPX_IP2_WDOG_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A1000ull) + ((block_id) & 31) * 0x200000ull)
  84. #define CVMX_CIU2_EN_PPX_IP2_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100090000ull) + ((block_id) & 31) * 0x200000ull)
  85. #define CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B0000ull) + ((block_id) & 31) * 0x200000ull)
  86. #define CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A0000ull) + ((block_id) & 31) * 0x200000ull)
  87. #define CVMX_CIU2_EN_PPX_IP3_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100097200ull) + ((block_id) & 31) * 0x200000ull)
  88. #define CVMX_CIU2_EN_PPX_IP3_GPIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B7200ull) + ((block_id) & 31) * 0x200000ull)
  89. #define CVMX_CIU2_EN_PPX_IP3_GPIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A7200ull) + ((block_id) & 31) * 0x200000ull)
  90. #define CVMX_CIU2_EN_PPX_IP3_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100094200ull) + ((block_id) & 31) * 0x200000ull)
  91. #define CVMX_CIU2_EN_PPX_IP3_IO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B4200ull) + ((block_id) & 31) * 0x200000ull)
  92. #define CVMX_CIU2_EN_PPX_IP3_IO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A4200ull) + ((block_id) & 31) * 0x200000ull)
  93. #define CVMX_CIU2_EN_PPX_IP3_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100098200ull) + ((block_id) & 31) * 0x200000ull)
  94. #define CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B8200ull) + ((block_id) & 31) * 0x200000ull)
  95. #define CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A8200ull) + ((block_id) & 31) * 0x200000ull)
  96. #define CVMX_CIU2_EN_PPX_IP3_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100095200ull) + ((block_id) & 31) * 0x200000ull)
  97. #define CVMX_CIU2_EN_PPX_IP3_MEM_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B5200ull) + ((block_id) & 31) * 0x200000ull)
  98. #define CVMX_CIU2_EN_PPX_IP3_MEM_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A5200ull) + ((block_id) & 31) * 0x200000ull)
  99. #define CVMX_CIU2_EN_PPX_IP3_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100093200ull) + ((block_id) & 31) * 0x200000ull)
  100. #define CVMX_CIU2_EN_PPX_IP3_MIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B3200ull) + ((block_id) & 31) * 0x200000ull)
  101. #define CVMX_CIU2_EN_PPX_IP3_MIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A3200ull) + ((block_id) & 31) * 0x200000ull)
  102. #define CVMX_CIU2_EN_PPX_IP3_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100096200ull) + ((block_id) & 31) * 0x200000ull)
  103. #define CVMX_CIU2_EN_PPX_IP3_PKT_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B6200ull) + ((block_id) & 31) * 0x200000ull)
  104. #define CVMX_CIU2_EN_PPX_IP3_PKT_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A6200ull) + ((block_id) & 31) * 0x200000ull)
  105. #define CVMX_CIU2_EN_PPX_IP3_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100092200ull) + ((block_id) & 31) * 0x200000ull)
  106. #define CVMX_CIU2_EN_PPX_IP3_RML_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B2200ull) + ((block_id) & 31) * 0x200000ull)
  107. #define CVMX_CIU2_EN_PPX_IP3_RML_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A2200ull) + ((block_id) & 31) * 0x200000ull)
  108. #define CVMX_CIU2_EN_PPX_IP3_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100091200ull) + ((block_id) & 31) * 0x200000ull)
  109. #define CVMX_CIU2_EN_PPX_IP3_WDOG_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B1200ull) + ((block_id) & 31) * 0x200000ull)
  110. #define CVMX_CIU2_EN_PPX_IP3_WDOG_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A1200ull) + ((block_id) & 31) * 0x200000ull)
  111. #define CVMX_CIU2_EN_PPX_IP3_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100090200ull) + ((block_id) & 31) * 0x200000ull)
  112. #define CVMX_CIU2_EN_PPX_IP3_WRKQ_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B0200ull) + ((block_id) & 31) * 0x200000ull)
  113. #define CVMX_CIU2_EN_PPX_IP3_WRKQ_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A0200ull) + ((block_id) & 31) * 0x200000ull)
  114. #define CVMX_CIU2_EN_PPX_IP4_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100097400ull) + ((block_id) & 31) * 0x200000ull)
  115. #define CVMX_CIU2_EN_PPX_IP4_GPIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B7400ull) + ((block_id) & 31) * 0x200000ull)
  116. #define CVMX_CIU2_EN_PPX_IP4_GPIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A7400ull) + ((block_id) & 31) * 0x200000ull)
  117. #define CVMX_CIU2_EN_PPX_IP4_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100094400ull) + ((block_id) & 31) * 0x200000ull)
  118. #define CVMX_CIU2_EN_PPX_IP4_IO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B4400ull) + ((block_id) & 31) * 0x200000ull)
  119. #define CVMX_CIU2_EN_PPX_IP4_IO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A4400ull) + ((block_id) & 31) * 0x200000ull)
  120. #define CVMX_CIU2_EN_PPX_IP4_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100098400ull) + ((block_id) & 31) * 0x200000ull)
  121. #define CVMX_CIU2_EN_PPX_IP4_MBOX_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B8400ull) + ((block_id) & 31) * 0x200000ull)
  122. #define CVMX_CIU2_EN_PPX_IP4_MBOX_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A8400ull) + ((block_id) & 31) * 0x200000ull)
  123. #define CVMX_CIU2_EN_PPX_IP4_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100095400ull) + ((block_id) & 31) * 0x200000ull)
  124. #define CVMX_CIU2_EN_PPX_IP4_MEM_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B5400ull) + ((block_id) & 31) * 0x200000ull)
  125. #define CVMX_CIU2_EN_PPX_IP4_MEM_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A5400ull) + ((block_id) & 31) * 0x200000ull)
  126. #define CVMX_CIU2_EN_PPX_IP4_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100093400ull) + ((block_id) & 31) * 0x200000ull)
  127. #define CVMX_CIU2_EN_PPX_IP4_MIO_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B3400ull) + ((block_id) & 31) * 0x200000ull)
  128. #define CVMX_CIU2_EN_PPX_IP4_MIO_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A3400ull) + ((block_id) & 31) * 0x200000ull)
  129. #define CVMX_CIU2_EN_PPX_IP4_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100096400ull) + ((block_id) & 31) * 0x200000ull)
  130. #define CVMX_CIU2_EN_PPX_IP4_PKT_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B6400ull) + ((block_id) & 31) * 0x200000ull)
  131. #define CVMX_CIU2_EN_PPX_IP4_PKT_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A6400ull) + ((block_id) & 31) * 0x200000ull)
  132. #define CVMX_CIU2_EN_PPX_IP4_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100092400ull) + ((block_id) & 31) * 0x200000ull)
  133. #define CVMX_CIU2_EN_PPX_IP4_RML_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B2400ull) + ((block_id) & 31) * 0x200000ull)
  134. #define CVMX_CIU2_EN_PPX_IP4_RML_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A2400ull) + ((block_id) & 31) * 0x200000ull)
  135. #define CVMX_CIU2_EN_PPX_IP4_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100091400ull) + ((block_id) & 31) * 0x200000ull)
  136. #define CVMX_CIU2_EN_PPX_IP4_WDOG_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B1400ull) + ((block_id) & 31) * 0x200000ull)
  137. #define CVMX_CIU2_EN_PPX_IP4_WDOG_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A1400ull) + ((block_id) & 31) * 0x200000ull)
  138. #define CVMX_CIU2_EN_PPX_IP4_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100090400ull) + ((block_id) & 31) * 0x200000ull)
  139. #define CVMX_CIU2_EN_PPX_IP4_WRKQ_W1C(block_id) (CVMX_ADD_IO_SEG(0x00010701000B0400ull) + ((block_id) & 31) * 0x200000ull)
  140. #define CVMX_CIU2_EN_PPX_IP4_WRKQ_W1S(block_id) (CVMX_ADD_IO_SEG(0x00010701000A0400ull) + ((block_id) & 31) * 0x200000ull)
  141. #define CVMX_CIU2_INTR_CIU_READY (CVMX_ADD_IO_SEG(0x0001070100102008ull))
  142. #define CVMX_CIU2_INTR_RAM_ECC_CTL (CVMX_ADD_IO_SEG(0x0001070100102010ull))
  143. #define CVMX_CIU2_INTR_RAM_ECC_ST (CVMX_ADD_IO_SEG(0x0001070100102018ull))
  144. #define CVMX_CIU2_INTR_SLOWDOWN (CVMX_ADD_IO_SEG(0x0001070100102000ull))
  145. #define CVMX_CIU2_MSIRED_PPX_IP2(block_id) (CVMX_ADD_IO_SEG(0x00010701000C1000ull) + ((block_id) & 31) * 0x200000ull)
  146. #define CVMX_CIU2_MSIRED_PPX_IP3(block_id) (CVMX_ADD_IO_SEG(0x00010701000C1200ull) + ((block_id) & 31) * 0x200000ull)
  147. #define CVMX_CIU2_MSIRED_PPX_IP4(block_id) (CVMX_ADD_IO_SEG(0x00010701000C1400ull) + ((block_id) & 31) * 0x200000ull)
  148. #define CVMX_CIU2_MSI_RCVX(offset) (CVMX_ADD_IO_SEG(0x00010701000C2000ull) + ((offset) & 255) * 8)
  149. #define CVMX_CIU2_MSI_SELX(offset) (CVMX_ADD_IO_SEG(0x00010701000C3000ull) + ((offset) & 255) * 8)
  150. #define CVMX_CIU2_RAW_IOX_INT_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108047800ull) + ((block_id) & 1) * 0x200000ull)
  151. #define CVMX_CIU2_RAW_IOX_INT_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070108044800ull) + ((block_id) & 1) * 0x200000ull)
  152. #define CVMX_CIU2_RAW_IOX_INT_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070108045800ull) + ((block_id) & 1) * 0x200000ull)
  153. #define CVMX_CIU2_RAW_IOX_INT_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108043800ull) + ((block_id) & 1) * 0x200000ull)
  154. #define CVMX_CIU2_RAW_IOX_INT_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070108046800ull) + ((block_id) & 1) * 0x200000ull)
  155. #define CVMX_CIU2_RAW_IOX_INT_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070108042800ull) + ((block_id) & 1) * 0x200000ull)
  156. #define CVMX_CIU2_RAW_IOX_INT_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070108041800ull) + ((block_id) & 1) * 0x200000ull)
  157. #define CVMX_CIU2_RAW_IOX_INT_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070108040800ull) + ((block_id) & 1) * 0x200000ull)
  158. #define CVMX_CIU2_RAW_PPX_IP2_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100047000ull) + ((block_id) & 31) * 0x200000ull)
  159. #define CVMX_CIU2_RAW_PPX_IP2_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100044000ull) + ((block_id) & 31) * 0x200000ull)
  160. #define CVMX_CIU2_RAW_PPX_IP2_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100045000ull) + ((block_id) & 31) * 0x200000ull)
  161. #define CVMX_CIU2_RAW_PPX_IP2_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100043000ull) + ((block_id) & 31) * 0x200000ull)
  162. #define CVMX_CIU2_RAW_PPX_IP2_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100046000ull) + ((block_id) & 31) * 0x200000ull)
  163. #define CVMX_CIU2_RAW_PPX_IP2_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100042000ull) + ((block_id) & 31) * 0x200000ull)
  164. #define CVMX_CIU2_RAW_PPX_IP2_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100041000ull) + ((block_id) & 31) * 0x200000ull)
  165. #define CVMX_CIU2_RAW_PPX_IP2_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100040000ull) + ((block_id) & 31) * 0x200000ull)
  166. #define CVMX_CIU2_RAW_PPX_IP3_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100047200ull) + ((block_id) & 31) * 0x200000ull)
  167. #define CVMX_CIU2_RAW_PPX_IP3_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100044200ull) + ((block_id) & 31) * 0x200000ull)
  168. #define CVMX_CIU2_RAW_PPX_IP3_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100045200ull) + ((block_id) & 31) * 0x200000ull)
  169. #define CVMX_CIU2_RAW_PPX_IP3_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100043200ull) + ((block_id) & 31) * 0x200000ull)
  170. #define CVMX_CIU2_RAW_PPX_IP3_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100046200ull) + ((block_id) & 31) * 0x200000ull)
  171. #define CVMX_CIU2_RAW_PPX_IP3_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100042200ull) + ((block_id) & 31) * 0x200000ull)
  172. #define CVMX_CIU2_RAW_PPX_IP3_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100041200ull) + ((block_id) & 31) * 0x200000ull)
  173. #define CVMX_CIU2_RAW_PPX_IP3_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100040200ull) + ((block_id) & 31) * 0x200000ull)
  174. #define CVMX_CIU2_RAW_PPX_IP4_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100047400ull) + ((block_id) & 31) * 0x200000ull)
  175. #define CVMX_CIU2_RAW_PPX_IP4_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100044400ull) + ((block_id) & 31) * 0x200000ull)
  176. #define CVMX_CIU2_RAW_PPX_IP4_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100045400ull) + ((block_id) & 31) * 0x200000ull)
  177. #define CVMX_CIU2_RAW_PPX_IP4_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100043400ull) + ((block_id) & 31) * 0x200000ull)
  178. #define CVMX_CIU2_RAW_PPX_IP4_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100046400ull) + ((block_id) & 31) * 0x200000ull)
  179. #define CVMX_CIU2_RAW_PPX_IP4_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100042400ull) + ((block_id) & 31) * 0x200000ull)
  180. #define CVMX_CIU2_RAW_PPX_IP4_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100041400ull) + ((block_id) & 31) * 0x200000ull)
  181. #define CVMX_CIU2_RAW_PPX_IP4_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100040400ull) + ((block_id) & 31) * 0x200000ull)
  182. #define CVMX_CIU2_SRC_IOX_INT_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108087800ull) + ((block_id) & 1) * 0x200000ull)
  183. #define CVMX_CIU2_SRC_IOX_INT_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070108084800ull) + ((block_id) & 1) * 0x200000ull)
  184. #define CVMX_CIU2_SRC_IOX_INT_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070108088800ull) + ((block_id) & 1) * 0x200000ull)
  185. #define CVMX_CIU2_SRC_IOX_INT_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070108085800ull) + ((block_id) & 1) * 0x200000ull)
  186. #define CVMX_CIU2_SRC_IOX_INT_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070108083800ull) + ((block_id) & 1) * 0x200000ull)
  187. #define CVMX_CIU2_SRC_IOX_INT_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070108086800ull) + ((block_id) & 1) * 0x200000ull)
  188. #define CVMX_CIU2_SRC_IOX_INT_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070108082800ull) + ((block_id) & 1) * 0x200000ull)
  189. #define CVMX_CIU2_SRC_IOX_INT_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070108081800ull) + ((block_id) & 1) * 0x200000ull)
  190. #define CVMX_CIU2_SRC_IOX_INT_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070108080800ull) + ((block_id) & 1) * 0x200000ull)
  191. #define CVMX_CIU2_SRC_PPX_IP2_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100087000ull) + ((block_id) & 31) * 0x200000ull)
  192. #define CVMX_CIU2_SRC_PPX_IP2_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100084000ull) + ((block_id) & 31) * 0x200000ull)
  193. #define CVMX_CIU2_SRC_PPX_IP2_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100088000ull) + ((block_id) & 31) * 0x200000ull)
  194. #define CVMX_CIU2_SRC_PPX_IP2_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100085000ull) + ((block_id) & 31) * 0x200000ull)
  195. #define CVMX_CIU2_SRC_PPX_IP2_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100083000ull) + ((block_id) & 31) * 0x200000ull)
  196. #define CVMX_CIU2_SRC_PPX_IP2_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100086000ull) + ((block_id) & 31) * 0x200000ull)
  197. #define CVMX_CIU2_SRC_PPX_IP2_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100082000ull) + ((block_id) & 31) * 0x200000ull)
  198. #define CVMX_CIU2_SRC_PPX_IP2_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100081000ull) + ((block_id) & 31) * 0x200000ull)
  199. #define CVMX_CIU2_SRC_PPX_IP2_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100080000ull) + ((block_id) & 31) * 0x200000ull)
  200. #define CVMX_CIU2_SRC_PPX_IP3_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100087200ull) + ((block_id) & 31) * 0x200000ull)
  201. #define CVMX_CIU2_SRC_PPX_IP3_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100084200ull) + ((block_id) & 31) * 0x200000ull)
  202. #define CVMX_CIU2_SRC_PPX_IP3_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100088200ull) + ((block_id) & 31) * 0x200000ull)
  203. #define CVMX_CIU2_SRC_PPX_IP3_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100085200ull) + ((block_id) & 31) * 0x200000ull)
  204. #define CVMX_CIU2_SRC_PPX_IP3_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100083200ull) + ((block_id) & 31) * 0x200000ull)
  205. #define CVMX_CIU2_SRC_PPX_IP3_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100086200ull) + ((block_id) & 31) * 0x200000ull)
  206. #define CVMX_CIU2_SRC_PPX_IP3_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100082200ull) + ((block_id) & 31) * 0x200000ull)
  207. #define CVMX_CIU2_SRC_PPX_IP3_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100081200ull) + ((block_id) & 31) * 0x200000ull)
  208. #define CVMX_CIU2_SRC_PPX_IP3_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100080200ull) + ((block_id) & 31) * 0x200000ull)
  209. #define CVMX_CIU2_SRC_PPX_IP4_GPIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100087400ull) + ((block_id) & 31) * 0x200000ull)
  210. #define CVMX_CIU2_SRC_PPX_IP4_IO(block_id) (CVMX_ADD_IO_SEG(0x0001070100084400ull) + ((block_id) & 31) * 0x200000ull)
  211. #define CVMX_CIU2_SRC_PPX_IP4_MBOX(block_id) (CVMX_ADD_IO_SEG(0x0001070100088400ull) + ((block_id) & 31) * 0x200000ull)
  212. #define CVMX_CIU2_SRC_PPX_IP4_MEM(block_id) (CVMX_ADD_IO_SEG(0x0001070100085400ull) + ((block_id) & 31) * 0x200000ull)
  213. #define CVMX_CIU2_SRC_PPX_IP4_MIO(block_id) (CVMX_ADD_IO_SEG(0x0001070100083400ull) + ((block_id) & 31) * 0x200000ull)
  214. #define CVMX_CIU2_SRC_PPX_IP4_PKT(block_id) (CVMX_ADD_IO_SEG(0x0001070100086400ull) + ((block_id) & 31) * 0x200000ull)
  215. #define CVMX_CIU2_SRC_PPX_IP4_RML(block_id) (CVMX_ADD_IO_SEG(0x0001070100082400ull) + ((block_id) & 31) * 0x200000ull)
  216. #define CVMX_CIU2_SRC_PPX_IP4_WDOG(block_id) (CVMX_ADD_IO_SEG(0x0001070100081400ull) + ((block_id) & 31) * 0x200000ull)
  217. #define CVMX_CIU2_SRC_PPX_IP4_WRKQ(block_id) (CVMX_ADD_IO_SEG(0x0001070100080400ull) + ((block_id) & 31) * 0x200000ull)
  218. #define CVMX_CIU2_SUM_IOX_INT(offset) (CVMX_ADD_IO_SEG(0x0001070100000800ull) + ((offset) & 1) * 8)
  219. #define CVMX_CIU2_SUM_PPX_IP2(offset) (CVMX_ADD_IO_SEG(0x0001070100000000ull) + ((offset) & 31) * 8)
  220. #define CVMX_CIU2_SUM_PPX_IP3(offset) (CVMX_ADD_IO_SEG(0x0001070100000200ull) + ((offset) & 31) * 8)
  221. #define CVMX_CIU2_SUM_PPX_IP4(offset) (CVMX_ADD_IO_SEG(0x0001070100000400ull) + ((offset) & 31) * 8)
  222. union cvmx_ciu2_ack_iox_int {
  223. uint64_t u64;
  224. struct cvmx_ciu2_ack_iox_int_s {
  225. #ifdef __BIG_ENDIAN_BITFIELD
  226. uint64_t reserved_1_63:63;
  227. uint64_t ack:1;
  228. #else
  229. uint64_t ack:1;
  230. uint64_t reserved_1_63:63;
  231. #endif
  232. } s;
  233. struct cvmx_ciu2_ack_iox_int_s cn68xx;
  234. struct cvmx_ciu2_ack_iox_int_s cn68xxp1;
  235. };
  236. union cvmx_ciu2_ack_ppx_ip2 {
  237. uint64_t u64;
  238. struct cvmx_ciu2_ack_ppx_ip2_s {
  239. #ifdef __BIG_ENDIAN_BITFIELD
  240. uint64_t reserved_1_63:63;
  241. uint64_t ack:1;
  242. #else
  243. uint64_t ack:1;
  244. uint64_t reserved_1_63:63;
  245. #endif
  246. } s;
  247. struct cvmx_ciu2_ack_ppx_ip2_s cn68xx;
  248. struct cvmx_ciu2_ack_ppx_ip2_s cn68xxp1;
  249. };
  250. union cvmx_ciu2_ack_ppx_ip3 {
  251. uint64_t u64;
  252. struct cvmx_ciu2_ack_ppx_ip3_s {
  253. #ifdef __BIG_ENDIAN_BITFIELD
  254. uint64_t reserved_1_63:63;
  255. uint64_t ack:1;
  256. #else
  257. uint64_t ack:1;
  258. uint64_t reserved_1_63:63;
  259. #endif
  260. } s;
  261. struct cvmx_ciu2_ack_ppx_ip3_s cn68xx;
  262. struct cvmx_ciu2_ack_ppx_ip3_s cn68xxp1;
  263. };
  264. union cvmx_ciu2_ack_ppx_ip4 {
  265. uint64_t u64;
  266. struct cvmx_ciu2_ack_ppx_ip4_s {
  267. #ifdef __BIG_ENDIAN_BITFIELD
  268. uint64_t reserved_1_63:63;
  269. uint64_t ack:1;
  270. #else
  271. uint64_t ack:1;
  272. uint64_t reserved_1_63:63;
  273. #endif
  274. } s;
  275. struct cvmx_ciu2_ack_ppx_ip4_s cn68xx;
  276. struct cvmx_ciu2_ack_ppx_ip4_s cn68xxp1;
  277. };
  278. union cvmx_ciu2_en_iox_int_gpio {
  279. uint64_t u64;
  280. struct cvmx_ciu2_en_iox_int_gpio_s {
  281. #ifdef __BIG_ENDIAN_BITFIELD
  282. uint64_t reserved_16_63:48;
  283. uint64_t gpio:16;
  284. #else
  285. uint64_t gpio:16;
  286. uint64_t reserved_16_63:48;
  287. #endif
  288. } s;
  289. struct cvmx_ciu2_en_iox_int_gpio_s cn68xx;
  290. struct cvmx_ciu2_en_iox_int_gpio_s cn68xxp1;
  291. };
  292. union cvmx_ciu2_en_iox_int_gpio_w1c {
  293. uint64_t u64;
  294. struct cvmx_ciu2_en_iox_int_gpio_w1c_s {
  295. #ifdef __BIG_ENDIAN_BITFIELD
  296. uint64_t reserved_16_63:48;
  297. uint64_t gpio:16;
  298. #else
  299. uint64_t gpio:16;
  300. uint64_t reserved_16_63:48;
  301. #endif
  302. } s;
  303. struct cvmx_ciu2_en_iox_int_gpio_w1c_s cn68xx;
  304. struct cvmx_ciu2_en_iox_int_gpio_w1c_s cn68xxp1;
  305. };
  306. union cvmx_ciu2_en_iox_int_gpio_w1s {
  307. uint64_t u64;
  308. struct cvmx_ciu2_en_iox_int_gpio_w1s_s {
  309. #ifdef __BIG_ENDIAN_BITFIELD
  310. uint64_t reserved_16_63:48;
  311. uint64_t gpio:16;
  312. #else
  313. uint64_t gpio:16;
  314. uint64_t reserved_16_63:48;
  315. #endif
  316. } s;
  317. struct cvmx_ciu2_en_iox_int_gpio_w1s_s cn68xx;
  318. struct cvmx_ciu2_en_iox_int_gpio_w1s_s cn68xxp1;
  319. };
  320. union cvmx_ciu2_en_iox_int_io {
  321. uint64_t u64;
  322. struct cvmx_ciu2_en_iox_int_io_s {
  323. #ifdef __BIG_ENDIAN_BITFIELD
  324. uint64_t reserved_34_63:30;
  325. uint64_t pem:2;
  326. uint64_t reserved_18_31:14;
  327. uint64_t pci_inta:2;
  328. uint64_t reserved_13_15:3;
  329. uint64_t msired:1;
  330. uint64_t pci_msi:4;
  331. uint64_t reserved_4_7:4;
  332. uint64_t pci_intr:4;
  333. #else
  334. uint64_t pci_intr:4;
  335. uint64_t reserved_4_7:4;
  336. uint64_t pci_msi:4;
  337. uint64_t msired:1;
  338. uint64_t reserved_13_15:3;
  339. uint64_t pci_inta:2;
  340. uint64_t reserved_18_31:14;
  341. uint64_t pem:2;
  342. uint64_t reserved_34_63:30;
  343. #endif
  344. } s;
  345. struct cvmx_ciu2_en_iox_int_io_s cn68xx;
  346. struct cvmx_ciu2_en_iox_int_io_s cn68xxp1;
  347. };
  348. union cvmx_ciu2_en_iox_int_io_w1c {
  349. uint64_t u64;
  350. struct cvmx_ciu2_en_iox_int_io_w1c_s {
  351. #ifdef __BIG_ENDIAN_BITFIELD
  352. uint64_t reserved_34_63:30;
  353. uint64_t pem:2;
  354. uint64_t reserved_18_31:14;
  355. uint64_t pci_inta:2;
  356. uint64_t reserved_13_15:3;
  357. uint64_t msired:1;
  358. uint64_t pci_msi:4;
  359. uint64_t reserved_4_7:4;
  360. uint64_t pci_intr:4;
  361. #else
  362. uint64_t pci_intr:4;
  363. uint64_t reserved_4_7:4;
  364. uint64_t pci_msi:4;
  365. uint64_t msired:1;
  366. uint64_t reserved_13_15:3;
  367. uint64_t pci_inta:2;
  368. uint64_t reserved_18_31:14;
  369. uint64_t pem:2;
  370. uint64_t reserved_34_63:30;
  371. #endif
  372. } s;
  373. struct cvmx_ciu2_en_iox_int_io_w1c_s cn68xx;
  374. struct cvmx_ciu2_en_iox_int_io_w1c_s cn68xxp1;
  375. };
  376. union cvmx_ciu2_en_iox_int_io_w1s {
  377. uint64_t u64;
  378. struct cvmx_ciu2_en_iox_int_io_w1s_s {
  379. #ifdef __BIG_ENDIAN_BITFIELD
  380. uint64_t reserved_34_63:30;
  381. uint64_t pem:2;
  382. uint64_t reserved_18_31:14;
  383. uint64_t pci_inta:2;
  384. uint64_t reserved_13_15:3;
  385. uint64_t msired:1;
  386. uint64_t pci_msi:4;
  387. uint64_t reserved_4_7:4;
  388. uint64_t pci_intr:4;
  389. #else
  390. uint64_t pci_intr:4;
  391. uint64_t reserved_4_7:4;
  392. uint64_t pci_msi:4;
  393. uint64_t msired:1;
  394. uint64_t reserved_13_15:3;
  395. uint64_t pci_inta:2;
  396. uint64_t reserved_18_31:14;
  397. uint64_t pem:2;
  398. uint64_t reserved_34_63:30;
  399. #endif
  400. } s;
  401. struct cvmx_ciu2_en_iox_int_io_w1s_s cn68xx;
  402. struct cvmx_ciu2_en_iox_int_io_w1s_s cn68xxp1;
  403. };
  404. union cvmx_ciu2_en_iox_int_mbox {
  405. uint64_t u64;
  406. struct cvmx_ciu2_en_iox_int_mbox_s {
  407. #ifdef __BIG_ENDIAN_BITFIELD
  408. uint64_t reserved_4_63:60;
  409. uint64_t mbox:4;
  410. #else
  411. uint64_t mbox:4;
  412. uint64_t reserved_4_63:60;
  413. #endif
  414. } s;
  415. struct cvmx_ciu2_en_iox_int_mbox_s cn68xx;
  416. struct cvmx_ciu2_en_iox_int_mbox_s cn68xxp1;
  417. };
  418. union cvmx_ciu2_en_iox_int_mbox_w1c {
  419. uint64_t u64;
  420. struct cvmx_ciu2_en_iox_int_mbox_w1c_s {
  421. #ifdef __BIG_ENDIAN_BITFIELD
  422. uint64_t reserved_4_63:60;
  423. uint64_t mbox:4;
  424. #else
  425. uint64_t mbox:4;
  426. uint64_t reserved_4_63:60;
  427. #endif
  428. } s;
  429. struct cvmx_ciu2_en_iox_int_mbox_w1c_s cn68xx;
  430. struct cvmx_ciu2_en_iox_int_mbox_w1c_s cn68xxp1;
  431. };
  432. union cvmx_ciu2_en_iox_int_mbox_w1s {
  433. uint64_t u64;
  434. struct cvmx_ciu2_en_iox_int_mbox_w1s_s {
  435. #ifdef __BIG_ENDIAN_BITFIELD
  436. uint64_t reserved_4_63:60;
  437. uint64_t mbox:4;
  438. #else
  439. uint64_t mbox:4;
  440. uint64_t reserved_4_63:60;
  441. #endif
  442. } s;
  443. struct cvmx_ciu2_en_iox_int_mbox_w1s_s cn68xx;
  444. struct cvmx_ciu2_en_iox_int_mbox_w1s_s cn68xxp1;
  445. };
  446. union cvmx_ciu2_en_iox_int_mem {
  447. uint64_t u64;
  448. struct cvmx_ciu2_en_iox_int_mem_s {
  449. #ifdef __BIG_ENDIAN_BITFIELD
  450. uint64_t reserved_4_63:60;
  451. uint64_t lmc:4;
  452. #else
  453. uint64_t lmc:4;
  454. uint64_t reserved_4_63:60;
  455. #endif
  456. } s;
  457. struct cvmx_ciu2_en_iox_int_mem_s cn68xx;
  458. struct cvmx_ciu2_en_iox_int_mem_s cn68xxp1;
  459. };
  460. union cvmx_ciu2_en_iox_int_mem_w1c {
  461. uint64_t u64;
  462. struct cvmx_ciu2_en_iox_int_mem_w1c_s {
  463. #ifdef __BIG_ENDIAN_BITFIELD
  464. uint64_t reserved_4_63:60;
  465. uint64_t lmc:4;
  466. #else
  467. uint64_t lmc:4;
  468. uint64_t reserved_4_63:60;
  469. #endif
  470. } s;
  471. struct cvmx_ciu2_en_iox_int_mem_w1c_s cn68xx;
  472. struct cvmx_ciu2_en_iox_int_mem_w1c_s cn68xxp1;
  473. };
  474. union cvmx_ciu2_en_iox_int_mem_w1s {
  475. uint64_t u64;
  476. struct cvmx_ciu2_en_iox_int_mem_w1s_s {
  477. #ifdef __BIG_ENDIAN_BITFIELD
  478. uint64_t reserved_4_63:60;
  479. uint64_t lmc:4;
  480. #else
  481. uint64_t lmc:4;
  482. uint64_t reserved_4_63:60;
  483. #endif
  484. } s;
  485. struct cvmx_ciu2_en_iox_int_mem_w1s_s cn68xx;
  486. struct cvmx_ciu2_en_iox_int_mem_w1s_s cn68xxp1;
  487. };
  488. union cvmx_ciu2_en_iox_int_mio {
  489. uint64_t u64;
  490. struct cvmx_ciu2_en_iox_int_mio_s {
  491. #ifdef __BIG_ENDIAN_BITFIELD
  492. uint64_t rst:1;
  493. uint64_t reserved_49_62:14;
  494. uint64_t ptp:1;
  495. uint64_t reserved_45_47:3;
  496. uint64_t usb_hci:1;
  497. uint64_t reserved_41_43:3;
  498. uint64_t usb_uctl:1;
  499. uint64_t reserved_38_39:2;
  500. uint64_t uart:2;
  501. uint64_t reserved_34_35:2;
  502. uint64_t twsi:2;
  503. uint64_t reserved_19_31:13;
  504. uint64_t bootdma:1;
  505. uint64_t mio:1;
  506. uint64_t nand:1;
  507. uint64_t reserved_12_15:4;
  508. uint64_t timer:4;
  509. uint64_t reserved_3_7:5;
  510. uint64_t ipd_drp:1;
  511. uint64_t ssoiq:1;
  512. uint64_t ipdppthr:1;
  513. #else
  514. uint64_t ipdppthr:1;
  515. uint64_t ssoiq:1;
  516. uint64_t ipd_drp:1;
  517. uint64_t reserved_3_7:5;
  518. uint64_t timer:4;
  519. uint64_t reserved_12_15:4;
  520. uint64_t nand:1;
  521. uint64_t mio:1;
  522. uint64_t bootdma:1;
  523. uint64_t reserved_19_31:13;
  524. uint64_t twsi:2;
  525. uint64_t reserved_34_35:2;
  526. uint64_t uart:2;
  527. uint64_t reserved_38_39:2;
  528. uint64_t usb_uctl:1;
  529. uint64_t reserved_41_43:3;
  530. uint64_t usb_hci:1;
  531. uint64_t reserved_45_47:3;
  532. uint64_t ptp:1;
  533. uint64_t reserved_49_62:14;
  534. uint64_t rst:1;
  535. #endif
  536. } s;
  537. struct cvmx_ciu2_en_iox_int_mio_s cn68xx;
  538. struct cvmx_ciu2_en_iox_int_mio_s cn68xxp1;
  539. };
  540. union cvmx_ciu2_en_iox_int_mio_w1c {
  541. uint64_t u64;
  542. struct cvmx_ciu2_en_iox_int_mio_w1c_s {
  543. #ifdef __BIG_ENDIAN_BITFIELD
  544. uint64_t rst:1;
  545. uint64_t reserved_49_62:14;
  546. uint64_t ptp:1;
  547. uint64_t reserved_45_47:3;
  548. uint64_t usb_hci:1;
  549. uint64_t reserved_41_43:3;
  550. uint64_t usb_uctl:1;
  551. uint64_t reserved_38_39:2;
  552. uint64_t uart:2;
  553. uint64_t reserved_34_35:2;
  554. uint64_t twsi:2;
  555. uint64_t reserved_19_31:13;
  556. uint64_t bootdma:1;
  557. uint64_t mio:1;
  558. uint64_t nand:1;
  559. uint64_t reserved_12_15:4;
  560. uint64_t timer:4;
  561. uint64_t reserved_3_7:5;
  562. uint64_t ipd_drp:1;
  563. uint64_t ssoiq:1;
  564. uint64_t ipdppthr:1;
  565. #else
  566. uint64_t ipdppthr:1;
  567. uint64_t ssoiq:1;
  568. uint64_t ipd_drp:1;
  569. uint64_t reserved_3_7:5;
  570. uint64_t timer:4;
  571. uint64_t reserved_12_15:4;
  572. uint64_t nand:1;
  573. uint64_t mio:1;
  574. uint64_t bootdma:1;
  575. uint64_t reserved_19_31:13;
  576. uint64_t twsi:2;
  577. uint64_t reserved_34_35:2;
  578. uint64_t uart:2;
  579. uint64_t reserved_38_39:2;
  580. uint64_t usb_uctl:1;
  581. uint64_t reserved_41_43:3;
  582. uint64_t usb_hci:1;
  583. uint64_t reserved_45_47:3;
  584. uint64_t ptp:1;
  585. uint64_t reserved_49_62:14;
  586. uint64_t rst:1;
  587. #endif
  588. } s;
  589. struct cvmx_ciu2_en_iox_int_mio_w1c_s cn68xx;
  590. struct cvmx_ciu2_en_iox_int_mio_w1c_s cn68xxp1;
  591. };
  592. union cvmx_ciu2_en_iox_int_mio_w1s {
  593. uint64_t u64;
  594. struct cvmx_ciu2_en_iox_int_mio_w1s_s {
  595. #ifdef __BIG_ENDIAN_BITFIELD
  596. uint64_t rst:1;
  597. uint64_t reserved_49_62:14;
  598. uint64_t ptp:1;
  599. uint64_t reserved_45_47:3;
  600. uint64_t usb_hci:1;
  601. uint64_t reserved_41_43:3;
  602. uint64_t usb_uctl:1;
  603. uint64_t reserved_38_39:2;
  604. uint64_t uart:2;
  605. uint64_t reserved_34_35:2;
  606. uint64_t twsi:2;
  607. uint64_t reserved_19_31:13;
  608. uint64_t bootdma:1;
  609. uint64_t mio:1;
  610. uint64_t nand:1;
  611. uint64_t reserved_12_15:4;
  612. uint64_t timer:4;
  613. uint64_t reserved_3_7:5;
  614. uint64_t ipd_drp:1;
  615. uint64_t ssoiq:1;
  616. uint64_t ipdppthr:1;
  617. #else
  618. uint64_t ipdppthr:1;
  619. uint64_t ssoiq:1;
  620. uint64_t ipd_drp:1;
  621. uint64_t reserved_3_7:5;
  622. uint64_t timer:4;
  623. uint64_t reserved_12_15:4;
  624. uint64_t nand:1;
  625. uint64_t mio:1;
  626. uint64_t bootdma:1;
  627. uint64_t reserved_19_31:13;
  628. uint64_t twsi:2;
  629. uint64_t reserved_34_35:2;
  630. uint64_t uart:2;
  631. uint64_t reserved_38_39:2;
  632. uint64_t usb_uctl:1;
  633. uint64_t reserved_41_43:3;
  634. uint64_t usb_hci:1;
  635. uint64_t reserved_45_47:3;
  636. uint64_t ptp:1;
  637. uint64_t reserved_49_62:14;
  638. uint64_t rst:1;
  639. #endif
  640. } s;
  641. struct cvmx_ciu2_en_iox_int_mio_w1s_s cn68xx;
  642. struct cvmx_ciu2_en_iox_int_mio_w1s_s cn68xxp1;
  643. };
  644. union cvmx_ciu2_en_iox_int_pkt {
  645. uint64_t u64;
  646. struct cvmx_ciu2_en_iox_int_pkt_s {
  647. #ifdef __BIG_ENDIAN_BITFIELD
  648. uint64_t reserved_54_63:10;
  649. uint64_t ilk_drp:2;
  650. uint64_t reserved_49_51:3;
  651. uint64_t ilk:1;
  652. uint64_t reserved_41_47:7;
  653. uint64_t mii:1;
  654. uint64_t reserved_33_39:7;
  655. uint64_t agl:1;
  656. uint64_t reserved_13_31:19;
  657. uint64_t gmx_drp:5;
  658. uint64_t reserved_5_7:3;
  659. uint64_t agx:5;
  660. #else
  661. uint64_t agx:5;
  662. uint64_t reserved_5_7:3;
  663. uint64_t gmx_drp:5;
  664. uint64_t reserved_13_31:19;
  665. uint64_t agl:1;
  666. uint64_t reserved_33_39:7;
  667. uint64_t mii:1;
  668. uint64_t reserved_41_47:7;
  669. uint64_t ilk:1;
  670. uint64_t reserved_49_51:3;
  671. uint64_t ilk_drp:2;
  672. uint64_t reserved_54_63:10;
  673. #endif
  674. } s;
  675. struct cvmx_ciu2_en_iox_int_pkt_s cn68xx;
  676. struct cvmx_ciu2_en_iox_int_pkt_cn68xxp1 {
  677. #ifdef __BIG_ENDIAN_BITFIELD
  678. uint64_t reserved_49_63:15;
  679. uint64_t ilk:1;
  680. uint64_t reserved_41_47:7;
  681. uint64_t mii:1;
  682. uint64_t reserved_33_39:7;
  683. uint64_t agl:1;
  684. uint64_t reserved_13_31:19;
  685. uint64_t gmx_drp:5;
  686. uint64_t reserved_5_7:3;
  687. uint64_t agx:5;
  688. #else
  689. uint64_t agx:5;
  690. uint64_t reserved_5_7:3;
  691. uint64_t gmx_drp:5;
  692. uint64_t reserved_13_31:19;
  693. uint64_t agl:1;
  694. uint64_t reserved_33_39:7;
  695. uint64_t mii:1;
  696. uint64_t reserved_41_47:7;
  697. uint64_t ilk:1;
  698. uint64_t reserved_49_63:15;
  699. #endif
  700. } cn68xxp1;
  701. };
  702. union cvmx_ciu2_en_iox_int_pkt_w1c {
  703. uint64_t u64;
  704. struct cvmx_ciu2_en_iox_int_pkt_w1c_s {
  705. #ifdef __BIG_ENDIAN_BITFIELD
  706. uint64_t reserved_54_63:10;
  707. uint64_t ilk_drp:2;
  708. uint64_t reserved_49_51:3;
  709. uint64_t ilk:1;
  710. uint64_t reserved_41_47:7;
  711. uint64_t mii:1;
  712. uint64_t reserved_33_39:7;
  713. uint64_t agl:1;
  714. uint64_t reserved_13_31:19;
  715. uint64_t gmx_drp:5;
  716. uint64_t reserved_5_7:3;
  717. uint64_t agx:5;
  718. #else
  719. uint64_t agx:5;
  720. uint64_t reserved_5_7:3;
  721. uint64_t gmx_drp:5;
  722. uint64_t reserved_13_31:19;
  723. uint64_t agl:1;
  724. uint64_t reserved_33_39:7;
  725. uint64_t mii:1;
  726. uint64_t reserved_41_47:7;
  727. uint64_t ilk:1;
  728. uint64_t reserved_49_51:3;
  729. uint64_t ilk_drp:2;
  730. uint64_t reserved_54_63:10;
  731. #endif
  732. } s;
  733. struct cvmx_ciu2_en_iox_int_pkt_w1c_s cn68xx;
  734. struct cvmx_ciu2_en_iox_int_pkt_w1c_cn68xxp1 {
  735. #ifdef __BIG_ENDIAN_BITFIELD
  736. uint64_t reserved_49_63:15;
  737. uint64_t ilk:1;
  738. uint64_t reserved_41_47:7;
  739. uint64_t mii:1;
  740. uint64_t reserved_33_39:7;
  741. uint64_t agl:1;
  742. uint64_t reserved_13_31:19;
  743. uint64_t gmx_drp:5;
  744. uint64_t reserved_5_7:3;
  745. uint64_t agx:5;
  746. #else
  747. uint64_t agx:5;
  748. uint64_t reserved_5_7:3;
  749. uint64_t gmx_drp:5;
  750. uint64_t reserved_13_31:19;
  751. uint64_t agl:1;
  752. uint64_t reserved_33_39:7;
  753. uint64_t mii:1;
  754. uint64_t reserved_41_47:7;
  755. uint64_t ilk:1;
  756. uint64_t reserved_49_63:15;
  757. #endif
  758. } cn68xxp1;
  759. };
  760. union cvmx_ciu2_en_iox_int_pkt_w1s {
  761. uint64_t u64;
  762. struct cvmx_ciu2_en_iox_int_pkt_w1s_s {
  763. #ifdef __BIG_ENDIAN_BITFIELD
  764. uint64_t reserved_54_63:10;
  765. uint64_t ilk_drp:2;
  766. uint64_t reserved_49_51:3;
  767. uint64_t ilk:1;
  768. uint64_t reserved_41_47:7;
  769. uint64_t mii:1;
  770. uint64_t reserved_33_39:7;
  771. uint64_t agl:1;
  772. uint64_t reserved_13_31:19;
  773. uint64_t gmx_drp:5;
  774. uint64_t reserved_5_7:3;
  775. uint64_t agx:5;
  776. #else
  777. uint64_t agx:5;
  778. uint64_t reserved_5_7:3;
  779. uint64_t gmx_drp:5;
  780. uint64_t reserved_13_31:19;
  781. uint64_t agl:1;
  782. uint64_t reserved_33_39:7;
  783. uint64_t mii:1;
  784. uint64_t reserved_41_47:7;
  785. uint64_t ilk:1;
  786. uint64_t reserved_49_51:3;
  787. uint64_t ilk_drp:2;
  788. uint64_t reserved_54_63:10;
  789. #endif
  790. } s;
  791. struct cvmx_ciu2_en_iox_int_pkt_w1s_s cn68xx;
  792. struct cvmx_ciu2_en_iox_int_pkt_w1s_cn68xxp1 {
  793. #ifdef __BIG_ENDIAN_BITFIELD
  794. uint64_t reserved_49_63:15;
  795. uint64_t ilk:1;
  796. uint64_t reserved_41_47:7;
  797. uint64_t mii:1;
  798. uint64_t reserved_33_39:7;
  799. uint64_t agl:1;
  800. uint64_t reserved_13_31:19;
  801. uint64_t gmx_drp:5;
  802. uint64_t reserved_5_7:3;
  803. uint64_t agx:5;
  804. #else
  805. uint64_t agx:5;
  806. uint64_t reserved_5_7:3;
  807. uint64_t gmx_drp:5;
  808. uint64_t reserved_13_31:19;
  809. uint64_t agl:1;
  810. uint64_t reserved_33_39:7;
  811. uint64_t mii:1;
  812. uint64_t reserved_41_47:7;
  813. uint64_t ilk:1;
  814. uint64_t reserved_49_63:15;
  815. #endif
  816. } cn68xxp1;
  817. };
  818. union cvmx_ciu2_en_iox_int_rml {
  819. uint64_t u64;
  820. struct cvmx_ciu2_en_iox_int_rml_s {
  821. #ifdef __BIG_ENDIAN_BITFIELD
  822. uint64_t reserved_56_63:8;
  823. uint64_t trace:4;
  824. uint64_t reserved_49_51:3;
  825. uint64_t l2c:1;
  826. uint64_t reserved_41_47:7;
  827. uint64_t dfa:1;
  828. uint64_t reserved_37_39:3;
  829. uint64_t dpi_dma:1;
  830. uint64_t reserved_34_35:2;
  831. uint64_t dpi:1;
  832. uint64_t sli:1;
  833. uint64_t reserved_31_31:1;
  834. uint64_t key:1;
  835. uint64_t rad:1;
  836. uint64_t tim:1;
  837. uint64_t reserved_25_27:3;
  838. uint64_t zip:1;
  839. uint64_t reserved_17_23:7;
  840. uint64_t sso:1;
  841. uint64_t reserved_8_15:8;
  842. uint64_t pko:1;
  843. uint64_t pip:1;
  844. uint64_t ipd:1;
  845. uint64_t fpa:1;
  846. uint64_t reserved_1_3:3;
  847. uint64_t iob:1;
  848. #else
  849. uint64_t iob:1;
  850. uint64_t reserved_1_3:3;
  851. uint64_t fpa:1;
  852. uint64_t ipd:1;
  853. uint64_t pip:1;
  854. uint64_t pko:1;
  855. uint64_t reserved_8_15:8;
  856. uint64_t sso:1;
  857. uint64_t reserved_17_23:7;
  858. uint64_t zip:1;
  859. uint64_t reserved_25_27:3;
  860. uint64_t tim:1;
  861. uint64_t rad:1;
  862. uint64_t key:1;
  863. uint64_t reserved_31_31:1;
  864. uint64_t sli:1;
  865. uint64_t dpi:1;
  866. uint64_t reserved_34_35:2;
  867. uint64_t dpi_dma:1;
  868. uint64_t reserved_37_39:3;
  869. uint64_t dfa:1;
  870. uint64_t reserved_41_47:7;
  871. uint64_t l2c:1;
  872. uint64_t reserved_49_51:3;
  873. uint64_t trace:4;
  874. uint64_t reserved_56_63:8;
  875. #endif
  876. } s;
  877. struct cvmx_ciu2_en_iox_int_rml_s cn68xx;
  878. struct cvmx_ciu2_en_iox_int_rml_cn68xxp1 {
  879. #ifdef __BIG_ENDIAN_BITFIELD
  880. uint64_t reserved_56_63:8;
  881. uint64_t trace:4;
  882. uint64_t reserved_49_51:3;
  883. uint64_t l2c:1;
  884. uint64_t reserved_41_47:7;
  885. uint64_t dfa:1;
  886. uint64_t reserved_34_39:6;
  887. uint64_t dpi:1;
  888. uint64_t sli:1;
  889. uint64_t reserved_31_31:1;
  890. uint64_t key:1;
  891. uint64_t rad:1;
  892. uint64_t tim:1;
  893. uint64_t reserved_25_27:3;
  894. uint64_t zip:1;
  895. uint64_t reserved_17_23:7;
  896. uint64_t sso:1;
  897. uint64_t reserved_8_15:8;
  898. uint64_t pko:1;
  899. uint64_t pip:1;
  900. uint64_t ipd:1;
  901. uint64_t fpa:1;
  902. uint64_t reserved_1_3:3;
  903. uint64_t iob:1;
  904. #else
  905. uint64_t iob:1;
  906. uint64_t reserved_1_3:3;
  907. uint64_t fpa:1;
  908. uint64_t ipd:1;
  909. uint64_t pip:1;
  910. uint64_t pko:1;
  911. uint64_t reserved_8_15:8;
  912. uint64_t sso:1;
  913. uint64_t reserved_17_23:7;
  914. uint64_t zip:1;
  915. uint64_t reserved_25_27:3;
  916. uint64_t tim:1;
  917. uint64_t rad:1;
  918. uint64_t key:1;
  919. uint64_t reserved_31_31:1;
  920. uint64_t sli:1;
  921. uint64_t dpi:1;
  922. uint64_t reserved_34_39:6;
  923. uint64_t dfa:1;
  924. uint64_t reserved_41_47:7;
  925. uint64_t l2c:1;
  926. uint64_t reserved_49_51:3;
  927. uint64_t trace:4;
  928. uint64_t reserved_56_63:8;
  929. #endif
  930. } cn68xxp1;
  931. };
  932. union cvmx_ciu2_en_iox_int_rml_w1c {
  933. uint64_t u64;
  934. struct cvmx_ciu2_en_iox_int_rml_w1c_s {
  935. #ifdef __BIG_ENDIAN_BITFIELD
  936. uint64_t reserved_56_63:8;
  937. uint64_t trace:4;
  938. uint64_t reserved_49_51:3;
  939. uint64_t l2c:1;
  940. uint64_t reserved_41_47:7;
  941. uint64_t dfa:1;
  942. uint64_t reserved_37_39:3;
  943. uint64_t dpi_dma:1;
  944. uint64_t reserved_34_35:2;
  945. uint64_t dpi:1;
  946. uint64_t sli:1;
  947. uint64_t reserved_31_31:1;
  948. uint64_t key:1;
  949. uint64_t rad:1;
  950. uint64_t tim:1;
  951. uint64_t reserved_25_27:3;
  952. uint64_t zip:1;
  953. uint64_t reserved_17_23:7;
  954. uint64_t sso:1;
  955. uint64_t reserved_8_15:8;
  956. uint64_t pko:1;
  957. uint64_t pip:1;
  958. uint64_t ipd:1;
  959. uint64_t fpa:1;
  960. uint64_t reserved_1_3:3;
  961. uint64_t iob:1;
  962. #else
  963. uint64_t iob:1;
  964. uint64_t reserved_1_3:3;
  965. uint64_t fpa:1;
  966. uint64_t ipd:1;
  967. uint64_t pip:1;
  968. uint64_t pko:1;
  969. uint64_t reserved_8_15:8;
  970. uint64_t sso:1;
  971. uint64_t reserved_17_23:7;
  972. uint64_t zip:1;
  973. uint64_t reserved_25_27:3;
  974. uint64_t tim:1;
  975. uint64_t rad:1;
  976. uint64_t key:1;
  977. uint64_t reserved_31_31:1;
  978. uint64_t sli:1;
  979. uint64_t dpi:1;
  980. uint64_t reserved_34_35:2;
  981. uint64_t dpi_dma:1;
  982. uint64_t reserved_37_39:3;
  983. uint64_t dfa:1;
  984. uint64_t reserved_41_47:7;
  985. uint64_t l2c:1;
  986. uint64_t reserved_49_51:3;
  987. uint64_t trace:4;
  988. uint64_t reserved_56_63:8;
  989. #endif
  990. } s;
  991. struct cvmx_ciu2_en_iox_int_rml_w1c_s cn68xx;
  992. struct cvmx_ciu2_en_iox_int_rml_w1c_cn68xxp1 {
  993. #ifdef __BIG_ENDIAN_BITFIELD
  994. uint64_t reserved_56_63:8;
  995. uint64_t trace:4;
  996. uint64_t reserved_49_51:3;
  997. uint64_t l2c:1;
  998. uint64_t reserved_41_47:7;
  999. uint64_t dfa:1;
  1000. uint64_t reserved_34_39:6;
  1001. uint64_t dpi:1;
  1002. uint64_t sli:1;
  1003. uint64_t reserved_31_31:1;
  1004. uint64_t key:1;
  1005. uint64_t rad:1;
  1006. uint64_t tim:1;
  1007. uint64_t reserved_25_27:3;
  1008. uint64_t zip:1;
  1009. uint64_t reserved_17_23:7;
  1010. uint64_t sso:1;
  1011. uint64_t reserved_8_15:8;
  1012. uint64_t pko:1;
  1013. uint64_t pip:1;
  1014. uint64_t ipd:1;
  1015. uint64_t fpa:1;
  1016. uint64_t reserved_1_3:3;
  1017. uint64_t iob:1;
  1018. #else
  1019. uint64_t iob:1;
  1020. uint64_t reserved_1_3:3;
  1021. uint64_t fpa:1;
  1022. uint64_t ipd:1;
  1023. uint64_t pip:1;
  1024. uint64_t pko:1;
  1025. uint64_t reserved_8_15:8;
  1026. uint64_t sso:1;
  1027. uint64_t reserved_17_23:7;
  1028. uint64_t zip:1;
  1029. uint64_t reserved_25_27:3;
  1030. uint64_t tim:1;
  1031. uint64_t rad:1;
  1032. uint64_t key:1;
  1033. uint64_t reserved_31_31:1;
  1034. uint64_t sli:1;
  1035. uint64_t dpi:1;
  1036. uint64_t reserved_34_39:6;
  1037. uint64_t dfa:1;
  1038. uint64_t reserved_41_47:7;
  1039. uint64_t l2c:1;
  1040. uint64_t reserved_49_51:3;
  1041. uint64_t trace:4;
  1042. uint64_t reserved_56_63:8;
  1043. #endif
  1044. } cn68xxp1;
  1045. };
  1046. union cvmx_ciu2_en_iox_int_rml_w1s {
  1047. uint64_t u64;
  1048. struct cvmx_ciu2_en_iox_int_rml_w1s_s {
  1049. #ifdef __BIG_ENDIAN_BITFIELD
  1050. uint64_t reserved_56_63:8;
  1051. uint64_t trace:4;
  1052. uint64_t reserved_49_51:3;
  1053. uint64_t l2c:1;
  1054. uint64_t reserved_41_47:7;
  1055. uint64_t dfa:1;
  1056. uint64_t reserved_37_39:3;
  1057. uint64_t dpi_dma:1;
  1058. uint64_t reserved_34_35:2;
  1059. uint64_t dpi:1;
  1060. uint64_t sli:1;
  1061. uint64_t reserved_31_31:1;
  1062. uint64_t key:1;
  1063. uint64_t rad:1;
  1064. uint64_t tim:1;
  1065. uint64_t reserved_25_27:3;
  1066. uint64_t zip:1;
  1067. uint64_t reserved_17_23:7;
  1068. uint64_t sso:1;
  1069. uint64_t reserved_8_15:8;
  1070. uint64_t pko:1;
  1071. uint64_t pip:1;
  1072. uint64_t ipd:1;
  1073. uint64_t fpa:1;
  1074. uint64_t reserved_1_3:3;
  1075. uint64_t iob:1;
  1076. #else
  1077. uint64_t iob:1;
  1078. uint64_t reserved_1_3:3;
  1079. uint64_t fpa:1;
  1080. uint64_t ipd:1;
  1081. uint64_t pip:1;
  1082. uint64_t pko:1;
  1083. uint64_t reserved_8_15:8;
  1084. uint64_t sso:1;
  1085. uint64_t reserved_17_23:7;
  1086. uint64_t zip:1;
  1087. uint64_t reserved_25_27:3;
  1088. uint64_t tim:1;
  1089. uint64_t rad:1;
  1090. uint64_t key:1;
  1091. uint64_t reserved_31_31:1;
  1092. uint64_t sli:1;
  1093. uint64_t dpi:1;
  1094. uint64_t reserved_34_35:2;
  1095. uint64_t dpi_dma:1;
  1096. uint64_t reserved_37_39:3;
  1097. uint64_t dfa:1;
  1098. uint64_t reserved_41_47:7;
  1099. uint64_t l2c:1;
  1100. uint64_t reserved_49_51:3;
  1101. uint64_t trace:4;
  1102. uint64_t reserved_56_63:8;
  1103. #endif
  1104. } s;
  1105. struct cvmx_ciu2_en_iox_int_rml_w1s_s cn68xx;
  1106. struct cvmx_ciu2_en_iox_int_rml_w1s_cn68xxp1 {
  1107. #ifdef __BIG_ENDIAN_BITFIELD
  1108. uint64_t reserved_56_63:8;
  1109. uint64_t trace:4;
  1110. uint64_t reserved_49_51:3;
  1111. uint64_t l2c:1;
  1112. uint64_t reserved_41_47:7;
  1113. uint64_t dfa:1;
  1114. uint64_t reserved_34_39:6;
  1115. uint64_t dpi:1;
  1116. uint64_t sli:1;
  1117. uint64_t reserved_31_31:1;
  1118. uint64_t key:1;
  1119. uint64_t rad:1;
  1120. uint64_t tim:1;
  1121. uint64_t reserved_25_27:3;
  1122. uint64_t zip:1;
  1123. uint64_t reserved_17_23:7;
  1124. uint64_t sso:1;
  1125. uint64_t reserved_8_15:8;
  1126. uint64_t pko:1;
  1127. uint64_t pip:1;
  1128. uint64_t ipd:1;
  1129. uint64_t fpa:1;
  1130. uint64_t reserved_1_3:3;
  1131. uint64_t iob:1;
  1132. #else
  1133. uint64_t iob:1;
  1134. uint64_t reserved_1_3:3;
  1135. uint64_t fpa:1;
  1136. uint64_t ipd:1;
  1137. uint64_t pip:1;
  1138. uint64_t pko:1;
  1139. uint64_t reserved_8_15:8;
  1140. uint64_t sso:1;
  1141. uint64_t reserved_17_23:7;
  1142. uint64_t zip:1;
  1143. uint64_t reserved_25_27:3;
  1144. uint64_t tim:1;
  1145. uint64_t rad:1;
  1146. uint64_t key:1;
  1147. uint64_t reserved_31_31:1;
  1148. uint64_t sli:1;
  1149. uint64_t dpi:1;
  1150. uint64_t reserved_34_39:6;
  1151. uint64_t dfa:1;
  1152. uint64_t reserved_41_47:7;
  1153. uint64_t l2c:1;
  1154. uint64_t reserved_49_51:3;
  1155. uint64_t trace:4;
  1156. uint64_t reserved_56_63:8;
  1157. #endif
  1158. } cn68xxp1;
  1159. };
  1160. union cvmx_ciu2_en_iox_int_wdog {
  1161. uint64_t u64;
  1162. struct cvmx_ciu2_en_iox_int_wdog_s {
  1163. #ifdef __BIG_ENDIAN_BITFIELD
  1164. uint64_t reserved_32_63:32;
  1165. uint64_t wdog:32;
  1166. #else
  1167. uint64_t wdog:32;
  1168. uint64_t reserved_32_63:32;
  1169. #endif
  1170. } s;
  1171. struct cvmx_ciu2_en_iox_int_wdog_s cn68xx;
  1172. struct cvmx_ciu2_en_iox_int_wdog_s cn68xxp1;
  1173. };
  1174. union cvmx_ciu2_en_iox_int_wdog_w1c {
  1175. uint64_t u64;
  1176. struct cvmx_ciu2_en_iox_int_wdog_w1c_s {
  1177. #ifdef __BIG_ENDIAN_BITFIELD
  1178. uint64_t reserved_32_63:32;
  1179. uint64_t wdog:32;
  1180. #else
  1181. uint64_t wdog:32;
  1182. uint64_t reserved_32_63:32;
  1183. #endif
  1184. } s;
  1185. struct cvmx_ciu2_en_iox_int_wdog_w1c_s cn68xx;
  1186. struct cvmx_ciu2_en_iox_int_wdog_w1c_s cn68xxp1;
  1187. };
  1188. union cvmx_ciu2_en_iox_int_wdog_w1s {
  1189. uint64_t u64;
  1190. struct cvmx_ciu2_en_iox_int_wdog_w1s_s {
  1191. #ifdef __BIG_ENDIAN_BITFIELD
  1192. uint64_t reserved_32_63:32;
  1193. uint64_t wdog:32;
  1194. #else
  1195. uint64_t wdog:32;
  1196. uint64_t reserved_32_63:32;
  1197. #endif
  1198. } s;
  1199. struct cvmx_ciu2_en_iox_int_wdog_w1s_s cn68xx;
  1200. struct cvmx_ciu2_en_iox_int_wdog_w1s_s cn68xxp1;
  1201. };
  1202. union cvmx_ciu2_en_iox_int_wrkq {
  1203. uint64_t u64;
  1204. struct cvmx_ciu2_en_iox_int_wrkq_s {
  1205. #ifdef __BIG_ENDIAN_BITFIELD
  1206. uint64_t workq:64;
  1207. #else
  1208. uint64_t workq:64;
  1209. #endif
  1210. } s;
  1211. struct cvmx_ciu2_en_iox_int_wrkq_s cn68xx;
  1212. struct cvmx_ciu2_en_iox_int_wrkq_s cn68xxp1;
  1213. };
  1214. union cvmx_ciu2_en_iox_int_wrkq_w1c {
  1215. uint64_t u64;
  1216. struct cvmx_ciu2_en_iox_int_wrkq_w1c_s {
  1217. #ifdef __BIG_ENDIAN_BITFIELD
  1218. uint64_t workq:64;
  1219. #else
  1220. uint64_t workq:64;
  1221. #endif
  1222. } s;
  1223. struct cvmx_ciu2_en_iox_int_wrkq_w1c_s cn68xx;
  1224. struct cvmx_ciu2_en_iox_int_wrkq_w1c_s cn68xxp1;
  1225. };
  1226. union cvmx_ciu2_en_iox_int_wrkq_w1s {
  1227. uint64_t u64;
  1228. struct cvmx_ciu2_en_iox_int_wrkq_w1s_s {
  1229. #ifdef __BIG_ENDIAN_BITFIELD
  1230. uint64_t workq:64;
  1231. #else
  1232. uint64_t workq:64;
  1233. #endif
  1234. } s;
  1235. struct cvmx_ciu2_en_iox_int_wrkq_w1s_s cn68xx;
  1236. struct cvmx_ciu2_en_iox_int_wrkq_w1s_s cn68xxp1;
  1237. };
  1238. union cvmx_ciu2_en_ppx_ip2_gpio {
  1239. uint64_t u64;
  1240. struct cvmx_ciu2_en_ppx_ip2_gpio_s {
  1241. #ifdef __BIG_ENDIAN_BITFIELD
  1242. uint64_t reserved_16_63:48;
  1243. uint64_t gpio:16;
  1244. #else
  1245. uint64_t gpio:16;
  1246. uint64_t reserved_16_63:48;
  1247. #endif
  1248. } s;
  1249. struct cvmx_ciu2_en_ppx_ip2_gpio_s cn68xx;
  1250. struct cvmx_ciu2_en_ppx_ip2_gpio_s cn68xxp1;
  1251. };
  1252. union cvmx_ciu2_en_ppx_ip2_gpio_w1c {
  1253. uint64_t u64;
  1254. struct cvmx_ciu2_en_ppx_ip2_gpio_w1c_s {
  1255. #ifdef __BIG_ENDIAN_BITFIELD
  1256. uint64_t reserved_16_63:48;
  1257. uint64_t gpio:16;
  1258. #else
  1259. uint64_t gpio:16;
  1260. uint64_t reserved_16_63:48;
  1261. #endif
  1262. } s;
  1263. struct cvmx_ciu2_en_ppx_ip2_gpio_w1c_s cn68xx;
  1264. struct cvmx_ciu2_en_ppx_ip2_gpio_w1c_s cn68xxp1;
  1265. };
  1266. union cvmx_ciu2_en_ppx_ip2_gpio_w1s {
  1267. uint64_t u64;
  1268. struct cvmx_ciu2_en_ppx_ip2_gpio_w1s_s {
  1269. #ifdef __BIG_ENDIAN_BITFIELD
  1270. uint64_t reserved_16_63:48;
  1271. uint64_t gpio:16;
  1272. #else
  1273. uint64_t gpio:16;
  1274. uint64_t reserved_16_63:48;
  1275. #endif
  1276. } s;
  1277. struct cvmx_ciu2_en_ppx_ip2_gpio_w1s_s cn68xx;
  1278. struct cvmx_ciu2_en_ppx_ip2_gpio_w1s_s cn68xxp1;
  1279. };
  1280. union cvmx_ciu2_en_ppx_ip2_io {
  1281. uint64_t u64;
  1282. struct cvmx_ciu2_en_ppx_ip2_io_s {
  1283. #ifdef __BIG_ENDIAN_BITFIELD
  1284. uint64_t reserved_34_63:30;
  1285. uint64_t pem:2;
  1286. uint64_t reserved_18_31:14;
  1287. uint64_t pci_inta:2;
  1288. uint64_t reserved_13_15:3;
  1289. uint64_t msired:1;
  1290. uint64_t pci_msi:4;
  1291. uint64_t reserved_4_7:4;
  1292. uint64_t pci_intr:4;
  1293. #else
  1294. uint64_t pci_intr:4;
  1295. uint64_t reserved_4_7:4;
  1296. uint64_t pci_msi:4;
  1297. uint64_t msired:1;
  1298. uint64_t reserved_13_15:3;
  1299. uint64_t pci_inta:2;
  1300. uint64_t reserved_18_31:14;
  1301. uint64_t pem:2;
  1302. uint64_t reserved_34_63:30;
  1303. #endif
  1304. } s;
  1305. struct cvmx_ciu2_en_ppx_ip2_io_s cn68xx;
  1306. struct cvmx_ciu2_en_ppx_ip2_io_s cn68xxp1;
  1307. };
  1308. union cvmx_ciu2_en_ppx_ip2_io_w1c {
  1309. uint64_t u64;
  1310. struct cvmx_ciu2_en_ppx_ip2_io_w1c_s {
  1311. #ifdef __BIG_ENDIAN_BITFIELD
  1312. uint64_t reserved_34_63:30;
  1313. uint64_t pem:2;
  1314. uint64_t reserved_18_31:14;
  1315. uint64_t pci_inta:2;
  1316. uint64_t reserved_13_15:3;
  1317. uint64_t msired:1;
  1318. uint64_t pci_msi:4;
  1319. uint64_t reserved_4_7:4;
  1320. uint64_t pci_intr:4;
  1321. #else
  1322. uint64_t pci_intr:4;
  1323. uint64_t reserved_4_7:4;
  1324. uint64_t pci_msi:4;
  1325. uint64_t msired:1;
  1326. uint64_t reserved_13_15:3;
  1327. uint64_t pci_inta:2;
  1328. uint64_t reserved_18_31:14;
  1329. uint64_t pem:2;
  1330. uint64_t reserved_34_63:30;
  1331. #endif
  1332. } s;
  1333. struct cvmx_ciu2_en_ppx_ip2_io_w1c_s cn68xx;
  1334. struct cvmx_ciu2_en_ppx_ip2_io_w1c_s cn68xxp1;
  1335. };
  1336. union cvmx_ciu2_en_ppx_ip2_io_w1s {
  1337. uint64_t u64;
  1338. struct cvmx_ciu2_en_ppx_ip2_io_w1s_s {
  1339. #ifdef __BIG_ENDIAN_BITFIELD
  1340. uint64_t reserved_34_63:30;
  1341. uint64_t pem:2;
  1342. uint64_t reserved_18_31:14;
  1343. uint64_t pci_inta:2;
  1344. uint64_t reserved_13_15:3;
  1345. uint64_t msired:1;
  1346. uint64_t pci_msi:4;
  1347. uint64_t reserved_4_7:4;
  1348. uint64_t pci_intr:4;
  1349. #else
  1350. uint64_t pci_intr:4;
  1351. uint64_t reserved_4_7:4;
  1352. uint64_t pci_msi:4;
  1353. uint64_t msired:1;
  1354. uint64_t reserved_13_15:3;
  1355. uint64_t pci_inta:2;
  1356. uint64_t reserved_18_31:14;
  1357. uint64_t pem:2;
  1358. uint64_t reserved_34_63:30;
  1359. #endif
  1360. } s;
  1361. struct cvmx_ciu2_en_ppx_ip2_io_w1s_s cn68xx;
  1362. struct cvmx_ciu2_en_ppx_ip2_io_w1s_s cn68xxp1;
  1363. };
  1364. union cvmx_ciu2_en_ppx_ip2_mbox {
  1365. uint64_t u64;
  1366. struct cvmx_ciu2_en_ppx_ip2_mbox_s {
  1367. #ifdef __BIG_ENDIAN_BITFIELD
  1368. uint64_t reserved_4_63:60;
  1369. uint64_t mbox:4;
  1370. #else
  1371. uint64_t mbox:4;
  1372. uint64_t reserved_4_63:60;
  1373. #endif
  1374. } s;
  1375. struct cvmx_ciu2_en_ppx_ip2_mbox_s cn68xx;
  1376. struct cvmx_ciu2_en_ppx_ip2_mbox_s cn68xxp1;
  1377. };
  1378. union cvmx_ciu2_en_ppx_ip2_mbox_w1c {
  1379. uint64_t u64;
  1380. struct cvmx_ciu2_en_ppx_ip2_mbox_w1c_s {
  1381. #ifdef __BIG_ENDIAN_BITFIELD
  1382. uint64_t reserved_4_63:60;
  1383. uint64_t mbox:4;
  1384. #else
  1385. uint64_t mbox:4;
  1386. uint64_t reserved_4_63:60;
  1387. #endif
  1388. } s;
  1389. struct cvmx_ciu2_en_ppx_ip2_mbox_w1c_s cn68xx;
  1390. struct cvmx_ciu2_en_ppx_ip2_mbox_w1c_s cn68xxp1;
  1391. };
  1392. union cvmx_ciu2_en_ppx_ip2_mbox_w1s {
  1393. uint64_t u64;
  1394. struct cvmx_ciu2_en_ppx_ip2_mbox_w1s_s {
  1395. #ifdef __BIG_ENDIAN_BITFIELD
  1396. uint64_t reserved_4_63:60;
  1397. uint64_t mbox:4;
  1398. #else
  1399. uint64_t mbox:4;
  1400. uint64_t reserved_4_63:60;
  1401. #endif
  1402. } s;
  1403. struct cvmx_ciu2_en_ppx_ip2_mbox_w1s_s cn68xx;
  1404. struct cvmx_ciu2_en_ppx_ip2_mbox_w1s_s cn68xxp1;
  1405. };
  1406. union cvmx_ciu2_en_ppx_ip2_mem {
  1407. uint64_t u64;
  1408. struct cvmx_ciu2_en_ppx_ip2_mem_s {
  1409. #ifdef __BIG_ENDIAN_BITFIELD
  1410. uint64_t reserved_4_63:60;
  1411. uint64_t lmc:4;
  1412. #else
  1413. uint64_t lmc:4;
  1414. uint64_t reserved_4_63:60;
  1415. #endif
  1416. } s;
  1417. struct cvmx_ciu2_en_ppx_ip2_mem_s cn68xx;
  1418. struct cvmx_ciu2_en_ppx_ip2_mem_s cn68xxp1;
  1419. };
  1420. union cvmx_ciu2_en_ppx_ip2_mem_w1c {
  1421. uint64_t u64;
  1422. struct cvmx_ciu2_en_ppx_ip2_mem_w1c_s {
  1423. #ifdef __BIG_ENDIAN_BITFIELD
  1424. uint64_t reserved_4_63:60;
  1425. uint64_t lmc:4;
  1426. #else
  1427. uint64_t lmc:4;
  1428. uint64_t reserved_4_63:60;
  1429. #endif
  1430. } s;
  1431. struct cvmx_ciu2_en_ppx_ip2_mem_w1c_s cn68xx;
  1432. struct cvmx_ciu2_en_ppx_ip2_mem_w1c_s cn68xxp1;
  1433. };
  1434. union cvmx_ciu2_en_ppx_ip2_mem_w1s {
  1435. uint64_t u64;
  1436. struct cvmx_ciu2_en_ppx_ip2_mem_w1s_s {
  1437. #ifdef __BIG_ENDIAN_BITFIELD
  1438. uint64_t reserved_4_63:60;
  1439. uint64_t lmc:4;
  1440. #else
  1441. uint64_t lmc:4;
  1442. uint64_t reserved_4_63:60;
  1443. #endif
  1444. } s;
  1445. struct cvmx_ciu2_en_ppx_ip2_mem_w1s_s cn68xx;
  1446. struct cvmx_ciu2_en_ppx_ip2_mem_w1s_s cn68xxp1;
  1447. };
  1448. union cvmx_ciu2_en_ppx_ip2_mio {
  1449. uint64_t u64;
  1450. struct cvmx_ciu2_en_ppx_ip2_mio_s {
  1451. #ifdef __BIG_ENDIAN_BITFIELD
  1452. uint64_t rst:1;
  1453. uint64_t reserved_49_62:14;
  1454. uint64_t ptp:1;
  1455. uint64_t reserved_45_47:3;
  1456. uint64_t usb_hci:1;
  1457. uint64_t reserved_41_43:3;
  1458. uint64_t usb_uctl:1;
  1459. uint64_t reserved_38_39:2;
  1460. uint64_t uart:2;
  1461. uint64_t reserved_34_35:2;
  1462. uint64_t twsi:2;
  1463. uint64_t reserved_19_31:13;
  1464. uint64_t bootdma:1;
  1465. uint64_t mio:1;
  1466. uint64_t nand:1;
  1467. uint64_t reserved_12_15:4;
  1468. uint64_t timer:4;
  1469. uint64_t reserved_3_7:5;
  1470. uint64_t ipd_drp:1;
  1471. uint64_t ssoiq:1;
  1472. uint64_t ipdppthr:1;
  1473. #else
  1474. uint64_t ipdppthr:1;
  1475. uint64_t ssoiq:1;
  1476. uint64_t ipd_drp:1;
  1477. uint64_t reserved_3_7:5;
  1478. uint64_t timer:4;
  1479. uint64_t reserved_12_15:4;
  1480. uint64_t nand:1;
  1481. uint64_t mio:1;
  1482. uint64_t bootdma:1;
  1483. uint64_t reserved_19_31:13;
  1484. uint64_t twsi:2;
  1485. uint64_t reserved_34_35:2;
  1486. uint64_t uart:2;
  1487. uint64_t reserved_38_39:2;
  1488. uint64_t usb_uctl:1;
  1489. uint64_t reserved_41_43:3;
  1490. uint64_t usb_hci:1;
  1491. uint64_t reserved_45_47:3;
  1492. uint64_t ptp:1;
  1493. uint64_t reserved_49_62:14;
  1494. uint64_t rst:1;
  1495. #endif
  1496. } s;
  1497. struct cvmx_ciu2_en_ppx_ip2_mio_s cn68xx;
  1498. struct cvmx_ciu2_en_ppx_ip2_mio_s cn68xxp1;
  1499. };
  1500. union cvmx_ciu2_en_ppx_ip2_mio_w1c {
  1501. uint64_t u64;
  1502. struct cvmx_ciu2_en_ppx_ip2_mio_w1c_s {
  1503. #ifdef __BIG_ENDIAN_BITFIELD
  1504. uint64_t rst:1;
  1505. uint64_t reserved_49_62:14;
  1506. uint64_t ptp:1;
  1507. uint64_t reserved_45_47:3;
  1508. uint64_t usb_hci:1;
  1509. uint64_t reserved_41_43:3;
  1510. uint64_t usb_uctl:1;
  1511. uint64_t reserved_38_39:2;
  1512. uint64_t uart:2;
  1513. uint64_t reserved_34_35:2;
  1514. uint64_t twsi:2;
  1515. uint64_t reserved_19_31:13;
  1516. uint64_t bootdma:1;
  1517. uint64_t mio:1;
  1518. uint64_t nand:1;
  1519. uint64_t reserved_12_15:4;
  1520. uint64_t timer:4;
  1521. uint64_t reserved_3_7:5;
  1522. uint64_t ipd_drp:1;
  1523. uint64_t ssoiq:1;
  1524. uint64_t ipdppthr:1;
  1525. #else
  1526. uint64_t ipdppthr:1;
  1527. uint64_t ssoiq:1;
  1528. uint64_t ipd_drp:1;
  1529. uint64_t reserved_3_7:5;
  1530. uint64_t timer:4;
  1531. uint64_t reserved_12_15:4;
  1532. uint64_t nand:1;
  1533. uint64_t mio:1;
  1534. uint64_t bootdma:1;
  1535. uint64_t reserved_19_31:13;
  1536. uint64_t twsi:2;
  1537. uint64_t reserved_34_35:2;
  1538. uint64_t uart:2;
  1539. uint64_t reserved_38_39:2;
  1540. uint64_t usb_uctl:1;
  1541. uint64_t reserved_41_43:3;
  1542. uint64_t usb_hci:1;
  1543. uint64_t reserved_45_47:3;
  1544. uint64_t ptp:1;
  1545. uint64_t reserved_49_62:14;
  1546. uint64_t rst:1;
  1547. #endif
  1548. } s;
  1549. struct cvmx_ciu2_en_ppx_ip2_mio_w1c_s cn68xx;
  1550. struct cvmx_ciu2_en_ppx_ip2_mio_w1c_s cn68xxp1;
  1551. };
  1552. union cvmx_ciu2_en_ppx_ip2_mio_w1s {
  1553. uint64_t u64;
  1554. struct cvmx_ciu2_en_ppx_ip2_mio_w1s_s {
  1555. #ifdef __BIG_ENDIAN_BITFIELD
  1556. uint64_t rst:1;
  1557. uint64_t reserved_49_62:14;
  1558. uint64_t ptp:1;
  1559. uint64_t reserved_45_47:3;
  1560. uint64_t usb_hci:1;
  1561. uint64_t reserved_41_43:3;
  1562. uint64_t usb_uctl:1;
  1563. uint64_t reserved_38_39:2;
  1564. uint64_t uart:2;
  1565. uint64_t reserved_34_35:2;
  1566. uint64_t twsi:2;
  1567. uint64_t reserved_19_31:13;
  1568. uint64_t bootdma:1;
  1569. uint64_t mio:1;
  1570. uint64_t nand:1;
  1571. uint64_t reserved_12_15:4;
  1572. uint64_t timer:4;
  1573. uint64_t reserved_3_7:5;
  1574. uint64_t ipd_drp:1;
  1575. uint64_t ssoiq:1;
  1576. uint64_t ipdppthr:1;
  1577. #else
  1578. uint64_t ipdppthr:1;
  1579. uint64_t ssoiq:1;
  1580. uint64_t ipd_drp:1;
  1581. uint64_t reserved_3_7:5;
  1582. uint64_t timer:4;
  1583. uint64_t reserved_12_15:4;
  1584. uint64_t nand:1;
  1585. uint64_t mio:1;
  1586. uint64_t bootdma:1;
  1587. uint64_t reserved_19_31:13;
  1588. uint64_t twsi:2;
  1589. uint64_t reserved_34_35:2;
  1590. uint64_t uart:2;
  1591. uint64_t reserved_38_39:2;
  1592. uint64_t usb_uctl:1;
  1593. uint64_t reserved_41_43:3;
  1594. uint64_t usb_hci:1;
  1595. uint64_t reserved_45_47:3;
  1596. uint64_t ptp:1;
  1597. uint64_t reserved_49_62:14;
  1598. uint64_t rst:1;
  1599. #endif
  1600. } s;
  1601. struct cvmx_ciu2_en_ppx_ip2_mio_w1s_s cn68xx;
  1602. struct cvmx_ciu2_en_ppx_ip2_mio_w1s_s cn68xxp1;
  1603. };
  1604. union cvmx_ciu2_en_ppx_ip2_pkt {
  1605. uint64_t u64;
  1606. struct cvmx_ciu2_en_ppx_ip2_pkt_s {
  1607. #ifdef __BIG_ENDIAN_BITFIELD
  1608. uint64_t reserved_54_63:10;
  1609. uint64_t ilk_drp:2;
  1610. uint64_t reserved_49_51:3;
  1611. uint64_t ilk:1;
  1612. uint64_t reserved_41_47:7;
  1613. uint64_t mii:1;
  1614. uint64_t reserved_33_39:7;
  1615. uint64_t agl:1;
  1616. uint64_t reserved_13_31:19;
  1617. uint64_t gmx_drp:5;
  1618. uint64_t reserved_5_7:3;
  1619. uint64_t agx:5;
  1620. #else
  1621. uint64_t agx:5;
  1622. uint64_t reserved_5_7:3;
  1623. uint64_t gmx_drp:5;
  1624. uint64_t reserved_13_31:19;
  1625. uint64_t agl:1;
  1626. uint64_t reserved_33_39:7;
  1627. uint64_t mii:1;
  1628. uint64_t reserved_41_47:7;
  1629. uint64_t ilk:1;
  1630. uint64_t reserved_49_51:3;
  1631. uint64_t ilk_drp:2;
  1632. uint64_t reserved_54_63:10;
  1633. #endif
  1634. } s;
  1635. struct cvmx_ciu2_en_ppx_ip2_pkt_s cn68xx;
  1636. struct cvmx_ciu2_en_ppx_ip2_pkt_cn68xxp1 {
  1637. #ifdef __BIG_ENDIAN_BITFIELD
  1638. uint64_t reserved_49_63:15;
  1639. uint64_t ilk:1;
  1640. uint64_t reserved_41_47:7;
  1641. uint64_t mii:1;
  1642. uint64_t reserved_33_39:7;
  1643. uint64_t agl:1;
  1644. uint64_t reserved_13_31:19;
  1645. uint64_t gmx_drp:5;
  1646. uint64_t reserved_5_7:3;
  1647. uint64_t agx:5;
  1648. #else
  1649. uint64_t agx:5;
  1650. uint64_t reserved_5_7:3;
  1651. uint64_t gmx_drp:5;
  1652. uint64_t reserved_13_31:19;
  1653. uint64_t agl:1;
  1654. uint64_t reserved_33_39:7;
  1655. uint64_t mii:1;
  1656. uint64_t reserved_41_47:7;
  1657. uint64_t ilk:1;
  1658. uint64_t reserved_49_63:15;
  1659. #endif
  1660. } cn68xxp1;
  1661. };
  1662. union cvmx_ciu2_en_ppx_ip2_pkt_w1c {
  1663. uint64_t u64;
  1664. struct cvmx_ciu2_en_ppx_ip2_pkt_w1c_s {
  1665. #ifdef __BIG_ENDIAN_BITFIELD
  1666. uint64_t reserved_54_63:10;
  1667. uint64_t ilk_drp:2;
  1668. uint64_t reserved_49_51:3;
  1669. uint64_t ilk:1;
  1670. uint64_t reserved_41_47:7;
  1671. uint64_t mii:1;
  1672. uint64_t reserved_33_39:7;
  1673. uint64_t agl:1;
  1674. uint64_t reserved_13_31:19;
  1675. uint64_t gmx_drp:5;
  1676. uint64_t reserved_5_7:3;
  1677. uint64_t agx:5;
  1678. #else
  1679. uint64_t agx:5;
  1680. uint64_t reserved_5_7:3;
  1681. uint64_t gmx_drp:5;
  1682. uint64_t reserved_13_31:19;
  1683. uint64_t agl:1;
  1684. uint64_t reserved_33_39:7;
  1685. uint64_t mii:1;
  1686. uint64_t reserved_41_47:7;
  1687. uint64_t ilk:1;
  1688. uint64_t reserved_49_51:3;
  1689. uint64_t ilk_drp:2;
  1690. uint64_t reserved_54_63:10;
  1691. #endif
  1692. } s;
  1693. struct cvmx_ciu2_en_ppx_ip2_pkt_w1c_s cn68xx;
  1694. struct cvmx_ciu2_en_ppx_ip2_pkt_w1c_cn68xxp1 {
  1695. #ifdef __BIG_ENDIAN_BITFIELD
  1696. uint64_t reserved_49_63:15;
  1697. uint64_t ilk:1;
  1698. uint64_t reserved_41_47:7;
  1699. uint64_t mii:1;
  1700. uint64_t reserved_33_39:7;
  1701. uint64_t agl:1;
  1702. uint64_t reserved_13_31:19;
  1703. uint64_t gmx_drp:5;
  1704. uint64_t reserved_5_7:3;
  1705. uint64_t agx:5;
  1706. #else
  1707. uint64_t agx:5;
  1708. uint64_t reserved_5_7:3;
  1709. uint64_t gmx_drp:5;
  1710. uint64_t reserved_13_31:19;
  1711. uint64_t agl:1;
  1712. uint64_t reserved_33_39:7;
  1713. uint64_t mii:1;
  1714. uint64_t reserved_41_47:7;
  1715. uint64_t ilk:1;
  1716. uint64_t reserved_49_63:15;
  1717. #endif
  1718. } cn68xxp1;
  1719. };
  1720. union cvmx_ciu2_en_ppx_ip2_pkt_w1s {
  1721. uint64_t u64;
  1722. struct cvmx_ciu2_en_ppx_ip2_pkt_w1s_s {
  1723. #ifdef __BIG_ENDIAN_BITFIELD
  1724. uint64_t reserved_54_63:10;
  1725. uint64_t ilk_drp:2;
  1726. uint64_t reserved_49_51:3;
  1727. uint64_t ilk:1;
  1728. uint64_t reserved_41_47:7;
  1729. uint64_t mii:1;
  1730. uint64_t reserved_33_39:7;
  1731. uint64_t agl:1;
  1732. uint64_t reserved_13_31:19;
  1733. uint64_t gmx_drp:5;
  1734. uint64_t reserved_5_7:3;
  1735. uint64_t agx:5;
  1736. #else
  1737. uint64_t agx:5;
  1738. uint64_t reserved_5_7:3;
  1739. uint64_t gmx_drp:5;
  1740. uint64_t reserved_13_31:19;
  1741. uint64_t agl:1;
  1742. uint64_t reserved_33_39:7;
  1743. uint64_t mii:1;
  1744. uint64_t reserved_41_47:7;
  1745. uint64_t ilk:1;
  1746. uint64_t reserved_49_51:3;
  1747. uint64_t ilk_drp:2;
  1748. uint64_t reserved_54_63:10;
  1749. #endif
  1750. } s;
  1751. struct cvmx_ciu2_en_ppx_ip2_pkt_w1s_s cn68xx;
  1752. struct cvmx_ciu2_en_ppx_ip2_pkt_w1s_cn68xxp1 {
  1753. #ifdef __BIG_ENDIAN_BITFIELD
  1754. uint64_t reserved_49_63:15;
  1755. uint64_t ilk:1;
  1756. uint64_t reserved_41_47:7;
  1757. uint64_t mii:1;
  1758. uint64_t reserved_33_39:7;
  1759. uint64_t agl:1;
  1760. uint64_t reserved_13_31:19;
  1761. uint64_t gmx_drp:5;
  1762. uint64_t reserved_5_7:3;
  1763. uint64_t agx:5;
  1764. #else
  1765. uint64_t agx:5;
  1766. uint64_t reserved_5_7:3;
  1767. uint64_t gmx_drp:5;
  1768. uint64_t reserved_13_31:19;
  1769. uint64_t agl:1;
  1770. uint64_t reserved_33_39:7;
  1771. uint64_t mii:1;
  1772. uint64_t reserved_41_47:7;
  1773. uint64_t ilk:1;
  1774. uint64_t reserved_49_63:15;
  1775. #endif
  1776. } cn68xxp1;
  1777. };
  1778. union cvmx_ciu2_en_ppx_ip2_rml {
  1779. uint64_t u64;
  1780. struct cvmx_ciu2_en_ppx_ip2_rml_s {
  1781. #ifdef __BIG_ENDIAN_BITFIELD
  1782. uint64_t reserved_56_63:8;
  1783. uint64_t trace:4;
  1784. uint64_t reserved_49_51:3;
  1785. uint64_t l2c:1;
  1786. uint64_t reserved_41_47:7;
  1787. uint64_t dfa:1;
  1788. uint64_t reserved_37_39:3;
  1789. uint64_t dpi_dma:1;
  1790. uint64_t reserved_34_35:2;
  1791. uint64_t dpi:1;
  1792. uint64_t sli:1;
  1793. uint64_t reserved_31_31:1;
  1794. uint64_t key:1;
  1795. uint64_t rad:1;
  1796. uint64_t tim:1;
  1797. uint64_t reserved_25_27:3;
  1798. uint64_t zip:1;
  1799. uint64_t reserved_17_23:7;
  1800. uint64_t sso:1;
  1801. uint64_t reserved_8_15:8;
  1802. uint64_t pko:1;
  1803. uint64_t pip:1;
  1804. uint64_t ipd:1;
  1805. uint64_t fpa:1;
  1806. uint64_t reserved_1_3:3;
  1807. uint64_t iob:1;
  1808. #else
  1809. uint64_t iob:1;
  1810. uint64_t reserved_1_3:3;
  1811. uint64_t fpa:1;
  1812. uint64_t ipd:1;
  1813. uint64_t pip:1;
  1814. uint64_t pko:1;
  1815. uint64_t reserved_8_15:8;
  1816. uint64_t sso:1;
  1817. uint64_t reserved_17_23:7;
  1818. uint64_t zip:1;
  1819. uint64_t reserved_25_27:3;
  1820. uint64_t tim:1;
  1821. uint64_t rad:1;
  1822. uint64_t key:1;
  1823. uint64_t reserved_31_31:1;
  1824. uint64_t sli:1;
  1825. uint64_t dpi:1;
  1826. uint64_t reserved_34_35:2;
  1827. uint64_t dpi_dma:1;
  1828. uint64_t reserved_37_39:3;
  1829. uint64_t dfa:1;
  1830. uint64_t reserved_41_47:7;
  1831. uint64_t l2c:1;
  1832. uint64_t reserved_49_51:3;
  1833. uint64_t trace:4;
  1834. uint64_t reserved_56_63:8;
  1835. #endif
  1836. } s;
  1837. struct cvmx_ciu2_en_ppx_ip2_rml_s cn68xx;
  1838. struct cvmx_ciu2_en_ppx_ip2_rml_cn68xxp1 {
  1839. #ifdef __BIG_ENDIAN_BITFIELD
  1840. uint64_t reserved_56_63:8;
  1841. uint64_t trace:4;
  1842. uint64_t reserved_49_51:3;
  1843. uint64_t l2c:1;
  1844. uint64_t reserved_41_47:7;
  1845. uint64_t dfa:1;
  1846. uint64_t reserved_34_39:6;
  1847. uint64_t dpi:1;
  1848. uint64_t sli:1;
  1849. uint64_t reserved_31_31:1;
  1850. uint64_t key:1;
  1851. uint64_t rad:1;
  1852. uint64_t tim:1;
  1853. uint64_t reserved_25_27:3;
  1854. uint64_t zip:1;
  1855. uint64_t reserved_17_23:7;
  1856. uint64_t sso:1;
  1857. uint64_t reserved_8_15:8;
  1858. uint64_t pko:1;
  1859. uint64_t pip:1;
  1860. uint64_t ipd:1;
  1861. uint64_t fpa:1;
  1862. uint64_t reserved_1_3:3;
  1863. uint64_t iob:1;
  1864. #else
  1865. uint64_t iob:1;
  1866. uint64_t reserved_1_3:3;
  1867. uint64_t fpa:1;
  1868. uint64_t ipd:1;
  1869. uint64_t pip:1;
  1870. uint64_t pko:1;
  1871. uint64_t reserved_8_15:8;
  1872. uint64_t sso:1;
  1873. uint64_t reserved_17_23:7;
  1874. uint64_t zip:1;
  1875. uint64_t reserved_25_27:3;
  1876. uint64_t tim:1;
  1877. uint64_t rad:1;
  1878. uint64_t key:1;
  1879. uint64_t reserved_31_31:1;
  1880. uint64_t sli:1;
  1881. uint64_t dpi:1;
  1882. uint64_t reserved_34_39:6;
  1883. uint64_t dfa:1;
  1884. uint64_t reserved_41_47:7;
  1885. uint64_t l2c:1;
  1886. uint64_t reserved_49_51:3;
  1887. uint64_t trace:4;
  1888. uint64_t reserved_56_63:8;
  1889. #endif
  1890. } cn68xxp1;
  1891. };
  1892. union cvmx_ciu2_en_ppx_ip2_rml_w1c {
  1893. uint64_t u64;
  1894. struct cvmx_ciu2_en_ppx_ip2_rml_w1c_s {
  1895. #ifdef __BIG_ENDIAN_BITFIELD
  1896. uint64_t reserved_56_63:8;
  1897. uint64_t trace:4;
  1898. uint64_t reserved_49_51:3;
  1899. uint64_t l2c:1;
  1900. uint64_t reserved_41_47:7;
  1901. uint64_t dfa:1;
  1902. uint64_t reserved_37_39:3;
  1903. uint64_t dpi_dma:1;
  1904. uint64_t reserved_34_35:2;
  1905. uint64_t dpi:1;
  1906. uint64_t sli:1;
  1907. uint64_t reserved_31_31:1;
  1908. uint64_t key:1;
  1909. uint64_t rad:1;
  1910. uint64_t tim:1;
  1911. uint64_t reserved_25_27:3;
  1912. uint64_t zip:1;
  1913. uint64_t reserved_17_23:7;
  1914. uint64_t sso:1;
  1915. uint64_t reserved_8_15:8;
  1916. uint64_t pko:1;
  1917. uint64_t pip:1;
  1918. uint64_t ipd:1;
  1919. uint64_t fpa:1;
  1920. uint64_t reserved_1_3:3;
  1921. uint64_t iob:1;
  1922. #else
  1923. uint64_t iob:1;
  1924. uint64_t reserved_1_3:3;
  1925. uint64_t fpa:1;
  1926. uint64_t ipd:1;
  1927. uint64_t pip:1;
  1928. uint64_t pko:1;
  1929. uint64_t reserved_8_15:8;
  1930. uint64_t sso:1;
  1931. uint64_t reserved_17_23:7;
  1932. uint64_t zip:1;
  1933. uint64_t reserved_25_27:3;
  1934. uint64_t tim:1;
  1935. uint64_t rad:1;
  1936. uint64_t key:1;
  1937. uint64_t reserved_31_31:1;
  1938. uint64_t sli:1;
  1939. uint64_t dpi:1;
  1940. uint64_t reserved_34_35:2;
  1941. uint64_t dpi_dma:1;
  1942. uint64_t reserved_37_39:3;
  1943. uint64_t dfa:1;
  1944. uint64_t reserved_41_47:7;
  1945. uint64_t l2c:1;
  1946. uint64_t reserved_49_51:3;
  1947. uint64_t trace:4;
  1948. uint64_t reserved_56_63:8;
  1949. #endif
  1950. } s;
  1951. struct cvmx_ciu2_en_ppx_ip2_rml_w1c_s cn68xx;
  1952. struct cvmx_ciu2_en_ppx_ip2_rml_w1c_cn68xxp1 {
  1953. #ifdef __BIG_ENDIAN_BITFIELD
  1954. uint64_t reserved_56_63:8;
  1955. uint64_t trace:4;
  1956. uint64_t reserved_49_51:3;
  1957. uint64_t l2c:1;
  1958. uint64_t reserved_41_47:7;
  1959. uint64_t dfa:1;
  1960. uint64_t reserved_34_39:6;
  1961. uint64_t dpi:1;
  1962. uint64_t sli:1;
  1963. uint64_t reserved_31_31:1;
  1964. uint64_t key:1;
  1965. uint64_t rad:1;
  1966. uint64_t tim:1;
  1967. uint64_t reserved_25_27:3;
  1968. uint64_t zip:1;
  1969. uint64_t reserved_17_23:7;
  1970. uint64_t sso:1;
  1971. uint64_t reserved_8_15:8;
  1972. uint64_t pko:1;
  1973. uint64_t pip:1;
  1974. uint64_t ipd:1;
  1975. uint64_t fpa:1;
  1976. uint64_t reserved_1_3:3;
  1977. uint64_t iob:1;
  1978. #else
  1979. uint64_t iob:1;
  1980. uint64_t reserved_1_3:3;
  1981. uint64_t fpa:1;
  1982. uint64_t ipd:1;
  1983. uint64_t pip:1;
  1984. uint64_t pko:1;
  1985. uint64_t reserved_8_15:8;
  1986. uint64_t sso:1;
  1987. uint64_t reserved_17_23:7;
  1988. uint64_t zip:1;
  1989. uint64_t reserved_25_27:3;
  1990. uint64_t tim:1;
  1991. uint64_t rad:1;
  1992. uint64_t key:1;
  1993. uint64_t reserved_31_31:1;
  1994. uint64_t sli:1;
  1995. uint64_t dpi:1;
  1996. uint64_t reserved_34_39:6;
  1997. uint64_t dfa:1;
  1998. uint64_t reserved_41_47:7;
  1999. uint64_t l2c:1;
  2000. uint64_t reserved_49_51:3;
  2001. uint64_t trace:4;
  2002. uint64_t reserved_56_63:8;
  2003. #endif
  2004. } cn68xxp1;
  2005. };
  2006. union cvmx_ciu2_en_ppx_ip2_rml_w1s {
  2007. uint64_t u64;
  2008. struct cvmx_ciu2_en_ppx_ip2_rml_w1s_s {
  2009. #ifdef __BIG_ENDIAN_BITFIELD
  2010. uint64_t reserved_56_63:8;
  2011. uint64_t trace:4;
  2012. uint64_t reserved_49_51:3;
  2013. uint64_t l2c:1;
  2014. uint64_t reserved_41_47:7;
  2015. uint64_t dfa:1;
  2016. uint64_t reserved_37_39:3;
  2017. uint64_t dpi_dma:1;
  2018. uint64_t reserved_34_35:2;
  2019. uint64_t dpi:1;
  2020. uint64_t sli:1;
  2021. uint64_t reserved_31_31:1;
  2022. uint64_t key:1;
  2023. uint64_t rad:1;
  2024. uint64_t tim:1;
  2025. uint64_t reserved_25_27:3;
  2026. uint64_t zip:1;
  2027. uint64_t reserved_17_23:7;
  2028. uint64_t sso:1;
  2029. uint64_t reserved_8_15:8;
  2030. uint64_t pko:1;
  2031. uint64_t pip:1;
  2032. uint64_t ipd:1;
  2033. uint64_t fpa:1;
  2034. uint64_t reserved_1_3:3;
  2035. uint64_t iob:1;
  2036. #else
  2037. uint64_t iob:1;
  2038. uint64_t reserved_1_3:3;
  2039. uint64_t fpa:1;
  2040. uint64_t ipd:1;
  2041. uint64_t pip:1;
  2042. uint64_t pko:1;
  2043. uint64_t reserved_8_15:8;
  2044. uint64_t sso:1;
  2045. uint64_t reserved_17_23:7;
  2046. uint64_t zip:1;
  2047. uint64_t reserved_25_27:3;
  2048. uint64_t tim:1;
  2049. uint64_t rad:1;
  2050. uint64_t key:1;
  2051. uint64_t reserved_31_31:1;
  2052. uint64_t sli:1;
  2053. uint64_t dpi:1;
  2054. uint64_t reserved_34_35:2;
  2055. uint64_t dpi_dma:1;
  2056. uint64_t reserved_37_39:3;
  2057. uint64_t dfa:1;
  2058. uint64_t reserved_41_47:7;
  2059. uint64_t l2c:1;
  2060. uint64_t reserved_49_51:3;
  2061. uint64_t trace:4;
  2062. uint64_t reserved_56_63:8;
  2063. #endif
  2064. } s;
  2065. struct cvmx_ciu2_en_ppx_ip2_rml_w1s_s cn68xx;
  2066. struct cvmx_ciu2_en_ppx_ip2_rml_w1s_cn68xxp1 {
  2067. #ifdef __BIG_ENDIAN_BITFIELD
  2068. uint64_t reserved_56_63:8;
  2069. uint64_t trace:4;
  2070. uint64_t reserved_49_51:3;
  2071. uint64_t l2c:1;
  2072. uint64_t reserved_41_47:7;
  2073. uint64_t dfa:1;
  2074. uint64_t reserved_34_39:6;
  2075. uint64_t dpi:1;
  2076. uint64_t sli:1;
  2077. uint64_t reserved_31_31:1;
  2078. uint64_t key:1;
  2079. uint64_t rad:1;
  2080. uint64_t tim:1;
  2081. uint64_t reserved_25_27:3;
  2082. uint64_t zip:1;
  2083. uint64_t reserved_17_23:7;
  2084. uint64_t sso:1;
  2085. uint64_t reserved_8_15:8;
  2086. uint64_t pko:1;
  2087. uint64_t pip:1;
  2088. uint64_t ipd:1;
  2089. uint64_t fpa:1;
  2090. uint64_t reserved_1_3:3;
  2091. uint64_t iob:1;
  2092. #else
  2093. uint64_t iob:1;
  2094. uint64_t reserved_1_3:3;
  2095. uint64_t fpa:1;
  2096. uint64_t ipd:1;
  2097. uint64_t pip:1;
  2098. uint64_t pko:1;
  2099. uint64_t reserved_8_15:8;
  2100. uint64_t sso:1;
  2101. uint64_t reserved_17_23:7;
  2102. uint64_t zip:1;
  2103. uint64_t reserved_25_27:3;
  2104. uint64_t tim:1;
  2105. uint64_t rad:1;
  2106. uint64_t key:1;
  2107. uint64_t reserved_31_31:1;
  2108. uint64_t sli:1;
  2109. uint64_t dpi:1;
  2110. uint64_t reserved_34_39:6;
  2111. uint64_t dfa:1;
  2112. uint64_t reserved_41_47:7;
  2113. uint64_t l2c:1;
  2114. uint64_t reserved_49_51:3;
  2115. uint64_t trace:4;
  2116. uint64_t reserved_56_63:8;
  2117. #endif
  2118. } cn68xxp1;
  2119. };
  2120. union cvmx_ciu2_en_ppx_ip2_wdog {
  2121. uint64_t u64;
  2122. struct cvmx_ciu2_en_ppx_ip2_wdog_s {
  2123. #ifdef __BIG_ENDIAN_BITFIELD
  2124. uint64_t reserved_32_63:32;
  2125. uint64_t wdog:32;
  2126. #else
  2127. uint64_t wdog:32;
  2128. uint64_t reserved_32_63:32;
  2129. #endif
  2130. } s;
  2131. struct cvmx_ciu2_en_ppx_ip2_wdog_s cn68xx;
  2132. struct cvmx_ciu2_en_ppx_ip2_wdog_s cn68xxp1;
  2133. };
  2134. union cvmx_ciu2_en_ppx_ip2_wdog_w1c {
  2135. uint64_t u64;
  2136. struct cvmx_ciu2_en_ppx_ip2_wdog_w1c_s {
  2137. #ifdef __BIG_ENDIAN_BITFIELD
  2138. uint64_t reserved_32_63:32;
  2139. uint64_t wdog:32;
  2140. #else
  2141. uint64_t wdog:32;
  2142. uint64_t reserved_32_63:32;
  2143. #endif
  2144. } s;
  2145. struct cvmx_ciu2_en_ppx_ip2_wdog_w1c_s cn68xx;
  2146. struct cvmx_ciu2_en_ppx_ip2_wdog_w1c_s cn68xxp1;
  2147. };
  2148. union cvmx_ciu2_en_ppx_ip2_wdog_w1s {
  2149. uint64_t u64;
  2150. struct cvmx_ciu2_en_ppx_ip2_wdog_w1s_s {
  2151. #ifdef __BIG_ENDIAN_BITFIELD
  2152. uint64_t reserved_32_63:32;
  2153. uint64_t wdog:32;
  2154. #else
  2155. uint64_t wdog:32;
  2156. uint64_t reserved_32_63:32;
  2157. #endif
  2158. } s;
  2159. struct cvmx_ciu2_en_ppx_ip2_wdog_w1s_s cn68xx;
  2160. struct cvmx_ciu2_en_ppx_ip2_wdog_w1s_s cn68xxp1;
  2161. };
  2162. union cvmx_ciu2_en_ppx_ip2_wrkq {
  2163. uint64_t u64;
  2164. struct cvmx_ciu2_en_ppx_ip2_wrkq_s {
  2165. #ifdef __BIG_ENDIAN_BITFIELD
  2166. uint64_t workq:64;
  2167. #else
  2168. uint64_t workq:64;
  2169. #endif
  2170. } s;
  2171. struct cvmx_ciu2_en_ppx_ip2_wrkq_s cn68xx;
  2172. struct cvmx_ciu2_en_ppx_ip2_wrkq_s cn68xxp1;
  2173. };
  2174. union cvmx_ciu2_en_ppx_ip2_wrkq_w1c {
  2175. uint64_t u64;
  2176. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1c_s {
  2177. #ifdef __BIG_ENDIAN_BITFIELD
  2178. uint64_t workq:64;
  2179. #else
  2180. uint64_t workq:64;
  2181. #endif
  2182. } s;
  2183. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1c_s cn68xx;
  2184. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1c_s cn68xxp1;
  2185. };
  2186. union cvmx_ciu2_en_ppx_ip2_wrkq_w1s {
  2187. uint64_t u64;
  2188. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1s_s {
  2189. #ifdef __BIG_ENDIAN_BITFIELD
  2190. uint64_t workq:64;
  2191. #else
  2192. uint64_t workq:64;
  2193. #endif
  2194. } s;
  2195. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1s_s cn68xx;
  2196. struct cvmx_ciu2_en_ppx_ip2_wrkq_w1s_s cn68xxp1;
  2197. };
  2198. union cvmx_ciu2_en_ppx_ip3_gpio {
  2199. uint64_t u64;
  2200. struct cvmx_ciu2_en_ppx_ip3_gpio_s {
  2201. #ifdef __BIG_ENDIAN_BITFIELD
  2202. uint64_t reserved_16_63:48;
  2203. uint64_t gpio:16;
  2204. #else
  2205. uint64_t gpio:16;
  2206. uint64_t reserved_16_63:48;
  2207. #endif
  2208. } s;
  2209. struct cvmx_ciu2_en_ppx_ip3_gpio_s cn68xx;
  2210. struct cvmx_ciu2_en_ppx_ip3_gpio_s cn68xxp1;
  2211. };
  2212. union cvmx_ciu2_en_ppx_ip3_gpio_w1c {
  2213. uint64_t u64;
  2214. struct cvmx_ciu2_en_ppx_ip3_gpio_w1c_s {
  2215. #ifdef __BIG_ENDIAN_BITFIELD
  2216. uint64_t reserved_16_63:48;
  2217. uint64_t gpio:16;
  2218. #else
  2219. uint64_t gpio:16;
  2220. uint64_t reserved_16_63:48;
  2221. #endif
  2222. } s;
  2223. struct cvmx_ciu2_en_ppx_ip3_gpio_w1c_s cn68xx;
  2224. struct cvmx_ciu2_en_ppx_ip3_gpio_w1c_s cn68xxp1;
  2225. };
  2226. union cvmx_ciu2_en_ppx_ip3_gpio_w1s {
  2227. uint64_t u64;
  2228. struct cvmx_ciu2_en_ppx_ip3_gpio_w1s_s {
  2229. #ifdef __BIG_ENDIAN_BITFIELD
  2230. uint64_t reserved_16_63:48;
  2231. uint64_t gpio:16;
  2232. #else
  2233. uint64_t gpio:16;
  2234. uint64_t reserved_16_63:48;
  2235. #endif
  2236. } s;
  2237. struct cvmx_ciu2_en_ppx_ip3_gpio_w1s_s cn68xx;
  2238. struct cvmx_ciu2_en_ppx_ip3_gpio_w1s_s cn68xxp1;
  2239. };
  2240. union cvmx_ciu2_en_ppx_ip3_io {
  2241. uint64_t u64;
  2242. struct cvmx_ciu2_en_ppx_ip3_io_s {
  2243. #ifdef __BIG_ENDIAN_BITFIELD
  2244. uint64_t reserved_34_63:30;
  2245. uint64_t pem:2;
  2246. uint64_t reserved_18_31:14;
  2247. uint64_t pci_inta:2;
  2248. uint64_t reserved_13_15:3;
  2249. uint64_t msired:1;
  2250. uint64_t pci_msi:4;
  2251. uint64_t reserved_4_7:4;
  2252. uint64_t pci_intr:4;
  2253. #else
  2254. uint64_t pci_intr:4;
  2255. uint64_t reserved_4_7:4;
  2256. uint64_t pci_msi:4;
  2257. uint64_t msired:1;
  2258. uint64_t reserved_13_15:3;
  2259. uint64_t pci_inta:2;
  2260. uint64_t reserved_18_31:14;
  2261. uint64_t pem:2;
  2262. uint64_t reserved_34_63:30;
  2263. #endif
  2264. } s;
  2265. struct cvmx_ciu2_en_ppx_ip3_io_s cn68xx;
  2266. struct cvmx_ciu2_en_ppx_ip3_io_s cn68xxp1;
  2267. };
  2268. union cvmx_ciu2_en_ppx_ip3_io_w1c {
  2269. uint64_t u64;
  2270. struct cvmx_ciu2_en_ppx_ip3_io_w1c_s {
  2271. #ifdef __BIG_ENDIAN_BITFIELD
  2272. uint64_t reserved_34_63:30;
  2273. uint64_t pem:2;
  2274. uint64_t reserved_18_31:14;
  2275. uint64_t pci_inta:2;
  2276. uint64_t reserved_13_15:3;
  2277. uint64_t msired:1;
  2278. uint64_t pci_msi:4;
  2279. uint64_t reserved_4_7:4;
  2280. uint64_t pci_intr:4;
  2281. #else
  2282. uint64_t pci_intr:4;
  2283. uint64_t reserved_4_7:4;
  2284. uint64_t pci_msi:4;
  2285. uint64_t msired:1;
  2286. uint64_t reserved_13_15:3;
  2287. uint64_t pci_inta:2;
  2288. uint64_t reserved_18_31:14;
  2289. uint64_t pem:2;
  2290. uint64_t reserved_34_63:30;
  2291. #endif
  2292. } s;
  2293. struct cvmx_ciu2_en_ppx_ip3_io_w1c_s cn68xx;
  2294. struct cvmx_ciu2_en_ppx_ip3_io_w1c_s cn68xxp1;
  2295. };
  2296. union cvmx_ciu2_en_ppx_ip3_io_w1s {
  2297. uint64_t u64;
  2298. struct cvmx_ciu2_en_ppx_ip3_io_w1s_s {
  2299. #ifdef __BIG_ENDIAN_BITFIELD
  2300. uint64_t reserved_34_63:30;
  2301. uint64_t pem:2;
  2302. uint64_t reserved_18_31:14;
  2303. uint64_t pci_inta:2;
  2304. uint64_t reserved_13_15:3;
  2305. uint64_t msired:1;
  2306. uint64_t pci_msi:4;
  2307. uint64_t reserved_4_7:4;
  2308. uint64_t pci_intr:4;
  2309. #else
  2310. uint64_t pci_intr:4;
  2311. uint64_t reserved_4_7:4;
  2312. uint64_t pci_msi:4;
  2313. uint64_t msired:1;
  2314. uint64_t reserved_13_15:3;
  2315. uint64_t pci_inta:2;
  2316. uint64_t reserved_18_31:14;
  2317. uint64_t pem:2;
  2318. uint64_t reserved_34_63:30;
  2319. #endif
  2320. } s;
  2321. struct cvmx_ciu2_en_ppx_ip3_io_w1s_s cn68xx;
  2322. struct cvmx_ciu2_en_ppx_ip3_io_w1s_s cn68xxp1;
  2323. };
  2324. union cvmx_ciu2_en_ppx_ip3_mbox {
  2325. uint64_t u64;
  2326. struct cvmx_ciu2_en_ppx_ip3_mbox_s {
  2327. #ifdef __BIG_ENDIAN_BITFIELD
  2328. uint64_t reserved_4_63:60;
  2329. uint64_t mbox:4;
  2330. #else
  2331. uint64_t mbox:4;
  2332. uint64_t reserved_4_63:60;
  2333. #endif
  2334. } s;
  2335. struct cvmx_ciu2_en_ppx_ip3_mbox_s cn68xx;
  2336. struct cvmx_ciu2_en_ppx_ip3_mbox_s cn68xxp1;
  2337. };
  2338. union cvmx_ciu2_en_ppx_ip3_mbox_w1c {
  2339. uint64_t u64;
  2340. struct cvmx_ciu2_en_ppx_ip3_mbox_w1c_s {
  2341. #ifdef __BIG_ENDIAN_BITFIELD
  2342. uint64_t reserved_4_63:60;
  2343. uint64_t mbox:4;
  2344. #else
  2345. uint64_t mbox:4;
  2346. uint64_t reserved_4_63:60;
  2347. #endif
  2348. } s;
  2349. struct cvmx_ciu2_en_ppx_ip3_mbox_w1c_s cn68xx;
  2350. struct cvmx_ciu2_en_ppx_ip3_mbox_w1c_s cn68xxp1;
  2351. };
  2352. union cvmx_ciu2_en_ppx_ip3_mbox_w1s {
  2353. uint64_t u64;
  2354. struct cvmx_ciu2_en_ppx_ip3_mbox_w1s_s {
  2355. #ifdef __BIG_ENDIAN_BITFIELD
  2356. uint64_t reserved_4_63:60;
  2357. uint64_t mbox:4;
  2358. #else
  2359. uint64_t mbox:4;
  2360. uint64_t reserved_4_63:60;
  2361. #endif
  2362. } s;
  2363. struct cvmx_ciu2_en_ppx_ip3_mbox_w1s_s cn68xx;
  2364. struct cvmx_ciu2_en_ppx_ip3_mbox_w1s_s cn68xxp1;
  2365. };
  2366. union cvmx_ciu2_en_ppx_ip3_mem {
  2367. uint64_t u64;
  2368. struct cvmx_ciu2_en_ppx_ip3_mem_s {
  2369. #ifdef __BIG_ENDIAN_BITFIELD
  2370. uint64_t reserved_4_63:60;
  2371. uint64_t lmc:4;
  2372. #else
  2373. uint64_t lmc:4;
  2374. uint64_t reserved_4_63:60;
  2375. #endif
  2376. } s;
  2377. struct cvmx_ciu2_en_ppx_ip3_mem_s cn68xx;
  2378. struct cvmx_ciu2_en_ppx_ip3_mem_s cn68xxp1;
  2379. };
  2380. union cvmx_ciu2_en_ppx_ip3_mem_w1c {
  2381. uint64_t u64;
  2382. struct cvmx_ciu2_en_ppx_ip3_mem_w1c_s {
  2383. #ifdef __BIG_ENDIAN_BITFIELD
  2384. uint64_t reserved_4_63:60;
  2385. uint64_t lmc:4;
  2386. #else
  2387. uint64_t lmc:4;
  2388. uint64_t reserved_4_63:60;
  2389. #endif
  2390. } s;
  2391. struct cvmx_ciu2_en_ppx_ip3_mem_w1c_s cn68xx;
  2392. struct cvmx_ciu2_en_ppx_ip3_mem_w1c_s cn68xxp1;
  2393. };
  2394. union cvmx_ciu2_en_ppx_ip3_mem_w1s {
  2395. uint64_t u64;
  2396. struct cvmx_ciu2_en_ppx_ip3_mem_w1s_s {
  2397. #ifdef __BIG_ENDIAN_BITFIELD
  2398. uint64_t reserved_4_63:60;
  2399. uint64_t lmc:4;
  2400. #else
  2401. uint64_t lmc:4;
  2402. uint64_t reserved_4_63:60;
  2403. #endif
  2404. } s;
  2405. struct cvmx_ciu2_en_ppx_ip3_mem_w1s_s cn68xx;
  2406. struct cvmx_ciu2_en_ppx_ip3_mem_w1s_s cn68xxp1;
  2407. };
  2408. union cvmx_ciu2_en_ppx_ip3_mio {
  2409. uint64_t u64;
  2410. struct cvmx_ciu2_en_ppx_ip3_mio_s {
  2411. #ifdef __BIG_ENDIAN_BITFIELD
  2412. uint64_t rst:1;
  2413. uint64_t reserved_49_62:14;
  2414. uint64_t ptp:1;
  2415. uint64_t reserved_45_47:3;
  2416. uint64_t usb_hci:1;
  2417. uint64_t reserved_41_43:3;
  2418. uint64_t usb_uctl:1;
  2419. uint64_t reserved_38_39:2;
  2420. uint64_t uart:2;
  2421. uint64_t reserved_34_35:2;
  2422. uint64_t twsi:2;
  2423. uint64_t reserved_19_31:13;
  2424. uint64_t bootdma:1;
  2425. uint64_t mio:1;
  2426. uint64_t nand:1;
  2427. uint64_t reserved_12_15:4;
  2428. uint64_t timer:4;
  2429. uint64_t reserved_3_7:5;
  2430. uint64_t ipd_drp:1;
  2431. uint64_t ssoiq:1;
  2432. uint64_t ipdppthr:1;
  2433. #else
  2434. uint64_t ipdppthr:1;
  2435. uint64_t ssoiq:1;
  2436. uint64_t ipd_drp:1;
  2437. uint64_t reserved_3_7:5;
  2438. uint64_t timer:4;
  2439. uint64_t reserved_12_15:4;
  2440. uint64_t nand:1;
  2441. uint64_t mio:1;
  2442. uint64_t bootdma:1;
  2443. uint64_t reserved_19_31:13;
  2444. uint64_t twsi:2;
  2445. uint64_t reserved_34_35:2;
  2446. uint64_t uart:2;
  2447. uint64_t reserved_38_39:2;
  2448. uint64_t usb_uctl:1;
  2449. uint64_t reserved_41_43:3;
  2450. uint64_t usb_hci:1;
  2451. uint64_t reserved_45_47:3;
  2452. uint64_t ptp:1;
  2453. uint64_t reserved_49_62:14;
  2454. uint64_t rst:1;
  2455. #endif
  2456. } s;
  2457. struct cvmx_ciu2_en_ppx_ip3_mio_s cn68xx;
  2458. struct cvmx_ciu2_en_ppx_ip3_mio_s cn68xxp1;
  2459. };
  2460. union cvmx_ciu2_en_ppx_ip3_mio_w1c {
  2461. uint64_t u64;
  2462. struct cvmx_ciu2_en_ppx_ip3_mio_w1c_s {
  2463. #ifdef __BIG_ENDIAN_BITFIELD
  2464. uint64_t rst:1;
  2465. uint64_t reserved_49_62:14;
  2466. uint64_t ptp:1;
  2467. uint64_t reserved_45_47:3;
  2468. uint64_t usb_hci:1;
  2469. uint64_t reserved_41_43:3;
  2470. uint64_t usb_uctl:1;
  2471. uint64_t reserved_38_39:2;
  2472. uint64_t uart:2;
  2473. uint64_t reserved_34_35:2;
  2474. uint64_t twsi:2;
  2475. uint64_t reserved_19_31:13;
  2476. uint64_t bootdma:1;
  2477. uint64_t mio:1;
  2478. uint64_t nand:1;
  2479. uint64_t reserved_12_15:4;
  2480. uint64_t timer:4;
  2481. uint64_t reserved_3_7:5;
  2482. uint64_t ipd_drp:1;
  2483. uint64_t ssoiq:1;
  2484. uint64_t ipdppthr:1;
  2485. #else
  2486. uint64_t ipdppthr:1;
  2487. uint64_t ssoiq:1;
  2488. uint64_t ipd_drp:1;
  2489. uint64_t reserved_3_7:5;
  2490. uint64_t timer:4;
  2491. uint64_t reserved_12_15:4;
  2492. uint64_t nand:1;
  2493. uint64_t mio:1;
  2494. uint64_t bootdma:1;
  2495. uint64_t reserved_19_31:13;
  2496. uint64_t twsi:2;
  2497. uint64_t reserved_34_35:2;
  2498. uint64_t uart:2;
  2499. uint64_t reserved_38_39:2;
  2500. uint64_t usb_uctl:1;
  2501. uint64_t reserved_41_43:3;
  2502. uint64_t usb_hci:1;
  2503. uint64_t reserved_45_47:3;
  2504. uint64_t ptp:1;
  2505. uint64_t reserved_49_62:14;
  2506. uint64_t rst:1;
  2507. #endif
  2508. } s;
  2509. struct cvmx_ciu2_en_ppx_ip3_mio_w1c_s cn68xx;
  2510. struct cvmx_ciu2_en_ppx_ip3_mio_w1c_s cn68xxp1;
  2511. };
  2512. union cvmx_ciu2_en_ppx_ip3_mio_w1s {
  2513. uint64_t u64;
  2514. struct cvmx_ciu2_en_ppx_ip3_mio_w1s_s {
  2515. #ifdef __BIG_ENDIAN_BITFIELD
  2516. uint64_t rst:1;
  2517. uint64_t reserved_49_62:14;
  2518. uint64_t ptp:1;
  2519. uint64_t reserved_45_47:3;
  2520. uint64_t usb_hci:1;
  2521. uint64_t reserved_41_43:3;
  2522. uint64_t usb_uctl:1;
  2523. uint64_t reserved_38_39:2;
  2524. uint64_t uart:2;
  2525. uint64_t reserved_34_35:2;
  2526. uint64_t twsi:2;
  2527. uint64_t reserved_19_31:13;
  2528. uint64_t bootdma:1;
  2529. uint64_t mio:1;
  2530. uint64_t nand:1;
  2531. uint64_t reserved_12_15:4;
  2532. uint64_t timer:4;
  2533. uint64_t reserved_3_7:5;
  2534. uint64_t ipd_drp:1;
  2535. uint64_t ssoiq:1;
  2536. uint64_t ipdppthr:1;
  2537. #else
  2538. uint64_t ipdppthr:1;
  2539. uint64_t ssoiq:1;
  2540. uint64_t ipd_drp:1;
  2541. uint64_t reserved_3_7:5;
  2542. uint64_t timer:4;
  2543. uint64_t reserved_12_15:4;
  2544. uint64_t nand:1;
  2545. uint64_t mio:1;
  2546. uint64_t bootdma:1;
  2547. uint64_t reserved_19_31:13;
  2548. uint64_t twsi:2;
  2549. uint64_t reserved_34_35:2;
  2550. uint64_t uart:2;
  2551. uint64_t reserved_38_39:2;
  2552. uint64_t usb_uctl:1;
  2553. uint64_t reserved_41_43:3;
  2554. uint64_t usb_hci:1;
  2555. uint64_t reserved_45_47:3;
  2556. uint64_t ptp:1;
  2557. uint64_t reserved_49_62:14;
  2558. uint64_t rst:1;
  2559. #endif
  2560. } s;
  2561. struct cvmx_ciu2_en_ppx_ip3_mio_w1s_s cn68xx;
  2562. struct cvmx_ciu2_en_ppx_ip3_mio_w1s_s cn68xxp1;
  2563. };
  2564. union cvmx_ciu2_en_ppx_ip3_pkt {
  2565. uint64_t u64;
  2566. struct cvmx_ciu2_en_ppx_ip3_pkt_s {
  2567. #ifdef __BIG_ENDIAN_BITFIELD
  2568. uint64_t reserved_54_63:10;
  2569. uint64_t ilk_drp:2;
  2570. uint64_t reserved_49_51:3;
  2571. uint64_t ilk:1;
  2572. uint64_t reserved_41_47:7;
  2573. uint64_t mii:1;
  2574. uint64_t reserved_33_39:7;
  2575. uint64_t agl:1;
  2576. uint64_t reserved_13_31:19;
  2577. uint64_t gmx_drp:5;
  2578. uint64_t reserved_5_7:3;
  2579. uint64_t agx:5;
  2580. #else
  2581. uint64_t agx:5;
  2582. uint64_t reserved_5_7:3;
  2583. uint64_t gmx_drp:5;
  2584. uint64_t reserved_13_31:19;
  2585. uint64_t agl:1;
  2586. uint64_t reserved_33_39:7;
  2587. uint64_t mii:1;
  2588. uint64_t reserved_41_47:7;
  2589. uint64_t ilk:1;
  2590. uint64_t reserved_49_51:3;
  2591. uint64_t ilk_drp:2;
  2592. uint64_t reserved_54_63:10;
  2593. #endif
  2594. } s;
  2595. struct cvmx_ciu2_en_ppx_ip3_pkt_s cn68xx;
  2596. struct cvmx_ciu2_en_ppx_ip3_pkt_cn68xxp1 {
  2597. #ifdef __BIG_ENDIAN_BITFIELD
  2598. uint64_t reserved_49_63:15;
  2599. uint64_t ilk:1;
  2600. uint64_t reserved_41_47:7;
  2601. uint64_t mii:1;
  2602. uint64_t reserved_33_39:7;
  2603. uint64_t agl:1;
  2604. uint64_t reserved_13_31:19;
  2605. uint64_t gmx_drp:5;
  2606. uint64_t reserved_5_7:3;
  2607. uint64_t agx:5;
  2608. #else
  2609. uint64_t agx:5;
  2610. uint64_t reserved_5_7:3;
  2611. uint64_t gmx_drp:5;
  2612. uint64_t reserved_13_31:19;
  2613. uint64_t agl:1;
  2614. uint64_t reserved_33_39:7;
  2615. uint64_t mii:1;
  2616. uint64_t reserved_41_47:7;
  2617. uint64_t ilk:1;
  2618. uint64_t reserved_49_63:15;
  2619. #endif
  2620. } cn68xxp1;
  2621. };
  2622. union cvmx_ciu2_en_ppx_ip3_pkt_w1c {
  2623. uint64_t u64;
  2624. struct cvmx_ciu2_en_ppx_ip3_pkt_w1c_s {
  2625. #ifdef __BIG_ENDIAN_BITFIELD
  2626. uint64_t reserved_54_63:10;
  2627. uint64_t ilk_drp:2;
  2628. uint64_t reserved_49_51:3;
  2629. uint64_t ilk:1;
  2630. uint64_t reserved_41_47:7;
  2631. uint64_t mii:1;
  2632. uint64_t reserved_33_39:7;
  2633. uint64_t agl:1;
  2634. uint64_t reserved_13_31:19;
  2635. uint64_t gmx_drp:5;
  2636. uint64_t reserved_5_7:3;
  2637. uint64_t agx:5;
  2638. #else
  2639. uint64_t agx:5;
  2640. uint64_t reserved_5_7:3;
  2641. uint64_t gmx_drp:5;
  2642. uint64_t reserved_13_31:19;
  2643. uint64_t agl:1;
  2644. uint64_t reserved_33_39:7;
  2645. uint64_t mii:1;
  2646. uint64_t reserved_41_47:7;
  2647. uint64_t ilk:1;
  2648. uint64_t reserved_49_51:3;
  2649. uint64_t ilk_drp:2;
  2650. uint64_t reserved_54_63:10;
  2651. #endif
  2652. } s;
  2653. struct cvmx_ciu2_en_ppx_ip3_pkt_w1c_s cn68xx;
  2654. struct cvmx_ciu2_en_ppx_ip3_pkt_w1c_cn68xxp1 {
  2655. #ifdef __BIG_ENDIAN_BITFIELD
  2656. uint64_t reserved_49_63:15;
  2657. uint64_t ilk:1;
  2658. uint64_t reserved_41_47:7;
  2659. uint64_t mii:1;
  2660. uint64_t reserved_33_39:7;
  2661. uint64_t agl:1;
  2662. uint64_t reserved_13_31:19;
  2663. uint64_t gmx_drp:5;
  2664. uint64_t reserved_5_7:3;
  2665. uint64_t agx:5;
  2666. #else
  2667. uint64_t agx:5;
  2668. uint64_t reserved_5_7:3;
  2669. uint64_t gmx_drp:5;
  2670. uint64_t reserved_13_31:19;
  2671. uint64_t agl:1;
  2672. uint64_t reserved_33_39:7;
  2673. uint64_t mii:1;
  2674. uint64_t reserved_41_47:7;
  2675. uint64_t ilk:1;
  2676. uint64_t reserved_49_63:15;
  2677. #endif
  2678. } cn68xxp1;
  2679. };
  2680. union cvmx_ciu2_en_ppx_ip3_pkt_w1s {
  2681. uint64_t u64;
  2682. struct cvmx_ciu2_en_ppx_ip3_pkt_w1s_s {
  2683. #ifdef __BIG_ENDIAN_BITFIELD
  2684. uint64_t reserved_54_63:10;
  2685. uint64_t ilk_drp:2;
  2686. uint64_t reserved_49_51:3;
  2687. uint64_t ilk:1;
  2688. uint64_t reserved_41_47:7;
  2689. uint64_t mii:1;
  2690. uint64_t reserved_33_39:7;
  2691. uint64_t agl:1;
  2692. uint64_t reserved_13_31:19;
  2693. uint64_t gmx_drp:5;
  2694. uint64_t reserved_5_7:3;
  2695. uint64_t agx:5;
  2696. #else
  2697. uint64_t agx:5;
  2698. uint64_t reserved_5_7:3;
  2699. uint64_t gmx_drp:5;
  2700. uint64_t reserved_13_31:19;
  2701. uint64_t agl:1;
  2702. uint64_t reserved_33_39:7;
  2703. uint64_t mii:1;
  2704. uint64_t reserved_41_47:7;
  2705. uint64_t ilk:1;
  2706. uint64_t reserved_49_51:3;
  2707. uint64_t ilk_drp:2;
  2708. uint64_t reserved_54_63:10;
  2709. #endif
  2710. } s;
  2711. struct cvmx_ciu2_en_ppx_ip3_pkt_w1s_s cn68xx;
  2712. struct cvmx_ciu2_en_ppx_ip3_pkt_w1s_cn68xxp1 {
  2713. #ifdef __BIG_ENDIAN_BITFIELD
  2714. uint64_t reserved_49_63:15;
  2715. uint64_t ilk:1;
  2716. uint64_t reserved_41_47:7;
  2717. uint64_t mii:1;
  2718. uint64_t reserved_33_39:7;
  2719. uint64_t agl:1;
  2720. uint64_t reserved_13_31:19;
  2721. uint64_t gmx_drp:5;
  2722. uint64_t reserved_5_7:3;
  2723. uint64_t agx:5;
  2724. #else
  2725. uint64_t agx:5;
  2726. uint64_t reserved_5_7:3;
  2727. uint64_t gmx_drp:5;
  2728. uint64_t reserved_13_31:19;
  2729. uint64_t agl:1;
  2730. uint64_t reserved_33_39:7;
  2731. uint64_t mii:1;
  2732. uint64_t reserved_41_47:7;
  2733. uint64_t ilk:1;
  2734. uint64_t reserved_49_63:15;
  2735. #endif
  2736. } cn68xxp1;
  2737. };
  2738. union cvmx_ciu2_en_ppx_ip3_rml {
  2739. uint64_t u64;
  2740. struct cvmx_ciu2_en_ppx_ip3_rml_s {
  2741. #ifdef __BIG_ENDIAN_BITFIELD
  2742. uint64_t reserved_56_63:8;
  2743. uint64_t trace:4;
  2744. uint64_t reserved_49_51:3;
  2745. uint64_t l2c:1;
  2746. uint64_t reserved_41_47:7;
  2747. uint64_t dfa:1;
  2748. uint64_t reserved_37_39:3;
  2749. uint64_t dpi_dma:1;
  2750. uint64_t reserved_34_35:2;
  2751. uint64_t dpi:1;
  2752. uint64_t sli:1;
  2753. uint64_t reserved_31_31:1;
  2754. uint64_t key:1;
  2755. uint64_t rad:1;
  2756. uint64_t tim:1;
  2757. uint64_t reserved_25_27:3;
  2758. uint64_t zip:1;
  2759. uint64_t reserved_17_23:7;
  2760. uint64_t sso:1;
  2761. uint64_t reserved_8_15:8;
  2762. uint64_t pko:1;
  2763. uint64_t pip:1;
  2764. uint64_t ipd:1;
  2765. uint64_t fpa:1;
  2766. uint64_t reserved_1_3:3;
  2767. uint64_t iob:1;
  2768. #else
  2769. uint64_t iob:1;
  2770. uint64_t reserved_1_3:3;
  2771. uint64_t fpa:1;
  2772. uint64_t ipd:1;
  2773. uint64_t pip:1;
  2774. uint64_t pko:1;
  2775. uint64_t reserved_8_15:8;
  2776. uint64_t sso:1;
  2777. uint64_t reserved_17_23:7;
  2778. uint64_t zip:1;
  2779. uint64_t reserved_25_27:3;
  2780. uint64_t tim:1;
  2781. uint64_t rad:1;
  2782. uint64_t key:1;
  2783. uint64_t reserved_31_31:1;
  2784. uint64_t sli:1;
  2785. uint64_t dpi:1;
  2786. uint64_t reserved_34_35:2;
  2787. uint64_t dpi_dma:1;
  2788. uint64_t reserved_37_39:3;
  2789. uint64_t dfa:1;
  2790. uint64_t reserved_41_47:7;
  2791. uint64_t l2c:1;
  2792. uint64_t reserved_49_51:3;
  2793. uint64_t trace:4;
  2794. uint64_t reserved_56_63:8;
  2795. #endif
  2796. } s;
  2797. struct cvmx_ciu2_en_ppx_ip3_rml_s cn68xx;
  2798. struct cvmx_ciu2_en_ppx_ip3_rml_cn68xxp1 {
  2799. #ifdef __BIG_ENDIAN_BITFIELD
  2800. uint64_t reserved_56_63:8;
  2801. uint64_t trace:4;
  2802. uint64_t reserved_49_51:3;
  2803. uint64_t l2c:1;
  2804. uint64_t reserved_41_47:7;
  2805. uint64_t dfa:1;
  2806. uint64_t reserved_34_39:6;
  2807. uint64_t dpi:1;
  2808. uint64_t sli:1;
  2809. uint64_t reserved_31_31:1;
  2810. uint64_t key:1;
  2811. uint64_t rad:1;
  2812. uint64_t tim:1;
  2813. uint64_t reserved_25_27:3;
  2814. uint64_t zip:1;
  2815. uint64_t reserved_17_23:7;
  2816. uint64_t sso:1;
  2817. uint64_t reserved_8_15:8;
  2818. uint64_t pko:1;
  2819. uint64_t pip:1;
  2820. uint64_t ipd:1;
  2821. uint64_t fpa:1;
  2822. uint64_t reserved_1_3:3;
  2823. uint64_t iob:1;
  2824. #else
  2825. uint64_t iob:1;
  2826. uint64_t reserved_1_3:3;
  2827. uint64_t fpa:1;
  2828. uint64_t ipd:1;
  2829. uint64_t pip:1;
  2830. uint64_t pko:1;
  2831. uint64_t reserved_8_15:8;
  2832. uint64_t sso:1;
  2833. uint64_t reserved_17_23:7;
  2834. uint64_t zip:1;
  2835. uint64_t reserved_25_27:3;
  2836. uint64_t tim:1;
  2837. uint64_t rad:1;
  2838. uint64_t key:1;
  2839. uint64_t reserved_31_31:1;
  2840. uint64_t sli:1;
  2841. uint64_t dpi:1;
  2842. uint64_t reserved_34_39:6;
  2843. uint64_t dfa:1;
  2844. uint64_t reserved_41_47:7;
  2845. uint64_t l2c:1;
  2846. uint64_t reserved_49_51:3;
  2847. uint64_t trace:4;
  2848. uint64_t reserved_56_63:8;
  2849. #endif
  2850. } cn68xxp1;
  2851. };
  2852. union cvmx_ciu2_en_ppx_ip3_rml_w1c {
  2853. uint64_t u64;
  2854. struct cvmx_ciu2_en_ppx_ip3_rml_w1c_s {
  2855. #ifdef __BIG_ENDIAN_BITFIELD
  2856. uint64_t reserved_56_63:8;
  2857. uint64_t trace:4;
  2858. uint64_t reserved_49_51:3;
  2859. uint64_t l2c:1;
  2860. uint64_t reserved_41_47:7;
  2861. uint64_t dfa:1;
  2862. uint64_t reserved_37_39:3;
  2863. uint64_t dpi_dma:1;
  2864. uint64_t reserved_34_35:2;
  2865. uint64_t dpi:1;
  2866. uint64_t sli:1;
  2867. uint64_t reserved_31_31:1;
  2868. uint64_t key:1;
  2869. uint64_t rad:1;
  2870. uint64_t tim:1;
  2871. uint64_t reserved_25_27:3;
  2872. uint64_t zip:1;
  2873. uint64_t reserved_17_23:7;
  2874. uint64_t sso:1;
  2875. uint64_t reserved_8_15:8;
  2876. uint64_t pko:1;
  2877. uint64_t pip:1;
  2878. uint64_t ipd:1;
  2879. uint64_t fpa:1;
  2880. uint64_t reserved_1_3:3;
  2881. uint64_t iob:1;
  2882. #else
  2883. uint64_t iob:1;
  2884. uint64_t reserved_1_3:3;
  2885. uint64_t fpa:1;
  2886. uint64_t ipd:1;
  2887. uint64_t pip:1;
  2888. uint64_t pko:1;
  2889. uint64_t reserved_8_15:8;
  2890. uint64_t sso:1;
  2891. uint64_t reserved_17_23:7;
  2892. uint64_t zip:1;
  2893. uint64_t reserved_25_27:3;
  2894. uint64_t tim:1;
  2895. uint64_t rad:1;
  2896. uint64_t key:1;
  2897. uint64_t reserved_31_31:1;
  2898. uint64_t sli:1;
  2899. uint64_t dpi:1;
  2900. uint64_t reserved_34_35:2;
  2901. uint64_t dpi_dma:1;
  2902. uint64_t reserved_37_39:3;
  2903. uint64_t dfa:1;
  2904. uint64_t reserved_41_47:7;
  2905. uint64_t l2c:1;
  2906. uint64_t reserved_49_51:3;
  2907. uint64_t trace:4;
  2908. uint64_t reserved_56_63:8;
  2909. #endif
  2910. } s;
  2911. struct cvmx_ciu2_en_ppx_ip3_rml_w1c_s cn68xx;
  2912. struct cvmx_ciu2_en_ppx_ip3_rml_w1c_cn68xxp1 {
  2913. #ifdef __BIG_ENDIAN_BITFIELD
  2914. uint64_t reserved_56_63:8;
  2915. uint64_t trace:4;
  2916. uint64_t reserved_49_51:3;
  2917. uint64_t l2c:1;
  2918. uint64_t reserved_41_47:7;
  2919. uint64_t dfa:1;
  2920. uint64_t reserved_34_39:6;
  2921. uint64_t dpi:1;
  2922. uint64_t sli:1;
  2923. uint64_t reserved_31_31:1;
  2924. uint64_t key:1;
  2925. uint64_t rad:1;
  2926. uint64_t tim:1;
  2927. uint64_t reserved_25_27:3;
  2928. uint64_t zip:1;
  2929. uint64_t reserved_17_23:7;
  2930. uint64_t sso:1;
  2931. uint64_t reserved_8_15:8;
  2932. uint64_t pko:1;
  2933. uint64_t pip:1;
  2934. uint64_t ipd:1;
  2935. uint64_t fpa:1;
  2936. uint64_t reserved_1_3:3;
  2937. uint64_t iob:1;
  2938. #else
  2939. uint64_t iob:1;
  2940. uint64_t reserved_1_3:3;
  2941. uint64_t fpa:1;
  2942. uint64_t ipd:1;
  2943. uint64_t pip:1;
  2944. uint64_t pko:1;
  2945. uint64_t reserved_8_15:8;
  2946. uint64_t sso:1;
  2947. uint64_t reserved_17_23:7;
  2948. uint64_t zip:1;
  2949. uint64_t reserved_25_27:3;
  2950. uint64_t tim:1;
  2951. uint64_t rad:1;
  2952. uint64_t key:1;
  2953. uint64_t reserved_31_31:1;
  2954. uint64_t sli:1;
  2955. uint64_t dpi:1;
  2956. uint64_t reserved_34_39:6;
  2957. uint64_t dfa:1;
  2958. uint64_t reserved_41_47:7;
  2959. uint64_t l2c:1;
  2960. uint64_t reserved_49_51:3;
  2961. uint64_t trace:4;
  2962. uint64_t reserved_56_63:8;
  2963. #endif
  2964. } cn68xxp1;
  2965. };
  2966. union cvmx_ciu2_en_ppx_ip3_rml_w1s {
  2967. uint64_t u64;
  2968. struct cvmx_ciu2_en_ppx_ip3_rml_w1s_s {
  2969. #ifdef __BIG_ENDIAN_BITFIELD
  2970. uint64_t reserved_56_63:8;
  2971. uint64_t trace:4;
  2972. uint64_t reserved_49_51:3;
  2973. uint64_t l2c:1;
  2974. uint64_t reserved_41_47:7;
  2975. uint64_t dfa:1;
  2976. uint64_t reserved_37_39:3;
  2977. uint64_t dpi_dma:1;
  2978. uint64_t reserved_34_35:2;
  2979. uint64_t dpi:1;
  2980. uint64_t sli:1;
  2981. uint64_t reserved_31_31:1;
  2982. uint64_t key:1;
  2983. uint64_t rad:1;
  2984. uint64_t tim:1;
  2985. uint64_t reserved_25_27:3;
  2986. uint64_t zip:1;
  2987. uint64_t reserved_17_23:7;
  2988. uint64_t sso:1;
  2989. uint64_t reserved_8_15:8;
  2990. uint64_t pko:1;
  2991. uint64_t pip:1;
  2992. uint64_t ipd:1;
  2993. uint64_t fpa:1;
  2994. uint64_t reserved_1_3:3;
  2995. uint64_t iob:1;
  2996. #else
  2997. uint64_t iob:1;
  2998. uint64_t reserved_1_3:3;
  2999. uint64_t fpa:1;
  3000. uint64_t ipd:1;
  3001. uint64_t pip:1;
  3002. uint64_t pko:1;
  3003. uint64_t reserved_8_15:8;
  3004. uint64_t sso:1;
  3005. uint64_t reserved_17_23:7;
  3006. uint64_t zip:1;
  3007. uint64_t reserved_25_27:3;
  3008. uint64_t tim:1;
  3009. uint64_t rad:1;
  3010. uint64_t key:1;
  3011. uint64_t reserved_31_31:1;
  3012. uint64_t sli:1;
  3013. uint64_t dpi:1;
  3014. uint64_t reserved_34_35:2;
  3015. uint64_t dpi_dma:1;
  3016. uint64_t reserved_37_39:3;
  3017. uint64_t dfa:1;
  3018. uint64_t reserved_41_47:7;
  3019. uint64_t l2c:1;
  3020. uint64_t reserved_49_51:3;
  3021. uint64_t trace:4;
  3022. uint64_t reserved_56_63:8;
  3023. #endif
  3024. } s;
  3025. struct cvmx_ciu2_en_ppx_ip3_rml_w1s_s cn68xx;
  3026. struct cvmx_ciu2_en_ppx_ip3_rml_w1s_cn68xxp1 {
  3027. #ifdef __BIG_ENDIAN_BITFIELD
  3028. uint64_t reserved_56_63:8;
  3029. uint64_t trace:4;
  3030. uint64_t reserved_49_51:3;
  3031. uint64_t l2c:1;
  3032. uint64_t reserved_41_47:7;
  3033. uint64_t dfa:1;
  3034. uint64_t reserved_34_39:6;
  3035. uint64_t dpi:1;
  3036. uint64_t sli:1;
  3037. uint64_t reserved_31_31:1;
  3038. uint64_t key:1;
  3039. uint64_t rad:1;
  3040. uint64_t tim:1;
  3041. uint64_t reserved_25_27:3;
  3042. uint64_t zip:1;
  3043. uint64_t reserved_17_23:7;
  3044. uint64_t sso:1;
  3045. uint64_t reserved_8_15:8;
  3046. uint64_t pko:1;
  3047. uint64_t pip:1;
  3048. uint64_t ipd:1;
  3049. uint64_t fpa:1;
  3050. uint64_t reserved_1_3:3;
  3051. uint64_t iob:1;
  3052. #else
  3053. uint64_t iob:1;
  3054. uint64_t reserved_1_3:3;
  3055. uint64_t fpa:1;
  3056. uint64_t ipd:1;
  3057. uint64_t pip:1;
  3058. uint64_t pko:1;
  3059. uint64_t reserved_8_15:8;
  3060. uint64_t sso:1;
  3061. uint64_t reserved_17_23:7;
  3062. uint64_t zip:1;
  3063. uint64_t reserved_25_27:3;
  3064. uint64_t tim:1;
  3065. uint64_t rad:1;
  3066. uint64_t key:1;
  3067. uint64_t reserved_31_31:1;
  3068. uint64_t sli:1;
  3069. uint64_t dpi:1;
  3070. uint64_t reserved_34_39:6;
  3071. uint64_t dfa:1;
  3072. uint64_t reserved_41_47:7;
  3073. uint64_t l2c:1;
  3074. uint64_t reserved_49_51:3;
  3075. uint64_t trace:4;
  3076. uint64_t reserved_56_63:8;
  3077. #endif
  3078. } cn68xxp1;
  3079. };
  3080. union cvmx_ciu2_en_ppx_ip3_wdog {
  3081. uint64_t u64;
  3082. struct cvmx_ciu2_en_ppx_ip3_wdog_s {
  3083. #ifdef __BIG_ENDIAN_BITFIELD
  3084. uint64_t reserved_32_63:32;
  3085. uint64_t wdog:32;
  3086. #else
  3087. uint64_t wdog:32;
  3088. uint64_t reserved_32_63:32;
  3089. #endif
  3090. } s;
  3091. struct cvmx_ciu2_en_ppx_ip3_wdog_s cn68xx;
  3092. struct cvmx_ciu2_en_ppx_ip3_wdog_s cn68xxp1;
  3093. };
  3094. union cvmx_ciu2_en_ppx_ip3_wdog_w1c {
  3095. uint64_t u64;
  3096. struct cvmx_ciu2_en_ppx_ip3_wdog_w1c_s {
  3097. #ifdef __BIG_ENDIAN_BITFIELD
  3098. uint64_t reserved_32_63:32;
  3099. uint64_t wdog:32;
  3100. #else
  3101. uint64_t wdog:32;
  3102. uint64_t reserved_32_63:32;
  3103. #endif
  3104. } s;
  3105. struct cvmx_ciu2_en_ppx_ip3_wdog_w1c_s cn68xx;
  3106. struct cvmx_ciu2_en_ppx_ip3_wdog_w1c_s cn68xxp1;
  3107. };
  3108. union cvmx_ciu2_en_ppx_ip3_wdog_w1s {
  3109. uint64_t u64;
  3110. struct cvmx_ciu2_en_ppx_ip3_wdog_w1s_s {
  3111. #ifdef __BIG_ENDIAN_BITFIELD
  3112. uint64_t reserved_32_63:32;
  3113. uint64_t wdog:32;
  3114. #else
  3115. uint64_t wdog:32;
  3116. uint64_t reserved_32_63:32;
  3117. #endif
  3118. } s;
  3119. struct cvmx_ciu2_en_ppx_ip3_wdog_w1s_s cn68xx;
  3120. struct cvmx_ciu2_en_ppx_ip3_wdog_w1s_s cn68xxp1;
  3121. };
  3122. union cvmx_ciu2_en_ppx_ip3_wrkq {
  3123. uint64_t u64;
  3124. struct cvmx_ciu2_en_ppx_ip3_wrkq_s {
  3125. #ifdef __BIG_ENDIAN_BITFIELD
  3126. uint64_t workq:64;
  3127. #else
  3128. uint64_t workq:64;
  3129. #endif
  3130. } s;
  3131. struct cvmx_ciu2_en_ppx_ip3_wrkq_s cn68xx;
  3132. struct cvmx_ciu2_en_ppx_ip3_wrkq_s cn68xxp1;
  3133. };
  3134. union cvmx_ciu2_en_ppx_ip3_wrkq_w1c {
  3135. uint64_t u64;
  3136. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1c_s {
  3137. #ifdef __BIG_ENDIAN_BITFIELD
  3138. uint64_t workq:64;
  3139. #else
  3140. uint64_t workq:64;
  3141. #endif
  3142. } s;
  3143. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1c_s cn68xx;
  3144. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1c_s cn68xxp1;
  3145. };
  3146. union cvmx_ciu2_en_ppx_ip3_wrkq_w1s {
  3147. uint64_t u64;
  3148. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1s_s {
  3149. #ifdef __BIG_ENDIAN_BITFIELD
  3150. uint64_t workq:64;
  3151. #else
  3152. uint64_t workq:64;
  3153. #endif
  3154. } s;
  3155. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1s_s cn68xx;
  3156. struct cvmx_ciu2_en_ppx_ip3_wrkq_w1s_s cn68xxp1;
  3157. };
  3158. union cvmx_ciu2_en_ppx_ip4_gpio {
  3159. uint64_t u64;
  3160. struct cvmx_ciu2_en_ppx_ip4_gpio_s {
  3161. #ifdef __BIG_ENDIAN_BITFIELD
  3162. uint64_t reserved_16_63:48;
  3163. uint64_t gpio:16;
  3164. #else
  3165. uint64_t gpio:16;
  3166. uint64_t reserved_16_63:48;
  3167. #endif
  3168. } s;
  3169. struct cvmx_ciu2_en_ppx_ip4_gpio_s cn68xx;
  3170. struct cvmx_ciu2_en_ppx_ip4_gpio_s cn68xxp1;
  3171. };
  3172. union cvmx_ciu2_en_ppx_ip4_gpio_w1c {
  3173. uint64_t u64;
  3174. struct cvmx_ciu2_en_ppx_ip4_gpio_w1c_s {
  3175. #ifdef __BIG_ENDIAN_BITFIELD
  3176. uint64_t reserved_16_63:48;
  3177. uint64_t gpio:16;
  3178. #else
  3179. uint64_t gpio:16;
  3180. uint64_t reserved_16_63:48;
  3181. #endif
  3182. } s;
  3183. struct cvmx_ciu2_en_ppx_ip4_gpio_w1c_s cn68xx;
  3184. struct cvmx_ciu2_en_ppx_ip4_gpio_w1c_s cn68xxp1;
  3185. };
  3186. union cvmx_ciu2_en_ppx_ip4_gpio_w1s {
  3187. uint64_t u64;
  3188. struct cvmx_ciu2_en_ppx_ip4_gpio_w1s_s {
  3189. #ifdef __BIG_ENDIAN_BITFIELD
  3190. uint64_t reserved_16_63:48;
  3191. uint64_t gpio:16;
  3192. #else
  3193. uint64_t gpio:16;
  3194. uint64_t reserved_16_63:48;
  3195. #endif
  3196. } s;
  3197. struct cvmx_ciu2_en_ppx_ip4_gpio_w1s_s cn68xx;
  3198. struct cvmx_ciu2_en_ppx_ip4_gpio_w1s_s cn68xxp1;
  3199. };
  3200. union cvmx_ciu2_en_ppx_ip4_io {
  3201. uint64_t u64;
  3202. struct cvmx_ciu2_en_ppx_ip4_io_s {
  3203. #ifdef __BIG_ENDIAN_BITFIELD
  3204. uint64_t reserved_34_63:30;
  3205. uint64_t pem:2;
  3206. uint64_t reserved_18_31:14;
  3207. uint64_t pci_inta:2;
  3208. uint64_t reserved_13_15:3;
  3209. uint64_t msired:1;
  3210. uint64_t pci_msi:4;
  3211. uint64_t reserved_4_7:4;
  3212. uint64_t pci_intr:4;
  3213. #else
  3214. uint64_t pci_intr:4;
  3215. uint64_t reserved_4_7:4;
  3216. uint64_t pci_msi:4;
  3217. uint64_t msired:1;
  3218. uint64_t reserved_13_15:3;
  3219. uint64_t pci_inta:2;
  3220. uint64_t reserved_18_31:14;
  3221. uint64_t pem:2;
  3222. uint64_t reserved_34_63:30;
  3223. #endif
  3224. } s;
  3225. struct cvmx_ciu2_en_ppx_ip4_io_s cn68xx;
  3226. struct cvmx_ciu2_en_ppx_ip4_io_s cn68xxp1;
  3227. };
  3228. union cvmx_ciu2_en_ppx_ip4_io_w1c {
  3229. uint64_t u64;
  3230. struct cvmx_ciu2_en_ppx_ip4_io_w1c_s {
  3231. #ifdef __BIG_ENDIAN_BITFIELD
  3232. uint64_t reserved_34_63:30;
  3233. uint64_t pem:2;
  3234. uint64_t reserved_18_31:14;
  3235. uint64_t pci_inta:2;
  3236. uint64_t reserved_13_15:3;
  3237. uint64_t msired:1;
  3238. uint64_t pci_msi:4;
  3239. uint64_t reserved_4_7:4;
  3240. uint64_t pci_intr:4;
  3241. #else
  3242. uint64_t pci_intr:4;
  3243. uint64_t reserved_4_7:4;
  3244. uint64_t pci_msi:4;
  3245. uint64_t msired:1;
  3246. uint64_t reserved_13_15:3;
  3247. uint64_t pci_inta:2;
  3248. uint64_t reserved_18_31:14;
  3249. uint64_t pem:2;
  3250. uint64_t reserved_34_63:30;
  3251. #endif
  3252. } s;
  3253. struct cvmx_ciu2_en_ppx_ip4_io_w1c_s cn68xx;
  3254. struct cvmx_ciu2_en_ppx_ip4_io_w1c_s cn68xxp1;
  3255. };
  3256. union cvmx_ciu2_en_ppx_ip4_io_w1s {
  3257. uint64_t u64;
  3258. struct cvmx_ciu2_en_ppx_ip4_io_w1s_s {
  3259. #ifdef __BIG_ENDIAN_BITFIELD
  3260. uint64_t reserved_34_63:30;
  3261. uint64_t pem:2;
  3262. uint64_t reserved_18_31:14;
  3263. uint64_t pci_inta:2;
  3264. uint64_t reserved_13_15:3;
  3265. uint64_t msired:1;
  3266. uint64_t pci_msi:4;
  3267. uint64_t reserved_4_7:4;
  3268. uint64_t pci_intr:4;
  3269. #else
  3270. uint64_t pci_intr:4;
  3271. uint64_t reserved_4_7:4;
  3272. uint64_t pci_msi:4;
  3273. uint64_t msired:1;
  3274. uint64_t reserved_13_15:3;
  3275. uint64_t pci_inta:2;
  3276. uint64_t reserved_18_31:14;
  3277. uint64_t pem:2;
  3278. uint64_t reserved_34_63:30;
  3279. #endif
  3280. } s;
  3281. struct cvmx_ciu2_en_ppx_ip4_io_w1s_s cn68xx;
  3282. struct cvmx_ciu2_en_ppx_ip4_io_w1s_s cn68xxp1;
  3283. };
  3284. union cvmx_ciu2_en_ppx_ip4_mbox {
  3285. uint64_t u64;
  3286. struct cvmx_ciu2_en_ppx_ip4_mbox_s {
  3287. #ifdef __BIG_ENDIAN_BITFIELD
  3288. uint64_t reserved_4_63:60;
  3289. uint64_t mbox:4;
  3290. #else
  3291. uint64_t mbox:4;
  3292. uint64_t reserved_4_63:60;
  3293. #endif
  3294. } s;
  3295. struct cvmx_ciu2_en_ppx_ip4_mbox_s cn68xx;
  3296. struct cvmx_ciu2_en_ppx_ip4_mbox_s cn68xxp1;
  3297. };
  3298. union cvmx_ciu2_en_ppx_ip4_mbox_w1c {
  3299. uint64_t u64;
  3300. struct cvmx_ciu2_en_ppx_ip4_mbox_w1c_s {
  3301. #ifdef __BIG_ENDIAN_BITFIELD
  3302. uint64_t reserved_4_63:60;
  3303. uint64_t mbox:4;
  3304. #else
  3305. uint64_t mbox:4;
  3306. uint64_t reserved_4_63:60;
  3307. #endif
  3308. } s;
  3309. struct cvmx_ciu2_en_ppx_ip4_mbox_w1c_s cn68xx;
  3310. struct cvmx_ciu2_en_ppx_ip4_mbox_w1c_s cn68xxp1;
  3311. };
  3312. union cvmx_ciu2_en_ppx_ip4_mbox_w1s {
  3313. uint64_t u64;
  3314. struct cvmx_ciu2_en_ppx_ip4_mbox_w1s_s {
  3315. #ifdef __BIG_ENDIAN_BITFIELD
  3316. uint64_t reserved_4_63:60;
  3317. uint64_t mbox:4;
  3318. #else
  3319. uint64_t mbox:4;
  3320. uint64_t reserved_4_63:60;
  3321. #endif
  3322. } s;
  3323. struct cvmx_ciu2_en_ppx_ip4_mbox_w1s_s cn68xx;
  3324. struct cvmx_ciu2_en_ppx_ip4_mbox_w1s_s cn68xxp1;
  3325. };
  3326. union cvmx_ciu2_en_ppx_ip4_mem {
  3327. uint64_t u64;
  3328. struct cvmx_ciu2_en_ppx_ip4_mem_s {
  3329. #ifdef __BIG_ENDIAN_BITFIELD
  3330. uint64_t reserved_4_63:60;
  3331. uint64_t lmc:4;
  3332. #else
  3333. uint64_t lmc:4;
  3334. uint64_t reserved_4_63:60;
  3335. #endif
  3336. } s;
  3337. struct cvmx_ciu2_en_ppx_ip4_mem_s cn68xx;
  3338. struct cvmx_ciu2_en_ppx_ip4_mem_s cn68xxp1;
  3339. };
  3340. union cvmx_ciu2_en_ppx_ip4_mem_w1c {
  3341. uint64_t u64;
  3342. struct cvmx_ciu2_en_ppx_ip4_mem_w1c_s {
  3343. #ifdef __BIG_ENDIAN_BITFIELD
  3344. uint64_t reserved_4_63:60;
  3345. uint64_t lmc:4;
  3346. #else
  3347. uint64_t lmc:4;
  3348. uint64_t reserved_4_63:60;
  3349. #endif
  3350. } s;
  3351. struct cvmx_ciu2_en_ppx_ip4_mem_w1c_s cn68xx;
  3352. struct cvmx_ciu2_en_ppx_ip4_mem_w1c_s cn68xxp1;
  3353. };
  3354. union cvmx_ciu2_en_ppx_ip4_mem_w1s {
  3355. uint64_t u64;
  3356. struct cvmx_ciu2_en_ppx_ip4_mem_w1s_s {
  3357. #ifdef __BIG_ENDIAN_BITFIELD
  3358. uint64_t reserved_4_63:60;
  3359. uint64_t lmc:4;
  3360. #else
  3361. uint64_t lmc:4;
  3362. uint64_t reserved_4_63:60;
  3363. #endif
  3364. } s;
  3365. struct cvmx_ciu2_en_ppx_ip4_mem_w1s_s cn68xx;
  3366. struct cvmx_ciu2_en_ppx_ip4_mem_w1s_s cn68xxp1;
  3367. };
  3368. union cvmx_ciu2_en_ppx_ip4_mio {
  3369. uint64_t u64;
  3370. struct cvmx_ciu2_en_ppx_ip4_mio_s {
  3371. #ifdef __BIG_ENDIAN_BITFIELD
  3372. uint64_t rst:1;
  3373. uint64_t reserved_49_62:14;
  3374. uint64_t ptp:1;
  3375. uint64_t reserved_45_47:3;
  3376. uint64_t usb_hci:1;
  3377. uint64_t reserved_41_43:3;
  3378. uint64_t usb_uctl:1;
  3379. uint64_t reserved_38_39:2;
  3380. uint64_t uart:2;
  3381. uint64_t reserved_34_35:2;
  3382. uint64_t twsi:2;
  3383. uint64_t reserved_19_31:13;
  3384. uint64_t bootdma:1;
  3385. uint64_t mio:1;
  3386. uint64_t nand:1;
  3387. uint64_t reserved_12_15:4;
  3388. uint64_t timer:4;
  3389. uint64_t reserved_3_7:5;
  3390. uint64_t ipd_drp:1;
  3391. uint64_t ssoiq:1;
  3392. uint64_t ipdppthr:1;
  3393. #else
  3394. uint64_t ipdppthr:1;
  3395. uint64_t ssoiq:1;
  3396. uint64_t ipd_drp:1;
  3397. uint64_t reserved_3_7:5;
  3398. uint64_t timer:4;
  3399. uint64_t reserved_12_15:4;
  3400. uint64_t nand:1;
  3401. uint64_t mio:1;
  3402. uint64_t bootdma:1;
  3403. uint64_t reserved_19_31:13;
  3404. uint64_t twsi:2;
  3405. uint64_t reserved_34_35:2;
  3406. uint64_t uart:2;
  3407. uint64_t reserved_38_39:2;
  3408. uint64_t usb_uctl:1;
  3409. uint64_t reserved_41_43:3;
  3410. uint64_t usb_hci:1;
  3411. uint64_t reserved_45_47:3;
  3412. uint64_t ptp:1;
  3413. uint64_t reserved_49_62:14;
  3414. uint64_t rst:1;
  3415. #endif
  3416. } s;
  3417. struct cvmx_ciu2_en_ppx_ip4_mio_s cn68xx;
  3418. struct cvmx_ciu2_en_ppx_ip4_mio_s cn68xxp1;
  3419. };
  3420. union cvmx_ciu2_en_ppx_ip4_mio_w1c {
  3421. uint64_t u64;
  3422. struct cvmx_ciu2_en_ppx_ip4_mio_w1c_s {
  3423. #ifdef __BIG_ENDIAN_BITFIELD
  3424. uint64_t rst:1;
  3425. uint64_t reserved_49_62:14;
  3426. uint64_t ptp:1;
  3427. uint64_t reserved_45_47:3;
  3428. uint64_t usb_hci:1;
  3429. uint64_t reserved_41_43:3;
  3430. uint64_t usb_uctl:1;
  3431. uint64_t reserved_38_39:2;
  3432. uint64_t uart:2;
  3433. uint64_t reserved_34_35:2;
  3434. uint64_t twsi:2;
  3435. uint64_t reserved_19_31:13;
  3436. uint64_t bootdma:1;
  3437. uint64_t mio:1;
  3438. uint64_t nand:1;
  3439. uint64_t reserved_12_15:4;
  3440. uint64_t timer:4;
  3441. uint64_t reserved_3_7:5;
  3442. uint64_t ipd_drp:1;
  3443. uint64_t ssoiq:1;
  3444. uint64_t ipdppthr:1;
  3445. #else
  3446. uint64_t ipdppthr:1;
  3447. uint64_t ssoiq:1;
  3448. uint64_t ipd_drp:1;
  3449. uint64_t reserved_3_7:5;
  3450. uint64_t timer:4;
  3451. uint64_t reserved_12_15:4;
  3452. uint64_t nand:1;
  3453. uint64_t mio:1;
  3454. uint64_t bootdma:1;
  3455. uint64_t reserved_19_31:13;
  3456. uint64_t twsi:2;
  3457. uint64_t reserved_34_35:2;
  3458. uint64_t uart:2;
  3459. uint64_t reserved_38_39:2;
  3460. uint64_t usb_uctl:1;
  3461. uint64_t reserved_41_43:3;
  3462. uint64_t usb_hci:1;
  3463. uint64_t reserved_45_47:3;
  3464. uint64_t ptp:1;
  3465. uint64_t reserved_49_62:14;
  3466. uint64_t rst:1;
  3467. #endif
  3468. } s;
  3469. struct cvmx_ciu2_en_ppx_ip4_mio_w1c_s cn68xx;
  3470. struct cvmx_ciu2_en_ppx_ip4_mio_w1c_s cn68xxp1;
  3471. };
  3472. union cvmx_ciu2_en_ppx_ip4_mio_w1s {
  3473. uint64_t u64;
  3474. struct cvmx_ciu2_en_ppx_ip4_mio_w1s_s {
  3475. #ifdef __BIG_ENDIAN_BITFIELD
  3476. uint64_t rst:1;
  3477. uint64_t reserved_49_62:14;
  3478. uint64_t ptp:1;
  3479. uint64_t reserved_45_47:3;
  3480. uint64_t usb_hci:1;
  3481. uint64_t reserved_41_43:3;
  3482. uint64_t usb_uctl:1;
  3483. uint64_t reserved_38_39:2;
  3484. uint64_t uart:2;
  3485. uint64_t reserved_34_35:2;
  3486. uint64_t twsi:2;
  3487. uint64_t reserved_19_31:13;
  3488. uint64_t bootdma:1;
  3489. uint64_t mio:1;
  3490. uint64_t nand:1;
  3491. uint64_t reserved_12_15:4;
  3492. uint64_t timer:4;
  3493. uint64_t reserved_3_7:5;
  3494. uint64_t ipd_drp:1;
  3495. uint64_t ssoiq:1;
  3496. uint64_t ipdppthr:1;
  3497. #else
  3498. uint64_t ipdppthr:1;
  3499. uint64_t ssoiq:1;
  3500. uint64_t ipd_drp:1;
  3501. uint64_t reserved_3_7:5;
  3502. uint64_t timer:4;
  3503. uint64_t reserved_12_15:4;
  3504. uint64_t nand:1;
  3505. uint64_t mio:1;
  3506. uint64_t bootdma:1;
  3507. uint64_t reserved_19_31:13;
  3508. uint64_t twsi:2;
  3509. uint64_t reserved_34_35:2;
  3510. uint64_t uart:2;
  3511. uint64_t reserved_38_39:2;
  3512. uint64_t usb_uctl:1;
  3513. uint64_t reserved_41_43:3;
  3514. uint64_t usb_hci:1;
  3515. uint64_t reserved_45_47:3;
  3516. uint64_t ptp:1;
  3517. uint64_t reserved_49_62:14;
  3518. uint64_t rst:1;
  3519. #endif
  3520. } s;
  3521. struct cvmx_ciu2_en_ppx_ip4_mio_w1s_s cn68xx;
  3522. struct cvmx_ciu2_en_ppx_ip4_mio_w1s_s cn68xxp1;
  3523. };
  3524. union cvmx_ciu2_en_ppx_ip4_pkt {
  3525. uint64_t u64;
  3526. struct cvmx_ciu2_en_ppx_ip4_pkt_s {
  3527. #ifdef __BIG_ENDIAN_BITFIELD
  3528. uint64_t reserved_54_63:10;
  3529. uint64_t ilk_drp:2;
  3530. uint64_t reserved_49_51:3;
  3531. uint64_t ilk:1;
  3532. uint64_t reserved_41_47:7;
  3533. uint64_t mii:1;
  3534. uint64_t reserved_33_39:7;
  3535. uint64_t agl:1;
  3536. uint64_t reserved_13_31:19;
  3537. uint64_t gmx_drp:5;
  3538. uint64_t reserved_5_7:3;
  3539. uint64_t agx:5;
  3540. #else
  3541. uint64_t agx:5;
  3542. uint64_t reserved_5_7:3;
  3543. uint64_t gmx_drp:5;
  3544. uint64_t reserved_13_31:19;
  3545. uint64_t agl:1;
  3546. uint64_t reserved_33_39:7;
  3547. uint64_t mii:1;
  3548. uint64_t reserved_41_47:7;
  3549. uint64_t ilk:1;
  3550. uint64_t reserved_49_51:3;
  3551. uint64_t ilk_drp:2;
  3552. uint64_t reserved_54_63:10;
  3553. #endif
  3554. } s;
  3555. struct cvmx_ciu2_en_ppx_ip4_pkt_s cn68xx;
  3556. struct cvmx_ciu2_en_ppx_ip4_pkt_cn68xxp1 {
  3557. #ifdef __BIG_ENDIAN_BITFIELD
  3558. uint64_t reserved_49_63:15;
  3559. uint64_t ilk:1;
  3560. uint64_t reserved_41_47:7;
  3561. uint64_t mii:1;
  3562. uint64_t reserved_33_39:7;
  3563. uint64_t agl:1;
  3564. uint64_t reserved_13_31:19;
  3565. uint64_t gmx_drp:5;
  3566. uint64_t reserved_5_7:3;
  3567. uint64_t agx:5;
  3568. #else
  3569. uint64_t agx:5;
  3570. uint64_t reserved_5_7:3;
  3571. uint64_t gmx_drp:5;
  3572. uint64_t reserved_13_31:19;
  3573. uint64_t agl:1;
  3574. uint64_t reserved_33_39:7;
  3575. uint64_t mii:1;
  3576. uint64_t reserved_41_47:7;
  3577. uint64_t ilk:1;
  3578. uint64_t reserved_49_63:15;
  3579. #endif
  3580. } cn68xxp1;
  3581. };
  3582. union cvmx_ciu2_en_ppx_ip4_pkt_w1c {
  3583. uint64_t u64;
  3584. struct cvmx_ciu2_en_ppx_ip4_pkt_w1c_s {
  3585. #ifdef __BIG_ENDIAN_BITFIELD
  3586. uint64_t reserved_54_63:10;
  3587. uint64_t ilk_drp:2;
  3588. uint64_t reserved_49_51:3;
  3589. uint64_t ilk:1;
  3590. uint64_t reserved_41_47:7;
  3591. uint64_t mii:1;
  3592. uint64_t reserved_33_39:7;
  3593. uint64_t agl:1;
  3594. uint64_t reserved_13_31:19;
  3595. uint64_t gmx_drp:5;
  3596. uint64_t reserved_5_7:3;
  3597. uint64_t agx:5;
  3598. #else
  3599. uint64_t agx:5;
  3600. uint64_t reserved_5_7:3;
  3601. uint64_t gmx_drp:5;
  3602. uint64_t reserved_13_31:19;
  3603. uint64_t agl:1;
  3604. uint64_t reserved_33_39:7;
  3605. uint64_t mii:1;
  3606. uint64_t reserved_41_47:7;
  3607. uint64_t ilk:1;
  3608. uint64_t reserved_49_51:3;
  3609. uint64_t ilk_drp:2;
  3610. uint64_t reserved_54_63:10;
  3611. #endif
  3612. } s;
  3613. struct cvmx_ciu2_en_ppx_ip4_pkt_w1c_s cn68xx;
  3614. struct cvmx_ciu2_en_ppx_ip4_pkt_w1c_cn68xxp1 {
  3615. #ifdef __BIG_ENDIAN_BITFIELD
  3616. uint64_t reserved_49_63:15;
  3617. uint64_t ilk:1;
  3618. uint64_t reserved_41_47:7;
  3619. uint64_t mii:1;
  3620. uint64_t reserved_33_39:7;
  3621. uint64_t agl:1;
  3622. uint64_t reserved_13_31:19;
  3623. uint64_t gmx_drp:5;
  3624. uint64_t reserved_5_7:3;
  3625. uint64_t agx:5;
  3626. #else
  3627. uint64_t agx:5;
  3628. uint64_t reserved_5_7:3;
  3629. uint64_t gmx_drp:5;
  3630. uint64_t reserved_13_31:19;
  3631. uint64_t agl:1;
  3632. uint64_t reserved_33_39:7;
  3633. uint64_t mii:1;
  3634. uint64_t reserved_41_47:7;
  3635. uint64_t ilk:1;
  3636. uint64_t reserved_49_63:15;
  3637. #endif
  3638. } cn68xxp1;
  3639. };
  3640. union cvmx_ciu2_en_ppx_ip4_pkt_w1s {
  3641. uint64_t u64;
  3642. struct cvmx_ciu2_en_ppx_ip4_pkt_w1s_s {
  3643. #ifdef __BIG_ENDIAN_BITFIELD
  3644. uint64_t reserved_54_63:10;
  3645. uint64_t ilk_drp:2;
  3646. uint64_t reserved_49_51:3;
  3647. uint64_t ilk:1;
  3648. uint64_t reserved_41_47:7;
  3649. uint64_t mii:1;
  3650. uint64_t reserved_33_39:7;
  3651. uint64_t agl:1;
  3652. uint64_t reserved_13_31:19;
  3653. uint64_t gmx_drp:5;
  3654. uint64_t reserved_5_7:3;
  3655. uint64_t agx:5;
  3656. #else
  3657. uint64_t agx:5;
  3658. uint64_t reserved_5_7:3;
  3659. uint64_t gmx_drp:5;
  3660. uint64_t reserved_13_31:19;
  3661. uint64_t agl:1;
  3662. uint64_t reserved_33_39:7;
  3663. uint64_t mii:1;
  3664. uint64_t reserved_41_47:7;
  3665. uint64_t ilk:1;
  3666. uint64_t reserved_49_51:3;
  3667. uint64_t ilk_drp:2;
  3668. uint64_t reserved_54_63:10;
  3669. #endif
  3670. } s;
  3671. struct cvmx_ciu2_en_ppx_ip4_pkt_w1s_s cn68xx;
  3672. struct cvmx_ciu2_en_ppx_ip4_pkt_w1s_cn68xxp1 {
  3673. #ifdef __BIG_ENDIAN_BITFIELD
  3674. uint64_t reserved_49_63:15;
  3675. uint64_t ilk:1;
  3676. uint64_t reserved_41_47:7;
  3677. uint64_t mii:1;
  3678. uint64_t reserved_33_39:7;
  3679. uint64_t agl:1;
  3680. uint64_t reserved_13_31:19;
  3681. uint64_t gmx_drp:5;
  3682. uint64_t reserved_5_7:3;
  3683. uint64_t agx:5;
  3684. #else
  3685. uint64_t agx:5;
  3686. uint64_t reserved_5_7:3;
  3687. uint64_t gmx_drp:5;
  3688. uint64_t reserved_13_31:19;
  3689. uint64_t agl:1;
  3690. uint64_t reserved_33_39:7;
  3691. uint64_t mii:1;
  3692. uint64_t reserved_41_47:7;
  3693. uint64_t ilk:1;
  3694. uint64_t reserved_49_63:15;
  3695. #endif
  3696. } cn68xxp1;
  3697. };
  3698. union cvmx_ciu2_en_ppx_ip4_rml {
  3699. uint64_t u64;
  3700. struct cvmx_ciu2_en_ppx_ip4_rml_s {
  3701. #ifdef __BIG_ENDIAN_BITFIELD
  3702. uint64_t reserved_56_63:8;
  3703. uint64_t trace:4;
  3704. uint64_t reserved_49_51:3;
  3705. uint64_t l2c:1;
  3706. uint64_t reserved_41_47:7;
  3707. uint64_t dfa:1;
  3708. uint64_t reserved_37_39:3;
  3709. uint64_t dpi_dma:1;
  3710. uint64_t reserved_34_35:2;
  3711. uint64_t dpi:1;
  3712. uint64_t sli:1;
  3713. uint64_t reserved_31_31:1;
  3714. uint64_t key:1;
  3715. uint64_t rad:1;
  3716. uint64_t tim:1;
  3717. uint64_t reserved_25_27:3;
  3718. uint64_t zip:1;
  3719. uint64_t reserved_17_23:7;
  3720. uint64_t sso:1;
  3721. uint64_t reserved_8_15:8;
  3722. uint64_t pko:1;
  3723. uint64_t pip:1;
  3724. uint64_t ipd:1;
  3725. uint64_t fpa:1;
  3726. uint64_t reserved_1_3:3;
  3727. uint64_t iob:1;
  3728. #else
  3729. uint64_t iob:1;
  3730. uint64_t reserved_1_3:3;
  3731. uint64_t fpa:1;
  3732. uint64_t ipd:1;
  3733. uint64_t pip:1;
  3734. uint64_t pko:1;
  3735. uint64_t reserved_8_15:8;
  3736. uint64_t sso:1;
  3737. uint64_t reserved_17_23:7;
  3738. uint64_t zip:1;
  3739. uint64_t reserved_25_27:3;
  3740. uint64_t tim:1;
  3741. uint64_t rad:1;
  3742. uint64_t key:1;
  3743. uint64_t reserved_31_31:1;
  3744. uint64_t sli:1;
  3745. uint64_t dpi:1;
  3746. uint64_t reserved_34_35:2;
  3747. uint64_t dpi_dma:1;
  3748. uint64_t reserved_37_39:3;
  3749. uint64_t dfa:1;
  3750. uint64_t reserved_41_47:7;
  3751. uint64_t l2c:1;
  3752. uint64_t reserved_49_51:3;
  3753. uint64_t trace:4;
  3754. uint64_t reserved_56_63:8;
  3755. #endif
  3756. } s;
  3757. struct cvmx_ciu2_en_ppx_ip4_rml_s cn68xx;
  3758. struct cvmx_ciu2_en_ppx_ip4_rml_cn68xxp1 {
  3759. #ifdef __BIG_ENDIAN_BITFIELD
  3760. uint64_t reserved_56_63:8;
  3761. uint64_t trace:4;
  3762. uint64_t reserved_49_51:3;
  3763. uint64_t l2c:1;
  3764. uint64_t reserved_41_47:7;
  3765. uint64_t dfa:1;
  3766. uint64_t reserved_34_39:6;
  3767. uint64_t dpi:1;
  3768. uint64_t sli:1;
  3769. uint64_t reserved_31_31:1;
  3770. uint64_t key:1;
  3771. uint64_t rad:1;
  3772. uint64_t tim:1;
  3773. uint64_t reserved_25_27:3;
  3774. uint64_t zip:1;
  3775. uint64_t reserved_17_23:7;
  3776. uint64_t sso:1;
  3777. uint64_t reserved_8_15:8;
  3778. uint64_t pko:1;
  3779. uint64_t pip:1;
  3780. uint64_t ipd:1;
  3781. uint64_t fpa:1;
  3782. uint64_t reserved_1_3:3;
  3783. uint64_t iob:1;
  3784. #else
  3785. uint64_t iob:1;
  3786. uint64_t reserved_1_3:3;
  3787. uint64_t fpa:1;
  3788. uint64_t ipd:1;
  3789. uint64_t pip:1;
  3790. uint64_t pko:1;
  3791. uint64_t reserved_8_15:8;
  3792. uint64_t sso:1;
  3793. uint64_t reserved_17_23:7;
  3794. uint64_t zip:1;
  3795. uint64_t reserved_25_27:3;
  3796. uint64_t tim:1;
  3797. uint64_t rad:1;
  3798. uint64_t key:1;
  3799. uint64_t reserved_31_31:1;
  3800. uint64_t sli:1;
  3801. uint64_t dpi:1;
  3802. uint64_t reserved_34_39:6;
  3803. uint64_t dfa:1;
  3804. uint64_t reserved_41_47:7;
  3805. uint64_t l2c:1;
  3806. uint64_t reserved_49_51:3;
  3807. uint64_t trace:4;
  3808. uint64_t reserved_56_63:8;
  3809. #endif
  3810. } cn68xxp1;
  3811. };
  3812. union cvmx_ciu2_en_ppx_ip4_rml_w1c {
  3813. uint64_t u64;
  3814. struct cvmx_ciu2_en_ppx_ip4_rml_w1c_s {
  3815. #ifdef __BIG_ENDIAN_BITFIELD
  3816. uint64_t reserved_56_63:8;
  3817. uint64_t trace:4;
  3818. uint64_t reserved_49_51:3;
  3819. uint64_t l2c:1;
  3820. uint64_t reserved_41_47:7;
  3821. uint64_t dfa:1;
  3822. uint64_t reserved_37_39:3;
  3823. uint64_t dpi_dma:1;
  3824. uint64_t reserved_34_35:2;
  3825. uint64_t dpi:1;
  3826. uint64_t sli:1;
  3827. uint64_t reserved_31_31:1;
  3828. uint64_t key:1;
  3829. uint64_t rad:1;
  3830. uint64_t tim:1;
  3831. uint64_t reserved_25_27:3;
  3832. uint64_t zip:1;
  3833. uint64_t reserved_17_23:7;
  3834. uint64_t sso:1;
  3835. uint64_t reserved_8_15:8;
  3836. uint64_t pko:1;
  3837. uint64_t pip:1;
  3838. uint64_t ipd:1;
  3839. uint64_t fpa:1;
  3840. uint64_t reserved_1_3:3;
  3841. uint64_t iob:1;
  3842. #else
  3843. uint64_t iob:1;
  3844. uint64_t reserved_1_3:3;
  3845. uint64_t fpa:1;
  3846. uint64_t ipd:1;
  3847. uint64_t pip:1;
  3848. uint64_t pko:1;
  3849. uint64_t reserved_8_15:8;
  3850. uint64_t sso:1;
  3851. uint64_t reserved_17_23:7;
  3852. uint64_t zip:1;
  3853. uint64_t reserved_25_27:3;
  3854. uint64_t tim:1;
  3855. uint64_t rad:1;
  3856. uint64_t key:1;
  3857. uint64_t reserved_31_31:1;
  3858. uint64_t sli:1;
  3859. uint64_t dpi:1;
  3860. uint64_t reserved_34_35:2;
  3861. uint64_t dpi_dma:1;
  3862. uint64_t reserved_37_39:3;
  3863. uint64_t dfa:1;
  3864. uint64_t reserved_41_47:7;
  3865. uint64_t l2c:1;
  3866. uint64_t reserved_49_51:3;
  3867. uint64_t trace:4;
  3868. uint64_t reserved_56_63:8;
  3869. #endif
  3870. } s;
  3871. struct cvmx_ciu2_en_ppx_ip4_rml_w1c_s cn68xx;
  3872. struct cvmx_ciu2_en_ppx_ip4_rml_w1c_cn68xxp1 {
  3873. #ifdef __BIG_ENDIAN_BITFIELD
  3874. uint64_t reserved_56_63:8;
  3875. uint64_t trace:4;
  3876. uint64_t reserved_49_51:3;
  3877. uint64_t l2c:1;
  3878. uint64_t reserved_41_47:7;
  3879. uint64_t dfa:1;
  3880. uint64_t reserved_34_39:6;
  3881. uint64_t dpi:1;
  3882. uint64_t sli:1;
  3883. uint64_t reserved_31_31:1;
  3884. uint64_t key:1;
  3885. uint64_t rad:1;
  3886. uint64_t tim:1;
  3887. uint64_t reserved_25_27:3;
  3888. uint64_t zip:1;
  3889. uint64_t reserved_17_23:7;
  3890. uint64_t sso:1;
  3891. uint64_t reserved_8_15:8;
  3892. uint64_t pko:1;
  3893. uint64_t pip:1;
  3894. uint64_t ipd:1;
  3895. uint64_t fpa:1;
  3896. uint64_t reserved_1_3:3;
  3897. uint64_t iob:1;
  3898. #else
  3899. uint64_t iob:1;
  3900. uint64_t reserved_1_3:3;
  3901. uint64_t fpa:1;
  3902. uint64_t ipd:1;
  3903. uint64_t pip:1;
  3904. uint64_t pko:1;
  3905. uint64_t reserved_8_15:8;
  3906. uint64_t sso:1;
  3907. uint64_t reserved_17_23:7;
  3908. uint64_t zip:1;
  3909. uint64_t reserved_25_27:3;
  3910. uint64_t tim:1;
  3911. uint64_t rad:1;
  3912. uint64_t key:1;
  3913. uint64_t reserved_31_31:1;
  3914. uint64_t sli:1;
  3915. uint64_t dpi:1;
  3916. uint64_t reserved_34_39:6;
  3917. uint64_t dfa:1;
  3918. uint64_t reserved_41_47:7;
  3919. uint64_t l2c:1;
  3920. uint64_t reserved_49_51:3;
  3921. uint64_t trace:4;
  3922. uint64_t reserved_56_63:8;
  3923. #endif
  3924. } cn68xxp1;
  3925. };
  3926. union cvmx_ciu2_en_ppx_ip4_rml_w1s {
  3927. uint64_t u64;
  3928. struct cvmx_ciu2_en_ppx_ip4_rml_w1s_s {
  3929. #ifdef __BIG_ENDIAN_BITFIELD
  3930. uint64_t reserved_56_63:8;
  3931. uint64_t trace:4;
  3932. uint64_t reserved_49_51:3;
  3933. uint64_t l2c:1;
  3934. uint64_t reserved_41_47:7;
  3935. uint64_t dfa:1;
  3936. uint64_t reserved_37_39:3;
  3937. uint64_t dpi_dma:1;
  3938. uint64_t reserved_34_35:2;
  3939. uint64_t dpi:1;
  3940. uint64_t sli:1;
  3941. uint64_t reserved_31_31:1;
  3942. uint64_t key:1;
  3943. uint64_t rad:1;
  3944. uint64_t tim:1;
  3945. uint64_t reserved_25_27:3;
  3946. uint64_t zip:1;
  3947. uint64_t reserved_17_23:7;
  3948. uint64_t sso:1;
  3949. uint64_t reserved_8_15:8;
  3950. uint64_t pko:1;
  3951. uint64_t pip:1;
  3952. uint64_t ipd:1;
  3953. uint64_t fpa:1;
  3954. uint64_t reserved_1_3:3;
  3955. uint64_t iob:1;
  3956. #else
  3957. uint64_t iob:1;
  3958. uint64_t reserved_1_3:3;
  3959. uint64_t fpa:1;
  3960. uint64_t ipd:1;
  3961. uint64_t pip:1;
  3962. uint64_t pko:1;
  3963. uint64_t reserved_8_15:8;
  3964. uint64_t sso:1;
  3965. uint64_t reserved_17_23:7;
  3966. uint64_t zip:1;
  3967. uint64_t reserved_25_27:3;
  3968. uint64_t tim:1;
  3969. uint64_t rad:1;
  3970. uint64_t key:1;
  3971. uint64_t reserved_31_31:1;
  3972. uint64_t sli:1;
  3973. uint64_t dpi:1;
  3974. uint64_t reserved_34_35:2;
  3975. uint64_t dpi_dma:1;
  3976. uint64_t reserved_37_39:3;
  3977. uint64_t dfa:1;
  3978. uint64_t reserved_41_47:7;
  3979. uint64_t l2c:1;
  3980. uint64_t reserved_49_51:3;
  3981. uint64_t trace:4;
  3982. uint64_t reserved_56_63:8;
  3983. #endif
  3984. } s;
  3985. struct cvmx_ciu2_en_ppx_ip4_rml_w1s_s cn68xx;
  3986. struct cvmx_ciu2_en_ppx_ip4_rml_w1s_cn68xxp1 {
  3987. #ifdef __BIG_ENDIAN_BITFIELD
  3988. uint64_t reserved_56_63:8;
  3989. uint64_t trace:4;
  3990. uint64_t reserved_49_51:3;
  3991. uint64_t l2c:1;
  3992. uint64_t reserved_41_47:7;
  3993. uint64_t dfa:1;
  3994. uint64_t reserved_34_39:6;
  3995. uint64_t dpi:1;
  3996. uint64_t sli:1;
  3997. uint64_t reserved_31_31:1;
  3998. uint64_t key:1;
  3999. uint64_t rad:1;
  4000. uint64_t tim:1;
  4001. uint64_t reserved_25_27:3;
  4002. uint64_t zip:1;
  4003. uint64_t reserved_17_23:7;
  4004. uint64_t sso:1;
  4005. uint64_t reserved_8_15:8;
  4006. uint64_t pko:1;
  4007. uint64_t pip:1;
  4008. uint64_t ipd:1;
  4009. uint64_t fpa:1;
  4010. uint64_t reserved_1_3:3;
  4011. uint64_t iob:1;
  4012. #else
  4013. uint64_t iob:1;
  4014. uint64_t reserved_1_3:3;
  4015. uint64_t fpa:1;
  4016. uint64_t ipd:1;
  4017. uint64_t pip:1;
  4018. uint64_t pko:1;
  4019. uint64_t reserved_8_15:8;
  4020. uint64_t sso:1;
  4021. uint64_t reserved_17_23:7;
  4022. uint64_t zip:1;
  4023. uint64_t reserved_25_27:3;
  4024. uint64_t tim:1;
  4025. uint64_t rad:1;
  4026. uint64_t key:1;
  4027. uint64_t reserved_31_31:1;
  4028. uint64_t sli:1;
  4029. uint64_t dpi:1;
  4030. uint64_t reserved_34_39:6;
  4031. uint64_t dfa:1;
  4032. uint64_t reserved_41_47:7;
  4033. uint64_t l2c:1;
  4034. uint64_t reserved_49_51:3;
  4035. uint64_t trace:4;
  4036. uint64_t reserved_56_63:8;
  4037. #endif
  4038. } cn68xxp1;
  4039. };
  4040. union cvmx_ciu2_en_ppx_ip4_wdog {
  4041. uint64_t u64;
  4042. struct cvmx_ciu2_en_ppx_ip4_wdog_s {
  4043. #ifdef __BIG_ENDIAN_BITFIELD
  4044. uint64_t reserved_32_63:32;
  4045. uint64_t wdog:32;
  4046. #else
  4047. uint64_t wdog:32;
  4048. uint64_t reserved_32_63:32;
  4049. #endif
  4050. } s;
  4051. struct cvmx_ciu2_en_ppx_ip4_wdog_s cn68xx;
  4052. struct cvmx_ciu2_en_ppx_ip4_wdog_s cn68xxp1;
  4053. };
  4054. union cvmx_ciu2_en_ppx_ip4_wdog_w1c {
  4055. uint64_t u64;
  4056. struct cvmx_ciu2_en_ppx_ip4_wdog_w1c_s {
  4057. #ifdef __BIG_ENDIAN_BITFIELD
  4058. uint64_t reserved_32_63:32;
  4059. uint64_t wdog:32;
  4060. #else
  4061. uint64_t wdog:32;
  4062. uint64_t reserved_32_63:32;
  4063. #endif
  4064. } s;
  4065. struct cvmx_ciu2_en_ppx_ip4_wdog_w1c_s cn68xx;
  4066. struct cvmx_ciu2_en_ppx_ip4_wdog_w1c_s cn68xxp1;
  4067. };
  4068. union cvmx_ciu2_en_ppx_ip4_wdog_w1s {
  4069. uint64_t u64;
  4070. struct cvmx_ciu2_en_ppx_ip4_wdog_w1s_s {
  4071. #ifdef __BIG_ENDIAN_BITFIELD
  4072. uint64_t reserved_32_63:32;
  4073. uint64_t wdog:32;
  4074. #else
  4075. uint64_t wdog:32;
  4076. uint64_t reserved_32_63:32;
  4077. #endif
  4078. } s;
  4079. struct cvmx_ciu2_en_ppx_ip4_wdog_w1s_s cn68xx;
  4080. struct cvmx_ciu2_en_ppx_ip4_wdog_w1s_s cn68xxp1;
  4081. };
  4082. union cvmx_ciu2_en_ppx_ip4_wrkq {
  4083. uint64_t u64;
  4084. struct cvmx_ciu2_en_ppx_ip4_wrkq_s {
  4085. #ifdef __BIG_ENDIAN_BITFIELD
  4086. uint64_t workq:64;
  4087. #else
  4088. uint64_t workq:64;
  4089. #endif
  4090. } s;
  4091. struct cvmx_ciu2_en_ppx_ip4_wrkq_s cn68xx;
  4092. struct cvmx_ciu2_en_ppx_ip4_wrkq_s cn68xxp1;
  4093. };
  4094. union cvmx_ciu2_en_ppx_ip4_wrkq_w1c {
  4095. uint64_t u64;
  4096. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1c_s {
  4097. #ifdef __BIG_ENDIAN_BITFIELD
  4098. uint64_t workq:64;
  4099. #else
  4100. uint64_t workq:64;
  4101. #endif
  4102. } s;
  4103. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1c_s cn68xx;
  4104. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1c_s cn68xxp1;
  4105. };
  4106. union cvmx_ciu2_en_ppx_ip4_wrkq_w1s {
  4107. uint64_t u64;
  4108. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1s_s {
  4109. #ifdef __BIG_ENDIAN_BITFIELD
  4110. uint64_t workq:64;
  4111. #else
  4112. uint64_t workq:64;
  4113. #endif
  4114. } s;
  4115. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1s_s cn68xx;
  4116. struct cvmx_ciu2_en_ppx_ip4_wrkq_w1s_s cn68xxp1;
  4117. };
  4118. union cvmx_ciu2_intr_ciu_ready {
  4119. uint64_t u64;
  4120. struct cvmx_ciu2_intr_ciu_ready_s {
  4121. #ifdef __BIG_ENDIAN_BITFIELD
  4122. uint64_t reserved_1_63:63;
  4123. uint64_t ready:1;
  4124. #else
  4125. uint64_t ready:1;
  4126. uint64_t reserved_1_63:63;
  4127. #endif
  4128. } s;
  4129. struct cvmx_ciu2_intr_ciu_ready_s cn68xx;
  4130. struct cvmx_ciu2_intr_ciu_ready_s cn68xxp1;
  4131. };
  4132. union cvmx_ciu2_intr_ram_ecc_ctl {
  4133. uint64_t u64;
  4134. struct cvmx_ciu2_intr_ram_ecc_ctl_s {
  4135. #ifdef __BIG_ENDIAN_BITFIELD
  4136. uint64_t reserved_3_63:61;
  4137. uint64_t flip_synd:2;
  4138. uint64_t ecc_ena:1;
  4139. #else
  4140. uint64_t ecc_ena:1;
  4141. uint64_t flip_synd:2;
  4142. uint64_t reserved_3_63:61;
  4143. #endif
  4144. } s;
  4145. struct cvmx_ciu2_intr_ram_ecc_ctl_s cn68xx;
  4146. struct cvmx_ciu2_intr_ram_ecc_ctl_s cn68xxp1;
  4147. };
  4148. union cvmx_ciu2_intr_ram_ecc_st {
  4149. uint64_t u64;
  4150. struct cvmx_ciu2_intr_ram_ecc_st_s {
  4151. #ifdef __BIG_ENDIAN_BITFIELD
  4152. uint64_t reserved_23_63:41;
  4153. uint64_t addr:7;
  4154. uint64_t reserved_13_15:3;
  4155. uint64_t syndrom:9;
  4156. uint64_t reserved_2_3:2;
  4157. uint64_t dbe:1;
  4158. uint64_t sbe:1;
  4159. #else
  4160. uint64_t sbe:1;
  4161. uint64_t dbe:1;
  4162. uint64_t reserved_2_3:2;
  4163. uint64_t syndrom:9;
  4164. uint64_t reserved_13_15:3;
  4165. uint64_t addr:7;
  4166. uint64_t reserved_23_63:41;
  4167. #endif
  4168. } s;
  4169. struct cvmx_ciu2_intr_ram_ecc_st_s cn68xx;
  4170. struct cvmx_ciu2_intr_ram_ecc_st_s cn68xxp1;
  4171. };
  4172. union cvmx_ciu2_intr_slowdown {
  4173. uint64_t u64;
  4174. struct cvmx_ciu2_intr_slowdown_s {
  4175. #ifdef __BIG_ENDIAN_BITFIELD
  4176. uint64_t reserved_3_63:61;
  4177. uint64_t ctl:3;
  4178. #else
  4179. uint64_t ctl:3;
  4180. uint64_t reserved_3_63:61;
  4181. #endif
  4182. } s;
  4183. struct cvmx_ciu2_intr_slowdown_s cn68xx;
  4184. struct cvmx_ciu2_intr_slowdown_s cn68xxp1;
  4185. };
  4186. union cvmx_ciu2_msi_rcvx {
  4187. uint64_t u64;
  4188. struct cvmx_ciu2_msi_rcvx_s {
  4189. #ifdef __BIG_ENDIAN_BITFIELD
  4190. uint64_t reserved_1_63:63;
  4191. uint64_t msi_rcv:1;
  4192. #else
  4193. uint64_t msi_rcv:1;
  4194. uint64_t reserved_1_63:63;
  4195. #endif
  4196. } s;
  4197. struct cvmx_ciu2_msi_rcvx_s cn68xx;
  4198. struct cvmx_ciu2_msi_rcvx_s cn68xxp1;
  4199. };
  4200. union cvmx_ciu2_msi_selx {
  4201. uint64_t u64;
  4202. struct cvmx_ciu2_msi_selx_s {
  4203. #ifdef __BIG_ENDIAN_BITFIELD
  4204. uint64_t reserved_13_63:51;
  4205. uint64_t pp_num:5;
  4206. uint64_t reserved_6_7:2;
  4207. uint64_t ip_num:2;
  4208. uint64_t reserved_1_3:3;
  4209. uint64_t en:1;
  4210. #else
  4211. uint64_t en:1;
  4212. uint64_t reserved_1_3:3;
  4213. uint64_t ip_num:2;
  4214. uint64_t reserved_6_7:2;
  4215. uint64_t pp_num:5;
  4216. uint64_t reserved_13_63:51;
  4217. #endif
  4218. } s;
  4219. struct cvmx_ciu2_msi_selx_s cn68xx;
  4220. struct cvmx_ciu2_msi_selx_s cn68xxp1;
  4221. };
  4222. union cvmx_ciu2_msired_ppx_ip2 {
  4223. uint64_t u64;
  4224. struct cvmx_ciu2_msired_ppx_ip2_s {
  4225. #ifdef __BIG_ENDIAN_BITFIELD
  4226. uint64_t reserved_21_63:43;
  4227. uint64_t intr:1;
  4228. uint64_t reserved_17_19:3;
  4229. uint64_t newint:1;
  4230. uint64_t reserved_8_15:8;
  4231. uint64_t msi_num:8;
  4232. #else
  4233. uint64_t msi_num:8;
  4234. uint64_t reserved_8_15:8;
  4235. uint64_t newint:1;
  4236. uint64_t reserved_17_19:3;
  4237. uint64_t intr:1;
  4238. uint64_t reserved_21_63:43;
  4239. #endif
  4240. } s;
  4241. struct cvmx_ciu2_msired_ppx_ip2_s cn68xx;
  4242. struct cvmx_ciu2_msired_ppx_ip2_s cn68xxp1;
  4243. };
  4244. union cvmx_ciu2_msired_ppx_ip3 {
  4245. uint64_t u64;
  4246. struct cvmx_ciu2_msired_ppx_ip3_s {
  4247. #ifdef __BIG_ENDIAN_BITFIELD
  4248. uint64_t reserved_21_63:43;
  4249. uint64_t intr:1;
  4250. uint64_t reserved_17_19:3;
  4251. uint64_t newint:1;
  4252. uint64_t reserved_8_15:8;
  4253. uint64_t msi_num:8;
  4254. #else
  4255. uint64_t msi_num:8;
  4256. uint64_t reserved_8_15:8;
  4257. uint64_t newint:1;
  4258. uint64_t reserved_17_19:3;
  4259. uint64_t intr:1;
  4260. uint64_t reserved_21_63:43;
  4261. #endif
  4262. } s;
  4263. struct cvmx_ciu2_msired_ppx_ip3_s cn68xx;
  4264. struct cvmx_ciu2_msired_ppx_ip3_s cn68xxp1;
  4265. };
  4266. union cvmx_ciu2_msired_ppx_ip4 {
  4267. uint64_t u64;
  4268. struct cvmx_ciu2_msired_ppx_ip4_s {
  4269. #ifdef __BIG_ENDIAN_BITFIELD
  4270. uint64_t reserved_21_63:43;
  4271. uint64_t intr:1;
  4272. uint64_t reserved_17_19:3;
  4273. uint64_t newint:1;
  4274. uint64_t reserved_8_15:8;
  4275. uint64_t msi_num:8;
  4276. #else
  4277. uint64_t msi_num:8;
  4278. uint64_t reserved_8_15:8;
  4279. uint64_t newint:1;
  4280. uint64_t reserved_17_19:3;
  4281. uint64_t intr:1;
  4282. uint64_t reserved_21_63:43;
  4283. #endif
  4284. } s;
  4285. struct cvmx_ciu2_msired_ppx_ip4_s cn68xx;
  4286. struct cvmx_ciu2_msired_ppx_ip4_s cn68xxp1;
  4287. };
  4288. union cvmx_ciu2_raw_iox_int_gpio {
  4289. uint64_t u64;
  4290. struct cvmx_ciu2_raw_iox_int_gpio_s {
  4291. #ifdef __BIG_ENDIAN_BITFIELD
  4292. uint64_t reserved_16_63:48;
  4293. uint64_t gpio:16;
  4294. #else
  4295. uint64_t gpio:16;
  4296. uint64_t reserved_16_63:48;
  4297. #endif
  4298. } s;
  4299. struct cvmx_ciu2_raw_iox_int_gpio_s cn68xx;
  4300. struct cvmx_ciu2_raw_iox_int_gpio_s cn68xxp1;
  4301. };
  4302. union cvmx_ciu2_raw_iox_int_io {
  4303. uint64_t u64;
  4304. struct cvmx_ciu2_raw_iox_int_io_s {
  4305. #ifdef __BIG_ENDIAN_BITFIELD
  4306. uint64_t reserved_34_63:30;
  4307. uint64_t pem:2;
  4308. uint64_t reserved_18_31:14;
  4309. uint64_t pci_inta:2;
  4310. uint64_t reserved_13_15:3;
  4311. uint64_t msired:1;
  4312. uint64_t pci_msi:4;
  4313. uint64_t reserved_4_7:4;
  4314. uint64_t pci_intr:4;
  4315. #else
  4316. uint64_t pci_intr:4;
  4317. uint64_t reserved_4_7:4;
  4318. uint64_t pci_msi:4;
  4319. uint64_t msired:1;
  4320. uint64_t reserved_13_15:3;
  4321. uint64_t pci_inta:2;
  4322. uint64_t reserved_18_31:14;
  4323. uint64_t pem:2;
  4324. uint64_t reserved_34_63:30;
  4325. #endif
  4326. } s;
  4327. struct cvmx_ciu2_raw_iox_int_io_s cn68xx;
  4328. struct cvmx_ciu2_raw_iox_int_io_s cn68xxp1;
  4329. };
  4330. union cvmx_ciu2_raw_iox_int_mem {
  4331. uint64_t u64;
  4332. struct cvmx_ciu2_raw_iox_int_mem_s {
  4333. #ifdef __BIG_ENDIAN_BITFIELD
  4334. uint64_t reserved_4_63:60;
  4335. uint64_t lmc:4;
  4336. #else
  4337. uint64_t lmc:4;
  4338. uint64_t reserved_4_63:60;
  4339. #endif
  4340. } s;
  4341. struct cvmx_ciu2_raw_iox_int_mem_s cn68xx;
  4342. struct cvmx_ciu2_raw_iox_int_mem_s cn68xxp1;
  4343. };
  4344. union cvmx_ciu2_raw_iox_int_mio {
  4345. uint64_t u64;
  4346. struct cvmx_ciu2_raw_iox_int_mio_s {
  4347. #ifdef __BIG_ENDIAN_BITFIELD
  4348. uint64_t rst:1;
  4349. uint64_t reserved_49_62:14;
  4350. uint64_t ptp:1;
  4351. uint64_t reserved_45_47:3;
  4352. uint64_t usb_hci:1;
  4353. uint64_t reserved_41_43:3;
  4354. uint64_t usb_uctl:1;
  4355. uint64_t reserved_38_39:2;
  4356. uint64_t uart:2;
  4357. uint64_t reserved_34_35:2;
  4358. uint64_t twsi:2;
  4359. uint64_t reserved_19_31:13;
  4360. uint64_t bootdma:1;
  4361. uint64_t mio:1;
  4362. uint64_t nand:1;
  4363. uint64_t reserved_12_15:4;
  4364. uint64_t timer:4;
  4365. uint64_t reserved_3_7:5;
  4366. uint64_t ipd_drp:1;
  4367. uint64_t ssoiq:1;
  4368. uint64_t ipdppthr:1;
  4369. #else
  4370. uint64_t ipdppthr:1;
  4371. uint64_t ssoiq:1;
  4372. uint64_t ipd_drp:1;
  4373. uint64_t reserved_3_7:5;
  4374. uint64_t timer:4;
  4375. uint64_t reserved_12_15:4;
  4376. uint64_t nand:1;
  4377. uint64_t mio:1;
  4378. uint64_t bootdma:1;
  4379. uint64_t reserved_19_31:13;
  4380. uint64_t twsi:2;
  4381. uint64_t reserved_34_35:2;
  4382. uint64_t uart:2;
  4383. uint64_t reserved_38_39:2;
  4384. uint64_t usb_uctl:1;
  4385. uint64_t reserved_41_43:3;
  4386. uint64_t usb_hci:1;
  4387. uint64_t reserved_45_47:3;
  4388. uint64_t ptp:1;
  4389. uint64_t reserved_49_62:14;
  4390. uint64_t rst:1;
  4391. #endif
  4392. } s;
  4393. struct cvmx_ciu2_raw_iox_int_mio_s cn68xx;
  4394. struct cvmx_ciu2_raw_iox_int_mio_s cn68xxp1;
  4395. };
  4396. union cvmx_ciu2_raw_iox_int_pkt {
  4397. uint64_t u64;
  4398. struct cvmx_ciu2_raw_iox_int_pkt_s {
  4399. #ifdef __BIG_ENDIAN_BITFIELD
  4400. uint64_t reserved_54_63:10;
  4401. uint64_t ilk_drp:2;
  4402. uint64_t reserved_49_51:3;
  4403. uint64_t ilk:1;
  4404. uint64_t reserved_41_47:7;
  4405. uint64_t mii:1;
  4406. uint64_t reserved_33_39:7;
  4407. uint64_t agl:1;
  4408. uint64_t reserved_13_31:19;
  4409. uint64_t gmx_drp:5;
  4410. uint64_t reserved_5_7:3;
  4411. uint64_t agx:5;
  4412. #else
  4413. uint64_t agx:5;
  4414. uint64_t reserved_5_7:3;
  4415. uint64_t gmx_drp:5;
  4416. uint64_t reserved_13_31:19;
  4417. uint64_t agl:1;
  4418. uint64_t reserved_33_39:7;
  4419. uint64_t mii:1;
  4420. uint64_t reserved_41_47:7;
  4421. uint64_t ilk:1;
  4422. uint64_t reserved_49_51:3;
  4423. uint64_t ilk_drp:2;
  4424. uint64_t reserved_54_63:10;
  4425. #endif
  4426. } s;
  4427. struct cvmx_ciu2_raw_iox_int_pkt_s cn68xx;
  4428. struct cvmx_ciu2_raw_iox_int_pkt_cn68xxp1 {
  4429. #ifdef __BIG_ENDIAN_BITFIELD
  4430. uint64_t reserved_49_63:15;
  4431. uint64_t ilk:1;
  4432. uint64_t reserved_41_47:7;
  4433. uint64_t mii:1;
  4434. uint64_t reserved_33_39:7;
  4435. uint64_t agl:1;
  4436. uint64_t reserved_13_31:19;
  4437. uint64_t gmx_drp:5;
  4438. uint64_t reserved_5_7:3;
  4439. uint64_t agx:5;
  4440. #else
  4441. uint64_t agx:5;
  4442. uint64_t reserved_5_7:3;
  4443. uint64_t gmx_drp:5;
  4444. uint64_t reserved_13_31:19;
  4445. uint64_t agl:1;
  4446. uint64_t reserved_33_39:7;
  4447. uint64_t mii:1;
  4448. uint64_t reserved_41_47:7;
  4449. uint64_t ilk:1;
  4450. uint64_t reserved_49_63:15;
  4451. #endif
  4452. } cn68xxp1;
  4453. };
  4454. union cvmx_ciu2_raw_iox_int_rml {
  4455. uint64_t u64;
  4456. struct cvmx_ciu2_raw_iox_int_rml_s {
  4457. #ifdef __BIG_ENDIAN_BITFIELD
  4458. uint64_t reserved_56_63:8;
  4459. uint64_t trace:4;
  4460. uint64_t reserved_49_51:3;
  4461. uint64_t l2c:1;
  4462. uint64_t reserved_41_47:7;
  4463. uint64_t dfa:1;
  4464. uint64_t reserved_37_39:3;
  4465. uint64_t dpi_dma:1;
  4466. uint64_t reserved_34_35:2;
  4467. uint64_t dpi:1;
  4468. uint64_t sli:1;
  4469. uint64_t reserved_31_31:1;
  4470. uint64_t key:1;
  4471. uint64_t rad:1;
  4472. uint64_t tim:1;
  4473. uint64_t reserved_25_27:3;
  4474. uint64_t zip:1;
  4475. uint64_t reserved_17_23:7;
  4476. uint64_t sso:1;
  4477. uint64_t reserved_8_15:8;
  4478. uint64_t pko:1;
  4479. uint64_t pip:1;
  4480. uint64_t ipd:1;
  4481. uint64_t fpa:1;
  4482. uint64_t reserved_1_3:3;
  4483. uint64_t iob:1;
  4484. #else
  4485. uint64_t iob:1;
  4486. uint64_t reserved_1_3:3;
  4487. uint64_t fpa:1;
  4488. uint64_t ipd:1;
  4489. uint64_t pip:1;
  4490. uint64_t pko:1;
  4491. uint64_t reserved_8_15:8;
  4492. uint64_t sso:1;
  4493. uint64_t reserved_17_23:7;
  4494. uint64_t zip:1;
  4495. uint64_t reserved_25_27:3;
  4496. uint64_t tim:1;
  4497. uint64_t rad:1;
  4498. uint64_t key:1;
  4499. uint64_t reserved_31_31:1;
  4500. uint64_t sli:1;
  4501. uint64_t dpi:1;
  4502. uint64_t reserved_34_35:2;
  4503. uint64_t dpi_dma:1;
  4504. uint64_t reserved_37_39:3;
  4505. uint64_t dfa:1;
  4506. uint64_t reserved_41_47:7;
  4507. uint64_t l2c:1;
  4508. uint64_t reserved_49_51:3;
  4509. uint64_t trace:4;
  4510. uint64_t reserved_56_63:8;
  4511. #endif
  4512. } s;
  4513. struct cvmx_ciu2_raw_iox_int_rml_s cn68xx;
  4514. struct cvmx_ciu2_raw_iox_int_rml_cn68xxp1 {
  4515. #ifdef __BIG_ENDIAN_BITFIELD
  4516. uint64_t reserved_56_63:8;
  4517. uint64_t trace:4;
  4518. uint64_t reserved_49_51:3;
  4519. uint64_t l2c:1;
  4520. uint64_t reserved_41_47:7;
  4521. uint64_t dfa:1;
  4522. uint64_t reserved_34_39:6;
  4523. uint64_t dpi:1;
  4524. uint64_t sli:1;
  4525. uint64_t reserved_31_31:1;
  4526. uint64_t key:1;
  4527. uint64_t rad:1;
  4528. uint64_t tim:1;
  4529. uint64_t reserved_25_27:3;
  4530. uint64_t zip:1;
  4531. uint64_t reserved_17_23:7;
  4532. uint64_t sso:1;
  4533. uint64_t reserved_8_15:8;
  4534. uint64_t pko:1;
  4535. uint64_t pip:1;
  4536. uint64_t ipd:1;
  4537. uint64_t fpa:1;
  4538. uint64_t reserved_1_3:3;
  4539. uint64_t iob:1;
  4540. #else
  4541. uint64_t iob:1;
  4542. uint64_t reserved_1_3:3;
  4543. uint64_t fpa:1;
  4544. uint64_t ipd:1;
  4545. uint64_t pip:1;
  4546. uint64_t pko:1;
  4547. uint64_t reserved_8_15:8;
  4548. uint64_t sso:1;
  4549. uint64_t reserved_17_23:7;
  4550. uint64_t zip:1;
  4551. uint64_t reserved_25_27:3;
  4552. uint64_t tim:1;
  4553. uint64_t rad:1;
  4554. uint64_t key:1;
  4555. uint64_t reserved_31_31:1;
  4556. uint64_t sli:1;
  4557. uint64_t dpi:1;
  4558. uint64_t reserved_34_39:6;
  4559. uint64_t dfa:1;
  4560. uint64_t reserved_41_47:7;
  4561. uint64_t l2c:1;
  4562. uint64_t reserved_49_51:3;
  4563. uint64_t trace:4;
  4564. uint64_t reserved_56_63:8;
  4565. #endif
  4566. } cn68xxp1;
  4567. };
  4568. union cvmx_ciu2_raw_iox_int_wdog {
  4569. uint64_t u64;
  4570. struct cvmx_ciu2_raw_iox_int_wdog_s {
  4571. #ifdef __BIG_ENDIAN_BITFIELD
  4572. uint64_t reserved_32_63:32;
  4573. uint64_t wdog:32;
  4574. #else
  4575. uint64_t wdog:32;
  4576. uint64_t reserved_32_63:32;
  4577. #endif
  4578. } s;
  4579. struct cvmx_ciu2_raw_iox_int_wdog_s cn68xx;
  4580. struct cvmx_ciu2_raw_iox_int_wdog_s cn68xxp1;
  4581. };
  4582. union cvmx_ciu2_raw_iox_int_wrkq {
  4583. uint64_t u64;
  4584. struct cvmx_ciu2_raw_iox_int_wrkq_s {
  4585. #ifdef __BIG_ENDIAN_BITFIELD
  4586. uint64_t workq:64;
  4587. #else
  4588. uint64_t workq:64;
  4589. #endif
  4590. } s;
  4591. struct cvmx_ciu2_raw_iox_int_wrkq_s cn68xx;
  4592. struct cvmx_ciu2_raw_iox_int_wrkq_s cn68xxp1;
  4593. };
  4594. union cvmx_ciu2_raw_ppx_ip2_gpio {
  4595. uint64_t u64;
  4596. struct cvmx_ciu2_raw_ppx_ip2_gpio_s {
  4597. #ifdef __BIG_ENDIAN_BITFIELD
  4598. uint64_t reserved_16_63:48;
  4599. uint64_t gpio:16;
  4600. #else
  4601. uint64_t gpio:16;
  4602. uint64_t reserved_16_63:48;
  4603. #endif
  4604. } s;
  4605. struct cvmx_ciu2_raw_ppx_ip2_gpio_s cn68xx;
  4606. struct cvmx_ciu2_raw_ppx_ip2_gpio_s cn68xxp1;
  4607. };
  4608. union cvmx_ciu2_raw_ppx_ip2_io {
  4609. uint64_t u64;
  4610. struct cvmx_ciu2_raw_ppx_ip2_io_s {
  4611. #ifdef __BIG_ENDIAN_BITFIELD
  4612. uint64_t reserved_34_63:30;
  4613. uint64_t pem:2;
  4614. uint64_t reserved_18_31:14;
  4615. uint64_t pci_inta:2;
  4616. uint64_t reserved_13_15:3;
  4617. uint64_t msired:1;
  4618. uint64_t pci_msi:4;
  4619. uint64_t reserved_4_7:4;
  4620. uint64_t pci_intr:4;
  4621. #else
  4622. uint64_t pci_intr:4;
  4623. uint64_t reserved_4_7:4;
  4624. uint64_t pci_msi:4;
  4625. uint64_t msired:1;
  4626. uint64_t reserved_13_15:3;
  4627. uint64_t pci_inta:2;
  4628. uint64_t reserved_18_31:14;
  4629. uint64_t pem:2;
  4630. uint64_t reserved_34_63:30;
  4631. #endif
  4632. } s;
  4633. struct cvmx_ciu2_raw_ppx_ip2_io_s cn68xx;
  4634. struct cvmx_ciu2_raw_ppx_ip2_io_s cn68xxp1;
  4635. };
  4636. union cvmx_ciu2_raw_ppx_ip2_mem {
  4637. uint64_t u64;
  4638. struct cvmx_ciu2_raw_ppx_ip2_mem_s {
  4639. #ifdef __BIG_ENDIAN_BITFIELD
  4640. uint64_t reserved_4_63:60;
  4641. uint64_t lmc:4;
  4642. #else
  4643. uint64_t lmc:4;
  4644. uint64_t reserved_4_63:60;
  4645. #endif
  4646. } s;
  4647. struct cvmx_ciu2_raw_ppx_ip2_mem_s cn68xx;
  4648. struct cvmx_ciu2_raw_ppx_ip2_mem_s cn68xxp1;
  4649. };
  4650. union cvmx_ciu2_raw_ppx_ip2_mio {
  4651. uint64_t u64;
  4652. struct cvmx_ciu2_raw_ppx_ip2_mio_s {
  4653. #ifdef __BIG_ENDIAN_BITFIELD
  4654. uint64_t rst:1;
  4655. uint64_t reserved_49_62:14;
  4656. uint64_t ptp:1;
  4657. uint64_t reserved_45_47:3;
  4658. uint64_t usb_hci:1;
  4659. uint64_t reserved_41_43:3;
  4660. uint64_t usb_uctl:1;
  4661. uint64_t reserved_38_39:2;
  4662. uint64_t uart:2;
  4663. uint64_t reserved_34_35:2;
  4664. uint64_t twsi:2;
  4665. uint64_t reserved_19_31:13;
  4666. uint64_t bootdma:1;
  4667. uint64_t mio:1;
  4668. uint64_t nand:1;
  4669. uint64_t reserved_12_15:4;
  4670. uint64_t timer:4;
  4671. uint64_t reserved_3_7:5;
  4672. uint64_t ipd_drp:1;
  4673. uint64_t ssoiq:1;
  4674. uint64_t ipdppthr:1;
  4675. #else
  4676. uint64_t ipdppthr:1;
  4677. uint64_t ssoiq:1;
  4678. uint64_t ipd_drp:1;
  4679. uint64_t reserved_3_7:5;
  4680. uint64_t timer:4;
  4681. uint64_t reserved_12_15:4;
  4682. uint64_t nand:1;
  4683. uint64_t mio:1;
  4684. uint64_t bootdma:1;
  4685. uint64_t reserved_19_31:13;
  4686. uint64_t twsi:2;
  4687. uint64_t reserved_34_35:2;
  4688. uint64_t uart:2;
  4689. uint64_t reserved_38_39:2;
  4690. uint64_t usb_uctl:1;
  4691. uint64_t reserved_41_43:3;
  4692. uint64_t usb_hci:1;
  4693. uint64_t reserved_45_47:3;
  4694. uint64_t ptp:1;
  4695. uint64_t reserved_49_62:14;
  4696. uint64_t rst:1;
  4697. #endif
  4698. } s;
  4699. struct cvmx_ciu2_raw_ppx_ip2_mio_s cn68xx;
  4700. struct cvmx_ciu2_raw_ppx_ip2_mio_s cn68xxp1;
  4701. };
  4702. union cvmx_ciu2_raw_ppx_ip2_pkt {
  4703. uint64_t u64;
  4704. struct cvmx_ciu2_raw_ppx_ip2_pkt_s {
  4705. #ifdef __BIG_ENDIAN_BITFIELD
  4706. uint64_t reserved_54_63:10;
  4707. uint64_t ilk_drp:2;
  4708. uint64_t reserved_49_51:3;
  4709. uint64_t ilk:1;
  4710. uint64_t reserved_41_47:7;
  4711. uint64_t mii:1;
  4712. uint64_t reserved_33_39:7;
  4713. uint64_t agl:1;
  4714. uint64_t reserved_13_31:19;
  4715. uint64_t gmx_drp:5;
  4716. uint64_t reserved_5_7:3;
  4717. uint64_t agx:5;
  4718. #else
  4719. uint64_t agx:5;
  4720. uint64_t reserved_5_7:3;
  4721. uint64_t gmx_drp:5;
  4722. uint64_t reserved_13_31:19;
  4723. uint64_t agl:1;
  4724. uint64_t reserved_33_39:7;
  4725. uint64_t mii:1;
  4726. uint64_t reserved_41_47:7;
  4727. uint64_t ilk:1;
  4728. uint64_t reserved_49_51:3;
  4729. uint64_t ilk_drp:2;
  4730. uint64_t reserved_54_63:10;
  4731. #endif
  4732. } s;
  4733. struct cvmx_ciu2_raw_ppx_ip2_pkt_s cn68xx;
  4734. struct cvmx_ciu2_raw_ppx_ip2_pkt_cn68xxp1 {
  4735. #ifdef __BIG_ENDIAN_BITFIELD
  4736. uint64_t reserved_49_63:15;
  4737. uint64_t ilk:1;
  4738. uint64_t reserved_41_47:7;
  4739. uint64_t mii:1;
  4740. uint64_t reserved_33_39:7;
  4741. uint64_t agl:1;
  4742. uint64_t reserved_13_31:19;
  4743. uint64_t gmx_drp:5;
  4744. uint64_t reserved_5_7:3;
  4745. uint64_t agx:5;
  4746. #else
  4747. uint64_t agx:5;
  4748. uint64_t reserved_5_7:3;
  4749. uint64_t gmx_drp:5;
  4750. uint64_t reserved_13_31:19;
  4751. uint64_t agl:1;
  4752. uint64_t reserved_33_39:7;
  4753. uint64_t mii:1;
  4754. uint64_t reserved_41_47:7;
  4755. uint64_t ilk:1;
  4756. uint64_t reserved_49_63:15;
  4757. #endif
  4758. } cn68xxp1;
  4759. };
  4760. union cvmx_ciu2_raw_ppx_ip2_rml {
  4761. uint64_t u64;
  4762. struct cvmx_ciu2_raw_ppx_ip2_rml_s {
  4763. #ifdef __BIG_ENDIAN_BITFIELD
  4764. uint64_t reserved_56_63:8;
  4765. uint64_t trace:4;
  4766. uint64_t reserved_49_51:3;
  4767. uint64_t l2c:1;
  4768. uint64_t reserved_41_47:7;
  4769. uint64_t dfa:1;
  4770. uint64_t reserved_37_39:3;
  4771. uint64_t dpi_dma:1;
  4772. uint64_t reserved_34_35:2;
  4773. uint64_t dpi:1;
  4774. uint64_t sli:1;
  4775. uint64_t reserved_31_31:1;
  4776. uint64_t key:1;
  4777. uint64_t rad:1;
  4778. uint64_t tim:1;
  4779. uint64_t reserved_25_27:3;
  4780. uint64_t zip:1;
  4781. uint64_t reserved_17_23:7;
  4782. uint64_t sso:1;
  4783. uint64_t reserved_8_15:8;
  4784. uint64_t pko:1;
  4785. uint64_t pip:1;
  4786. uint64_t ipd:1;
  4787. uint64_t fpa:1;
  4788. uint64_t reserved_1_3:3;
  4789. uint64_t iob:1;
  4790. #else
  4791. uint64_t iob:1;
  4792. uint64_t reserved_1_3:3;
  4793. uint64_t fpa:1;
  4794. uint64_t ipd:1;
  4795. uint64_t pip:1;
  4796. uint64_t pko:1;
  4797. uint64_t reserved_8_15:8;
  4798. uint64_t sso:1;
  4799. uint64_t reserved_17_23:7;
  4800. uint64_t zip:1;
  4801. uint64_t reserved_25_27:3;
  4802. uint64_t tim:1;
  4803. uint64_t rad:1;
  4804. uint64_t key:1;
  4805. uint64_t reserved_31_31:1;
  4806. uint64_t sli:1;
  4807. uint64_t dpi:1;
  4808. uint64_t reserved_34_35:2;
  4809. uint64_t dpi_dma:1;
  4810. uint64_t reserved_37_39:3;
  4811. uint64_t dfa:1;
  4812. uint64_t reserved_41_47:7;
  4813. uint64_t l2c:1;
  4814. uint64_t reserved_49_51:3;
  4815. uint64_t trace:4;
  4816. uint64_t reserved_56_63:8;
  4817. #endif
  4818. } s;
  4819. struct cvmx_ciu2_raw_ppx_ip2_rml_s cn68xx;
  4820. struct cvmx_ciu2_raw_ppx_ip2_rml_cn68xxp1 {
  4821. #ifdef __BIG_ENDIAN_BITFIELD
  4822. uint64_t reserved_56_63:8;
  4823. uint64_t trace:4;
  4824. uint64_t reserved_49_51:3;
  4825. uint64_t l2c:1;
  4826. uint64_t reserved_41_47:7;
  4827. uint64_t dfa:1;
  4828. uint64_t reserved_34_39:6;
  4829. uint64_t dpi:1;
  4830. uint64_t sli:1;
  4831. uint64_t reserved_31_31:1;
  4832. uint64_t key:1;
  4833. uint64_t rad:1;
  4834. uint64_t tim:1;
  4835. uint64_t reserved_25_27:3;
  4836. uint64_t zip:1;
  4837. uint64_t reserved_17_23:7;
  4838. uint64_t sso:1;
  4839. uint64_t reserved_8_15:8;
  4840. uint64_t pko:1;
  4841. uint64_t pip:1;
  4842. uint64_t ipd:1;
  4843. uint64_t fpa:1;
  4844. uint64_t reserved_1_3:3;
  4845. uint64_t iob:1;
  4846. #else
  4847. uint64_t iob:1;
  4848. uint64_t reserved_1_3:3;
  4849. uint64_t fpa:1;
  4850. uint64_t ipd:1;
  4851. uint64_t pip:1;
  4852. uint64_t pko:1;
  4853. uint64_t reserved_8_15:8;
  4854. uint64_t sso:1;
  4855. uint64_t reserved_17_23:7;
  4856. uint64_t zip:1;
  4857. uint64_t reserved_25_27:3;
  4858. uint64_t tim:1;
  4859. uint64_t rad:1;
  4860. uint64_t key:1;
  4861. uint64_t reserved_31_31:1;
  4862. uint64_t sli:1;
  4863. uint64_t dpi:1;
  4864. uint64_t reserved_34_39:6;
  4865. uint64_t dfa:1;
  4866. uint64_t reserved_41_47:7;
  4867. uint64_t l2c:1;
  4868. uint64_t reserved_49_51:3;
  4869. uint64_t trace:4;
  4870. uint64_t reserved_56_63:8;
  4871. #endif
  4872. } cn68xxp1;
  4873. };
  4874. union cvmx_ciu2_raw_ppx_ip2_wdog {
  4875. uint64_t u64;
  4876. struct cvmx_ciu2_raw_ppx_ip2_wdog_s {
  4877. #ifdef __BIG_ENDIAN_BITFIELD
  4878. uint64_t reserved_32_63:32;
  4879. uint64_t wdog:32;
  4880. #else
  4881. uint64_t wdog:32;
  4882. uint64_t reserved_32_63:32;
  4883. #endif
  4884. } s;
  4885. struct cvmx_ciu2_raw_ppx_ip2_wdog_s cn68xx;
  4886. struct cvmx_ciu2_raw_ppx_ip2_wdog_s cn68xxp1;
  4887. };
  4888. union cvmx_ciu2_raw_ppx_ip2_wrkq {
  4889. uint64_t u64;
  4890. struct cvmx_ciu2_raw_ppx_ip2_wrkq_s {
  4891. #ifdef __BIG_ENDIAN_BITFIELD
  4892. uint64_t workq:64;
  4893. #else
  4894. uint64_t workq:64;
  4895. #endif
  4896. } s;
  4897. struct cvmx_ciu2_raw_ppx_ip2_wrkq_s cn68xx;
  4898. struct cvmx_ciu2_raw_ppx_ip2_wrkq_s cn68xxp1;
  4899. };
  4900. union cvmx_ciu2_raw_ppx_ip3_gpio {
  4901. uint64_t u64;
  4902. struct cvmx_ciu2_raw_ppx_ip3_gpio_s {
  4903. #ifdef __BIG_ENDIAN_BITFIELD
  4904. uint64_t reserved_16_63:48;
  4905. uint64_t gpio:16;
  4906. #else
  4907. uint64_t gpio:16;
  4908. uint64_t reserved_16_63:48;
  4909. #endif
  4910. } s;
  4911. struct cvmx_ciu2_raw_ppx_ip3_gpio_s cn68xx;
  4912. struct cvmx_ciu2_raw_ppx_ip3_gpio_s cn68xxp1;
  4913. };
  4914. union cvmx_ciu2_raw_ppx_ip3_io {
  4915. uint64_t u64;
  4916. struct cvmx_ciu2_raw_ppx_ip3_io_s {
  4917. #ifdef __BIG_ENDIAN_BITFIELD
  4918. uint64_t reserved_34_63:30;
  4919. uint64_t pem:2;
  4920. uint64_t reserved_18_31:14;
  4921. uint64_t pci_inta:2;
  4922. uint64_t reserved_13_15:3;
  4923. uint64_t msired:1;
  4924. uint64_t pci_msi:4;
  4925. uint64_t reserved_4_7:4;
  4926. uint64_t pci_intr:4;
  4927. #else
  4928. uint64_t pci_intr:4;
  4929. uint64_t reserved_4_7:4;
  4930. uint64_t pci_msi:4;
  4931. uint64_t msired:1;
  4932. uint64_t reserved_13_15:3;
  4933. uint64_t pci_inta:2;
  4934. uint64_t reserved_18_31:14;
  4935. uint64_t pem:2;
  4936. uint64_t reserved_34_63:30;
  4937. #endif
  4938. } s;
  4939. struct cvmx_ciu2_raw_ppx_ip3_io_s cn68xx;
  4940. struct cvmx_ciu2_raw_ppx_ip3_io_s cn68xxp1;
  4941. };
  4942. union cvmx_ciu2_raw_ppx_ip3_mem {
  4943. uint64_t u64;
  4944. struct cvmx_ciu2_raw_ppx_ip3_mem_s {
  4945. #ifdef __BIG_ENDIAN_BITFIELD
  4946. uint64_t reserved_4_63:60;
  4947. uint64_t lmc:4;
  4948. #else
  4949. uint64_t lmc:4;
  4950. uint64_t reserved_4_63:60;
  4951. #endif
  4952. } s;
  4953. struct cvmx_ciu2_raw_ppx_ip3_mem_s cn68xx;
  4954. struct cvmx_ciu2_raw_ppx_ip3_mem_s cn68xxp1;
  4955. };
  4956. union cvmx_ciu2_raw_ppx_ip3_mio {
  4957. uint64_t u64;
  4958. struct cvmx_ciu2_raw_ppx_ip3_mio_s {
  4959. #ifdef __BIG_ENDIAN_BITFIELD
  4960. uint64_t rst:1;
  4961. uint64_t reserved_49_62:14;
  4962. uint64_t ptp:1;
  4963. uint64_t reserved_45_47:3;
  4964. uint64_t usb_hci:1;
  4965. uint64_t reserved_41_43:3;
  4966. uint64_t usb_uctl:1;
  4967. uint64_t reserved_38_39:2;
  4968. uint64_t uart:2;
  4969. uint64_t reserved_34_35:2;
  4970. uint64_t twsi:2;
  4971. uint64_t reserved_19_31:13;
  4972. uint64_t bootdma:1;
  4973. uint64_t mio:1;
  4974. uint64_t nand:1;
  4975. uint64_t reserved_12_15:4;
  4976. uint64_t timer:4;
  4977. uint64_t reserved_3_7:5;
  4978. uint64_t ipd_drp:1;
  4979. uint64_t ssoiq:1;
  4980. uint64_t ipdppthr:1;
  4981. #else
  4982. uint64_t ipdppthr:1;
  4983. uint64_t ssoiq:1;
  4984. uint64_t ipd_drp:1;
  4985. uint64_t reserved_3_7:5;
  4986. uint64_t timer:4;
  4987. uint64_t reserved_12_15:4;
  4988. uint64_t nand:1;
  4989. uint64_t mio:1;
  4990. uint64_t bootdma:1;
  4991. uint64_t reserved_19_31:13;
  4992. uint64_t twsi:2;
  4993. uint64_t reserved_34_35:2;
  4994. uint64_t uart:2;
  4995. uint64_t reserved_38_39:2;
  4996. uint64_t usb_uctl:1;
  4997. uint64_t reserved_41_43:3;
  4998. uint64_t usb_hci:1;
  4999. uint64_t reserved_45_47:3;
  5000. uint64_t ptp:1;
  5001. uint64_t reserved_49_62:14;
  5002. uint64_t rst:1;
  5003. #endif
  5004. } s;
  5005. struct cvmx_ciu2_raw_ppx_ip3_mio_s cn68xx;
  5006. struct cvmx_ciu2_raw_ppx_ip3_mio_s cn68xxp1;
  5007. };
  5008. union cvmx_ciu2_raw_ppx_ip3_pkt {
  5009. uint64_t u64;
  5010. struct cvmx_ciu2_raw_ppx_ip3_pkt_s {
  5011. #ifdef __BIG_ENDIAN_BITFIELD
  5012. uint64_t reserved_54_63:10;
  5013. uint64_t ilk_drp:2;
  5014. uint64_t reserved_49_51:3;
  5015. uint64_t ilk:1;
  5016. uint64_t reserved_41_47:7;
  5017. uint64_t mii:1;
  5018. uint64_t reserved_33_39:7;
  5019. uint64_t agl:1;
  5020. uint64_t reserved_13_31:19;
  5021. uint64_t gmx_drp:5;
  5022. uint64_t reserved_5_7:3;
  5023. uint64_t agx:5;
  5024. #else
  5025. uint64_t agx:5;
  5026. uint64_t reserved_5_7:3;
  5027. uint64_t gmx_drp:5;
  5028. uint64_t reserved_13_31:19;
  5029. uint64_t agl:1;
  5030. uint64_t reserved_33_39:7;
  5031. uint64_t mii:1;
  5032. uint64_t reserved_41_47:7;
  5033. uint64_t ilk:1;
  5034. uint64_t reserved_49_51:3;
  5035. uint64_t ilk_drp:2;
  5036. uint64_t reserved_54_63:10;
  5037. #endif
  5038. } s;
  5039. struct cvmx_ciu2_raw_ppx_ip3_pkt_s cn68xx;
  5040. struct cvmx_ciu2_raw_ppx_ip3_pkt_cn68xxp1 {
  5041. #ifdef __BIG_ENDIAN_BITFIELD
  5042. uint64_t reserved_49_63:15;
  5043. uint64_t ilk:1;
  5044. uint64_t reserved_41_47:7;
  5045. uint64_t mii:1;
  5046. uint64_t reserved_33_39:7;
  5047. uint64_t agl:1;
  5048. uint64_t reserved_13_31:19;
  5049. uint64_t gmx_drp:5;
  5050. uint64_t reserved_5_7:3;
  5051. uint64_t agx:5;
  5052. #else
  5053. uint64_t agx:5;
  5054. uint64_t reserved_5_7:3;
  5055. uint64_t gmx_drp:5;
  5056. uint64_t reserved_13_31:19;
  5057. uint64_t agl:1;
  5058. uint64_t reserved_33_39:7;
  5059. uint64_t mii:1;
  5060. uint64_t reserved_41_47:7;
  5061. uint64_t ilk:1;
  5062. uint64_t reserved_49_63:15;
  5063. #endif
  5064. } cn68xxp1;
  5065. };
  5066. union cvmx_ciu2_raw_ppx_ip3_rml {
  5067. uint64_t u64;
  5068. struct cvmx_ciu2_raw_ppx_ip3_rml_s {
  5069. #ifdef __BIG_ENDIAN_BITFIELD
  5070. uint64_t reserved_56_63:8;
  5071. uint64_t trace:4;
  5072. uint64_t reserved_49_51:3;
  5073. uint64_t l2c:1;
  5074. uint64_t reserved_41_47:7;
  5075. uint64_t dfa:1;
  5076. uint64_t reserved_37_39:3;
  5077. uint64_t dpi_dma:1;
  5078. uint64_t reserved_34_35:2;
  5079. uint64_t dpi:1;
  5080. uint64_t sli:1;
  5081. uint64_t reserved_31_31:1;
  5082. uint64_t key:1;
  5083. uint64_t rad:1;
  5084. uint64_t tim:1;
  5085. uint64_t reserved_25_27:3;
  5086. uint64_t zip:1;
  5087. uint64_t reserved_17_23:7;
  5088. uint64_t sso:1;
  5089. uint64_t reserved_8_15:8;
  5090. uint64_t pko:1;
  5091. uint64_t pip:1;
  5092. uint64_t ipd:1;
  5093. uint64_t fpa:1;
  5094. uint64_t reserved_1_3:3;
  5095. uint64_t iob:1;
  5096. #else
  5097. uint64_t iob:1;
  5098. uint64_t reserved_1_3:3;
  5099. uint64_t fpa:1;
  5100. uint64_t ipd:1;
  5101. uint64_t pip:1;
  5102. uint64_t pko:1;
  5103. uint64_t reserved_8_15:8;
  5104. uint64_t sso:1;
  5105. uint64_t reserved_17_23:7;
  5106. uint64_t zip:1;
  5107. uint64_t reserved_25_27:3;
  5108. uint64_t tim:1;
  5109. uint64_t rad:1;
  5110. uint64_t key:1;
  5111. uint64_t reserved_31_31:1;
  5112. uint64_t sli:1;
  5113. uint64_t dpi:1;
  5114. uint64_t reserved_34_35:2;
  5115. uint64_t dpi_dma:1;
  5116. uint64_t reserved_37_39:3;
  5117. uint64_t dfa:1;
  5118. uint64_t reserved_41_47:7;
  5119. uint64_t l2c:1;
  5120. uint64_t reserved_49_51:3;
  5121. uint64_t trace:4;
  5122. uint64_t reserved_56_63:8;
  5123. #endif
  5124. } s;
  5125. struct cvmx_ciu2_raw_ppx_ip3_rml_s cn68xx;
  5126. struct cvmx_ciu2_raw_ppx_ip3_rml_cn68xxp1 {
  5127. #ifdef __BIG_ENDIAN_BITFIELD
  5128. uint64_t reserved_56_63:8;
  5129. uint64_t trace:4;
  5130. uint64_t reserved_49_51:3;
  5131. uint64_t l2c:1;
  5132. uint64_t reserved_41_47:7;
  5133. uint64_t dfa:1;
  5134. uint64_t reserved_34_39:6;
  5135. uint64_t dpi:1;
  5136. uint64_t sli:1;
  5137. uint64_t reserved_31_31:1;
  5138. uint64_t key:1;
  5139. uint64_t rad:1;
  5140. uint64_t tim:1;
  5141. uint64_t reserved_25_27:3;
  5142. uint64_t zip:1;
  5143. uint64_t reserved_17_23:7;
  5144. uint64_t sso:1;
  5145. uint64_t reserved_8_15:8;
  5146. uint64_t pko:1;
  5147. uint64_t pip:1;
  5148. uint64_t ipd:1;
  5149. uint64_t fpa:1;
  5150. uint64_t reserved_1_3:3;
  5151. uint64_t iob:1;
  5152. #else
  5153. uint64_t iob:1;
  5154. uint64_t reserved_1_3:3;
  5155. uint64_t fpa:1;
  5156. uint64_t ipd:1;
  5157. uint64_t pip:1;
  5158. uint64_t pko:1;
  5159. uint64_t reserved_8_15:8;
  5160. uint64_t sso:1;
  5161. uint64_t reserved_17_23:7;
  5162. uint64_t zip:1;
  5163. uint64_t reserved_25_27:3;
  5164. uint64_t tim:1;
  5165. uint64_t rad:1;
  5166. uint64_t key:1;
  5167. uint64_t reserved_31_31:1;
  5168. uint64_t sli:1;
  5169. uint64_t dpi:1;
  5170. uint64_t reserved_34_39:6;
  5171. uint64_t dfa:1;
  5172. uint64_t reserved_41_47:7;
  5173. uint64_t l2c:1;
  5174. uint64_t reserved_49_51:3;
  5175. uint64_t trace:4;
  5176. uint64_t reserved_56_63:8;
  5177. #endif
  5178. } cn68xxp1;
  5179. };
  5180. union cvmx_ciu2_raw_ppx_ip3_wdog {
  5181. uint64_t u64;
  5182. struct cvmx_ciu2_raw_ppx_ip3_wdog_s {
  5183. #ifdef __BIG_ENDIAN_BITFIELD
  5184. uint64_t reserved_32_63:32;
  5185. uint64_t wdog:32;
  5186. #else
  5187. uint64_t wdog:32;
  5188. uint64_t reserved_32_63:32;
  5189. #endif
  5190. } s;
  5191. struct cvmx_ciu2_raw_ppx_ip3_wdog_s cn68xx;
  5192. struct cvmx_ciu2_raw_ppx_ip3_wdog_s cn68xxp1;
  5193. };
  5194. union cvmx_ciu2_raw_ppx_ip3_wrkq {
  5195. uint64_t u64;
  5196. struct cvmx_ciu2_raw_ppx_ip3_wrkq_s {
  5197. #ifdef __BIG_ENDIAN_BITFIELD
  5198. uint64_t workq:64;
  5199. #else
  5200. uint64_t workq:64;
  5201. #endif
  5202. } s;
  5203. struct cvmx_ciu2_raw_ppx_ip3_wrkq_s cn68xx;
  5204. struct cvmx_ciu2_raw_ppx_ip3_wrkq_s cn68xxp1;
  5205. };
  5206. union cvmx_ciu2_raw_ppx_ip4_gpio {
  5207. uint64_t u64;
  5208. struct cvmx_ciu2_raw_ppx_ip4_gpio_s {
  5209. #ifdef __BIG_ENDIAN_BITFIELD
  5210. uint64_t reserved_16_63:48;
  5211. uint64_t gpio:16;
  5212. #else
  5213. uint64_t gpio:16;
  5214. uint64_t reserved_16_63:48;
  5215. #endif
  5216. } s;
  5217. struct cvmx_ciu2_raw_ppx_ip4_gpio_s cn68xx;
  5218. struct cvmx_ciu2_raw_ppx_ip4_gpio_s cn68xxp1;
  5219. };
  5220. union cvmx_ciu2_raw_ppx_ip4_io {
  5221. uint64_t u64;
  5222. struct cvmx_ciu2_raw_ppx_ip4_io_s {
  5223. #ifdef __BIG_ENDIAN_BITFIELD
  5224. uint64_t reserved_34_63:30;
  5225. uint64_t pem:2;
  5226. uint64_t reserved_18_31:14;
  5227. uint64_t pci_inta:2;
  5228. uint64_t reserved_13_15:3;
  5229. uint64_t msired:1;
  5230. uint64_t pci_msi:4;
  5231. uint64_t reserved_4_7:4;
  5232. uint64_t pci_intr:4;
  5233. #else
  5234. uint64_t pci_intr:4;
  5235. uint64_t reserved_4_7:4;
  5236. uint64_t pci_msi:4;
  5237. uint64_t msired:1;
  5238. uint64_t reserved_13_15:3;
  5239. uint64_t pci_inta:2;
  5240. uint64_t reserved_18_31:14;
  5241. uint64_t pem:2;
  5242. uint64_t reserved_34_63:30;
  5243. #endif
  5244. } s;
  5245. struct cvmx_ciu2_raw_ppx_ip4_io_s cn68xx;
  5246. struct cvmx_ciu2_raw_ppx_ip4_io_s cn68xxp1;
  5247. };
  5248. union cvmx_ciu2_raw_ppx_ip4_mem {
  5249. uint64_t u64;
  5250. struct cvmx_ciu2_raw_ppx_ip4_mem_s {
  5251. #ifdef __BIG_ENDIAN_BITFIELD
  5252. uint64_t reserved_4_63:60;
  5253. uint64_t lmc:4;
  5254. #else
  5255. uint64_t lmc:4;
  5256. uint64_t reserved_4_63:60;
  5257. #endif
  5258. } s;
  5259. struct cvmx_ciu2_raw_ppx_ip4_mem_s cn68xx;
  5260. struct cvmx_ciu2_raw_ppx_ip4_mem_s cn68xxp1;
  5261. };
  5262. union cvmx_ciu2_raw_ppx_ip4_mio {
  5263. uint64_t u64;
  5264. struct cvmx_ciu2_raw_ppx_ip4_mio_s {
  5265. #ifdef __BIG_ENDIAN_BITFIELD
  5266. uint64_t rst:1;
  5267. uint64_t reserved_49_62:14;
  5268. uint64_t ptp:1;
  5269. uint64_t reserved_45_47:3;
  5270. uint64_t usb_hci:1;
  5271. uint64_t reserved_41_43:3;
  5272. uint64_t usb_uctl:1;
  5273. uint64_t reserved_38_39:2;
  5274. uint64_t uart:2;
  5275. uint64_t reserved_34_35:2;
  5276. uint64_t twsi:2;
  5277. uint64_t reserved_19_31:13;
  5278. uint64_t bootdma:1;
  5279. uint64_t mio:1;
  5280. uint64_t nand:1;
  5281. uint64_t reserved_12_15:4;
  5282. uint64_t timer:4;
  5283. uint64_t reserved_3_7:5;
  5284. uint64_t ipd_drp:1;
  5285. uint64_t ssoiq:1;
  5286. uint64_t ipdppthr:1;
  5287. #else
  5288. uint64_t ipdppthr:1;
  5289. uint64_t ssoiq:1;
  5290. uint64_t ipd_drp:1;
  5291. uint64_t reserved_3_7:5;
  5292. uint64_t timer:4;
  5293. uint64_t reserved_12_15:4;
  5294. uint64_t nand:1;
  5295. uint64_t mio:1;
  5296. uint64_t bootdma:1;
  5297. uint64_t reserved_19_31:13;
  5298. uint64_t twsi:2;
  5299. uint64_t reserved_34_35:2;
  5300. uint64_t uart:2;
  5301. uint64_t reserved_38_39:2;
  5302. uint64_t usb_uctl:1;
  5303. uint64_t reserved_41_43:3;
  5304. uint64_t usb_hci:1;
  5305. uint64_t reserved_45_47:3;
  5306. uint64_t ptp:1;
  5307. uint64_t reserved_49_62:14;
  5308. uint64_t rst:1;
  5309. #endif
  5310. } s;
  5311. struct cvmx_ciu2_raw_ppx_ip4_mio_s cn68xx;
  5312. struct cvmx_ciu2_raw_ppx_ip4_mio_s cn68xxp1;
  5313. };
  5314. union cvmx_ciu2_raw_ppx_ip4_pkt {
  5315. uint64_t u64;
  5316. struct cvmx_ciu2_raw_ppx_ip4_pkt_s {
  5317. #ifdef __BIG_ENDIAN_BITFIELD
  5318. uint64_t reserved_54_63:10;
  5319. uint64_t ilk_drp:2;
  5320. uint64_t reserved_49_51:3;
  5321. uint64_t ilk:1;
  5322. uint64_t reserved_41_47:7;
  5323. uint64_t mii:1;
  5324. uint64_t reserved_33_39:7;
  5325. uint64_t agl:1;
  5326. uint64_t reserved_13_31:19;
  5327. uint64_t gmx_drp:5;
  5328. uint64_t reserved_5_7:3;
  5329. uint64_t agx:5;
  5330. #else
  5331. uint64_t agx:5;
  5332. uint64_t reserved_5_7:3;
  5333. uint64_t gmx_drp:5;
  5334. uint64_t reserved_13_31:19;
  5335. uint64_t agl:1;
  5336. uint64_t reserved_33_39:7;
  5337. uint64_t mii:1;
  5338. uint64_t reserved_41_47:7;
  5339. uint64_t ilk:1;
  5340. uint64_t reserved_49_51:3;
  5341. uint64_t ilk_drp:2;
  5342. uint64_t reserved_54_63:10;
  5343. #endif
  5344. } s;
  5345. struct cvmx_ciu2_raw_ppx_ip4_pkt_s cn68xx;
  5346. struct cvmx_ciu2_raw_ppx_ip4_pkt_cn68xxp1 {
  5347. #ifdef __BIG_ENDIAN_BITFIELD
  5348. uint64_t reserved_49_63:15;
  5349. uint64_t ilk:1;
  5350. uint64_t reserved_41_47:7;
  5351. uint64_t mii:1;
  5352. uint64_t reserved_33_39:7;
  5353. uint64_t agl:1;
  5354. uint64_t reserved_13_31:19;
  5355. uint64_t gmx_drp:5;
  5356. uint64_t reserved_5_7:3;
  5357. uint64_t agx:5;
  5358. #else
  5359. uint64_t agx:5;
  5360. uint64_t reserved_5_7:3;
  5361. uint64_t gmx_drp:5;
  5362. uint64_t reserved_13_31:19;
  5363. uint64_t agl:1;
  5364. uint64_t reserved_33_39:7;
  5365. uint64_t mii:1;
  5366. uint64_t reserved_41_47:7;
  5367. uint64_t ilk:1;
  5368. uint64_t reserved_49_63:15;
  5369. #endif
  5370. } cn68xxp1;
  5371. };
  5372. union cvmx_ciu2_raw_ppx_ip4_rml {
  5373. uint64_t u64;
  5374. struct cvmx_ciu2_raw_ppx_ip4_rml_s {
  5375. #ifdef __BIG_ENDIAN_BITFIELD
  5376. uint64_t reserved_56_63:8;
  5377. uint64_t trace:4;
  5378. uint64_t reserved_49_51:3;
  5379. uint64_t l2c:1;
  5380. uint64_t reserved_41_47:7;
  5381. uint64_t dfa:1;
  5382. uint64_t reserved_37_39:3;
  5383. uint64_t dpi_dma:1;
  5384. uint64_t reserved_34_35:2;
  5385. uint64_t dpi:1;
  5386. uint64_t sli:1;
  5387. uint64_t reserved_31_31:1;
  5388. uint64_t key:1;
  5389. uint64_t rad:1;
  5390. uint64_t tim:1;
  5391. uint64_t reserved_25_27:3;
  5392. uint64_t zip:1;
  5393. uint64_t reserved_17_23:7;
  5394. uint64_t sso:1;
  5395. uint64_t reserved_8_15:8;
  5396. uint64_t pko:1;
  5397. uint64_t pip:1;
  5398. uint64_t ipd:1;
  5399. uint64_t fpa:1;
  5400. uint64_t reserved_1_3:3;
  5401. uint64_t iob:1;
  5402. #else
  5403. uint64_t iob:1;
  5404. uint64_t reserved_1_3:3;
  5405. uint64_t fpa:1;
  5406. uint64_t ipd:1;
  5407. uint64_t pip:1;
  5408. uint64_t pko:1;
  5409. uint64_t reserved_8_15:8;
  5410. uint64_t sso:1;
  5411. uint64_t reserved_17_23:7;
  5412. uint64_t zip:1;
  5413. uint64_t reserved_25_27:3;
  5414. uint64_t tim:1;
  5415. uint64_t rad:1;
  5416. uint64_t key:1;
  5417. uint64_t reserved_31_31:1;
  5418. uint64_t sli:1;
  5419. uint64_t dpi:1;
  5420. uint64_t reserved_34_35:2;
  5421. uint64_t dpi_dma:1;
  5422. uint64_t reserved_37_39:3;
  5423. uint64_t dfa:1;
  5424. uint64_t reserved_41_47:7;
  5425. uint64_t l2c:1;
  5426. uint64_t reserved_49_51:3;
  5427. uint64_t trace:4;
  5428. uint64_t reserved_56_63:8;
  5429. #endif
  5430. } s;
  5431. struct cvmx_ciu2_raw_ppx_ip4_rml_s cn68xx;
  5432. struct cvmx_ciu2_raw_ppx_ip4_rml_cn68xxp1 {
  5433. #ifdef __BIG_ENDIAN_BITFIELD
  5434. uint64_t reserved_56_63:8;
  5435. uint64_t trace:4;
  5436. uint64_t reserved_49_51:3;
  5437. uint64_t l2c:1;
  5438. uint64_t reserved_41_47:7;
  5439. uint64_t dfa:1;
  5440. uint64_t reserved_34_39:6;
  5441. uint64_t dpi:1;
  5442. uint64_t sli:1;
  5443. uint64_t reserved_31_31:1;
  5444. uint64_t key:1;
  5445. uint64_t rad:1;
  5446. uint64_t tim:1;
  5447. uint64_t reserved_25_27:3;
  5448. uint64_t zip:1;
  5449. uint64_t reserved_17_23:7;
  5450. uint64_t sso:1;
  5451. uint64_t reserved_8_15:8;
  5452. uint64_t pko:1;
  5453. uint64_t pip:1;
  5454. uint64_t ipd:1;
  5455. uint64_t fpa:1;
  5456. uint64_t reserved_1_3:3;
  5457. uint64_t iob:1;
  5458. #else
  5459. uint64_t iob:1;
  5460. uint64_t reserved_1_3:3;
  5461. uint64_t fpa:1;
  5462. uint64_t ipd:1;
  5463. uint64_t pip:1;
  5464. uint64_t pko:1;
  5465. uint64_t reserved_8_15:8;
  5466. uint64_t sso:1;
  5467. uint64_t reserved_17_23:7;
  5468. uint64_t zip:1;
  5469. uint64_t reserved_25_27:3;
  5470. uint64_t tim:1;
  5471. uint64_t rad:1;
  5472. uint64_t key:1;
  5473. uint64_t reserved_31_31:1;
  5474. uint64_t sli:1;
  5475. uint64_t dpi:1;
  5476. uint64_t reserved_34_39:6;
  5477. uint64_t dfa:1;
  5478. uint64_t reserved_41_47:7;
  5479. uint64_t l2c:1;
  5480. uint64_t reserved_49_51:3;
  5481. uint64_t trace:4;
  5482. uint64_t reserved_56_63:8;
  5483. #endif
  5484. } cn68xxp1;
  5485. };
  5486. union cvmx_ciu2_raw_ppx_ip4_wdog {
  5487. uint64_t u64;
  5488. struct cvmx_ciu2_raw_ppx_ip4_wdog_s {
  5489. #ifdef __BIG_ENDIAN_BITFIELD
  5490. uint64_t reserved_32_63:32;
  5491. uint64_t wdog:32;
  5492. #else
  5493. uint64_t wdog:32;
  5494. uint64_t reserved_32_63:32;
  5495. #endif
  5496. } s;
  5497. struct cvmx_ciu2_raw_ppx_ip4_wdog_s cn68xx;
  5498. struct cvmx_ciu2_raw_ppx_ip4_wdog_s cn68xxp1;
  5499. };
  5500. union cvmx_ciu2_raw_ppx_ip4_wrkq {
  5501. uint64_t u64;
  5502. struct cvmx_ciu2_raw_ppx_ip4_wrkq_s {
  5503. #ifdef __BIG_ENDIAN_BITFIELD
  5504. uint64_t workq:64;
  5505. #else
  5506. uint64_t workq:64;
  5507. #endif
  5508. } s;
  5509. struct cvmx_ciu2_raw_ppx_ip4_wrkq_s cn68xx;
  5510. struct cvmx_ciu2_raw_ppx_ip4_wrkq_s cn68xxp1;
  5511. };
  5512. union cvmx_ciu2_src_iox_int_gpio {
  5513. uint64_t u64;
  5514. struct cvmx_ciu2_src_iox_int_gpio_s {
  5515. #ifdef __BIG_ENDIAN_BITFIELD
  5516. uint64_t reserved_16_63:48;
  5517. uint64_t gpio:16;
  5518. #else
  5519. uint64_t gpio:16;
  5520. uint64_t reserved_16_63:48;
  5521. #endif
  5522. } s;
  5523. struct cvmx_ciu2_src_iox_int_gpio_s cn68xx;
  5524. struct cvmx_ciu2_src_iox_int_gpio_s cn68xxp1;
  5525. };
  5526. union cvmx_ciu2_src_iox_int_io {
  5527. uint64_t u64;
  5528. struct cvmx_ciu2_src_iox_int_io_s {
  5529. #ifdef __BIG_ENDIAN_BITFIELD
  5530. uint64_t reserved_34_63:30;
  5531. uint64_t pem:2;
  5532. uint64_t reserved_18_31:14;
  5533. uint64_t pci_inta:2;
  5534. uint64_t reserved_13_15:3;
  5535. uint64_t msired:1;
  5536. uint64_t pci_msi:4;
  5537. uint64_t reserved_4_7:4;
  5538. uint64_t pci_intr:4;
  5539. #else
  5540. uint64_t pci_intr:4;
  5541. uint64_t reserved_4_7:4;
  5542. uint64_t pci_msi:4;
  5543. uint64_t msired:1;
  5544. uint64_t reserved_13_15:3;
  5545. uint64_t pci_inta:2;
  5546. uint64_t reserved_18_31:14;
  5547. uint64_t pem:2;
  5548. uint64_t reserved_34_63:30;
  5549. #endif
  5550. } s;
  5551. struct cvmx_ciu2_src_iox_int_io_s cn68xx;
  5552. struct cvmx_ciu2_src_iox_int_io_s cn68xxp1;
  5553. };
  5554. union cvmx_ciu2_src_iox_int_mbox {
  5555. uint64_t u64;
  5556. struct cvmx_ciu2_src_iox_int_mbox_s {
  5557. #ifdef __BIG_ENDIAN_BITFIELD
  5558. uint64_t reserved_4_63:60;
  5559. uint64_t mbox:4;
  5560. #else
  5561. uint64_t mbox:4;
  5562. uint64_t reserved_4_63:60;
  5563. #endif
  5564. } s;
  5565. struct cvmx_ciu2_src_iox_int_mbox_s cn68xx;
  5566. struct cvmx_ciu2_src_iox_int_mbox_s cn68xxp1;
  5567. };
  5568. union cvmx_ciu2_src_iox_int_mem {
  5569. uint64_t u64;
  5570. struct cvmx_ciu2_src_iox_int_mem_s {
  5571. #ifdef __BIG_ENDIAN_BITFIELD
  5572. uint64_t reserved_4_63:60;
  5573. uint64_t lmc:4;
  5574. #else
  5575. uint64_t lmc:4;
  5576. uint64_t reserved_4_63:60;
  5577. #endif
  5578. } s;
  5579. struct cvmx_ciu2_src_iox_int_mem_s cn68xx;
  5580. struct cvmx_ciu2_src_iox_int_mem_s cn68xxp1;
  5581. };
  5582. union cvmx_ciu2_src_iox_int_mio {
  5583. uint64_t u64;
  5584. struct cvmx_ciu2_src_iox_int_mio_s {
  5585. #ifdef __BIG_ENDIAN_BITFIELD
  5586. uint64_t rst:1;
  5587. uint64_t reserved_49_62:14;
  5588. uint64_t ptp:1;
  5589. uint64_t reserved_45_47:3;
  5590. uint64_t usb_hci:1;
  5591. uint64_t reserved_41_43:3;
  5592. uint64_t usb_uctl:1;
  5593. uint64_t reserved_38_39:2;
  5594. uint64_t uart:2;
  5595. uint64_t reserved_34_35:2;
  5596. uint64_t twsi:2;
  5597. uint64_t reserved_19_31:13;
  5598. uint64_t bootdma:1;
  5599. uint64_t mio:1;
  5600. uint64_t nand:1;
  5601. uint64_t reserved_12_15:4;
  5602. uint64_t timer:4;
  5603. uint64_t reserved_3_7:5;
  5604. uint64_t ipd_drp:1;
  5605. uint64_t ssoiq:1;
  5606. uint64_t ipdppthr:1;
  5607. #else
  5608. uint64_t ipdppthr:1;
  5609. uint64_t ssoiq:1;
  5610. uint64_t ipd_drp:1;
  5611. uint64_t reserved_3_7:5;
  5612. uint64_t timer:4;
  5613. uint64_t reserved_12_15:4;
  5614. uint64_t nand:1;
  5615. uint64_t mio:1;
  5616. uint64_t bootdma:1;
  5617. uint64_t reserved_19_31:13;
  5618. uint64_t twsi:2;
  5619. uint64_t reserved_34_35:2;
  5620. uint64_t uart:2;
  5621. uint64_t reserved_38_39:2;
  5622. uint64_t usb_uctl:1;
  5623. uint64_t reserved_41_43:3;
  5624. uint64_t usb_hci:1;
  5625. uint64_t reserved_45_47:3;
  5626. uint64_t ptp:1;
  5627. uint64_t reserved_49_62:14;
  5628. uint64_t rst:1;
  5629. #endif
  5630. } s;
  5631. struct cvmx_ciu2_src_iox_int_mio_s cn68xx;
  5632. struct cvmx_ciu2_src_iox_int_mio_s cn68xxp1;
  5633. };
  5634. union cvmx_ciu2_src_iox_int_pkt {
  5635. uint64_t u64;
  5636. struct cvmx_ciu2_src_iox_int_pkt_s {
  5637. #ifdef __BIG_ENDIAN_BITFIELD
  5638. uint64_t reserved_54_63:10;
  5639. uint64_t ilk_drp:2;
  5640. uint64_t reserved_49_51:3;
  5641. uint64_t ilk:1;
  5642. uint64_t reserved_41_47:7;
  5643. uint64_t mii:1;
  5644. uint64_t reserved_33_39:7;
  5645. uint64_t agl:1;
  5646. uint64_t reserved_13_31:19;
  5647. uint64_t gmx_drp:5;
  5648. uint64_t reserved_5_7:3;
  5649. uint64_t agx:5;
  5650. #else
  5651. uint64_t agx:5;
  5652. uint64_t reserved_5_7:3;
  5653. uint64_t gmx_drp:5;
  5654. uint64_t reserved_13_31:19;
  5655. uint64_t agl:1;
  5656. uint64_t reserved_33_39:7;
  5657. uint64_t mii:1;
  5658. uint64_t reserved_41_47:7;
  5659. uint64_t ilk:1;
  5660. uint64_t reserved_49_51:3;
  5661. uint64_t ilk_drp:2;
  5662. uint64_t reserved_54_63:10;
  5663. #endif
  5664. } s;
  5665. struct cvmx_ciu2_src_iox_int_pkt_s cn68xx;
  5666. struct cvmx_ciu2_src_iox_int_pkt_cn68xxp1 {
  5667. #ifdef __BIG_ENDIAN_BITFIELD
  5668. uint64_t reserved_49_63:15;
  5669. uint64_t ilk:1;
  5670. uint64_t reserved_41_47:7;
  5671. uint64_t mii:1;
  5672. uint64_t reserved_33_39:7;
  5673. uint64_t agl:1;
  5674. uint64_t reserved_13_31:19;
  5675. uint64_t gmx_drp:5;
  5676. uint64_t reserved_5_7:3;
  5677. uint64_t agx:5;
  5678. #else
  5679. uint64_t agx:5;
  5680. uint64_t reserved_5_7:3;
  5681. uint64_t gmx_drp:5;
  5682. uint64_t reserved_13_31:19;
  5683. uint64_t agl:1;
  5684. uint64_t reserved_33_39:7;
  5685. uint64_t mii:1;
  5686. uint64_t reserved_41_47:7;
  5687. uint64_t ilk:1;
  5688. uint64_t reserved_49_63:15;
  5689. #endif
  5690. } cn68xxp1;
  5691. };
  5692. union cvmx_ciu2_src_iox_int_rml {
  5693. uint64_t u64;
  5694. struct cvmx_ciu2_src_iox_int_rml_s {
  5695. #ifdef __BIG_ENDIAN_BITFIELD
  5696. uint64_t reserved_56_63:8;
  5697. uint64_t trace:4;
  5698. uint64_t reserved_49_51:3;
  5699. uint64_t l2c:1;
  5700. uint64_t reserved_41_47:7;
  5701. uint64_t dfa:1;
  5702. uint64_t reserved_37_39:3;
  5703. uint64_t dpi_dma:1;
  5704. uint64_t reserved_34_35:2;
  5705. uint64_t dpi:1;
  5706. uint64_t sli:1;
  5707. uint64_t reserved_31_31:1;
  5708. uint64_t key:1;
  5709. uint64_t rad:1;
  5710. uint64_t tim:1;
  5711. uint64_t reserved_25_27:3;
  5712. uint64_t zip:1;
  5713. uint64_t reserved_17_23:7;
  5714. uint64_t sso:1;
  5715. uint64_t reserved_8_15:8;
  5716. uint64_t pko:1;
  5717. uint64_t pip:1;
  5718. uint64_t ipd:1;
  5719. uint64_t fpa:1;
  5720. uint64_t reserved_1_3:3;
  5721. uint64_t iob:1;
  5722. #else
  5723. uint64_t iob:1;
  5724. uint64_t reserved_1_3:3;
  5725. uint64_t fpa:1;
  5726. uint64_t ipd:1;
  5727. uint64_t pip:1;
  5728. uint64_t pko:1;
  5729. uint64_t reserved_8_15:8;
  5730. uint64_t sso:1;
  5731. uint64_t reserved_17_23:7;
  5732. uint64_t zip:1;
  5733. uint64_t reserved_25_27:3;
  5734. uint64_t tim:1;
  5735. uint64_t rad:1;
  5736. uint64_t key:1;
  5737. uint64_t reserved_31_31:1;
  5738. uint64_t sli:1;
  5739. uint64_t dpi:1;
  5740. uint64_t reserved_34_35:2;
  5741. uint64_t dpi_dma:1;
  5742. uint64_t reserved_37_39:3;
  5743. uint64_t dfa:1;
  5744. uint64_t reserved_41_47:7;
  5745. uint64_t l2c:1;
  5746. uint64_t reserved_49_51:3;
  5747. uint64_t trace:4;
  5748. uint64_t reserved_56_63:8;
  5749. #endif
  5750. } s;
  5751. struct cvmx_ciu2_src_iox_int_rml_s cn68xx;
  5752. struct cvmx_ciu2_src_iox_int_rml_cn68xxp1 {
  5753. #ifdef __BIG_ENDIAN_BITFIELD
  5754. uint64_t reserved_56_63:8;
  5755. uint64_t trace:4;
  5756. uint64_t reserved_49_51:3;
  5757. uint64_t l2c:1;
  5758. uint64_t reserved_41_47:7;
  5759. uint64_t dfa:1;
  5760. uint64_t reserved_34_39:6;
  5761. uint64_t dpi:1;
  5762. uint64_t sli:1;
  5763. uint64_t reserved_31_31:1;
  5764. uint64_t key:1;
  5765. uint64_t rad:1;
  5766. uint64_t tim:1;
  5767. uint64_t reserved_25_27:3;
  5768. uint64_t zip:1;
  5769. uint64_t reserved_17_23:7;
  5770. uint64_t sso:1;
  5771. uint64_t reserved_8_15:8;
  5772. uint64_t pko:1;
  5773. uint64_t pip:1;
  5774. uint64_t ipd:1;
  5775. uint64_t fpa:1;
  5776. uint64_t reserved_1_3:3;
  5777. uint64_t iob:1;
  5778. #else
  5779. uint64_t iob:1;
  5780. uint64_t reserved_1_3:3;
  5781. uint64_t fpa:1;
  5782. uint64_t ipd:1;
  5783. uint64_t pip:1;
  5784. uint64_t pko:1;
  5785. uint64_t reserved_8_15:8;
  5786. uint64_t sso:1;
  5787. uint64_t reserved_17_23:7;
  5788. uint64_t zip:1;
  5789. uint64_t reserved_25_27:3;
  5790. uint64_t tim:1;
  5791. uint64_t rad:1;
  5792. uint64_t key:1;
  5793. uint64_t reserved_31_31:1;
  5794. uint64_t sli:1;
  5795. uint64_t dpi:1;
  5796. uint64_t reserved_34_39:6;
  5797. uint64_t dfa:1;
  5798. uint64_t reserved_41_47:7;
  5799. uint64_t l2c:1;
  5800. uint64_t reserved_49_51:3;
  5801. uint64_t trace:4;
  5802. uint64_t reserved_56_63:8;
  5803. #endif
  5804. } cn68xxp1;
  5805. };
  5806. union cvmx_ciu2_src_iox_int_wdog {
  5807. uint64_t u64;
  5808. struct cvmx_ciu2_src_iox_int_wdog_s {
  5809. #ifdef __BIG_ENDIAN_BITFIELD
  5810. uint64_t reserved_32_63:32;
  5811. uint64_t wdog:32;
  5812. #else
  5813. uint64_t wdog:32;
  5814. uint64_t reserved_32_63:32;
  5815. #endif
  5816. } s;
  5817. struct cvmx_ciu2_src_iox_int_wdog_s cn68xx;
  5818. struct cvmx_ciu2_src_iox_int_wdog_s cn68xxp1;
  5819. };
  5820. union cvmx_ciu2_src_iox_int_wrkq {
  5821. uint64_t u64;
  5822. struct cvmx_ciu2_src_iox_int_wrkq_s {
  5823. #ifdef __BIG_ENDIAN_BITFIELD
  5824. uint64_t workq:64;
  5825. #else
  5826. uint64_t workq:64;
  5827. #endif
  5828. } s;
  5829. struct cvmx_ciu2_src_iox_int_wrkq_s cn68xx;
  5830. struct cvmx_ciu2_src_iox_int_wrkq_s cn68xxp1;
  5831. };
  5832. union cvmx_ciu2_src_ppx_ip2_gpio {
  5833. uint64_t u64;
  5834. struct cvmx_ciu2_src_ppx_ip2_gpio_s {
  5835. #ifdef __BIG_ENDIAN_BITFIELD
  5836. uint64_t reserved_16_63:48;
  5837. uint64_t gpio:16;
  5838. #else
  5839. uint64_t gpio:16;
  5840. uint64_t reserved_16_63:48;
  5841. #endif
  5842. } s;
  5843. struct cvmx_ciu2_src_ppx_ip2_gpio_s cn68xx;
  5844. struct cvmx_ciu2_src_ppx_ip2_gpio_s cn68xxp1;
  5845. };
  5846. union cvmx_ciu2_src_ppx_ip2_io {
  5847. uint64_t u64;
  5848. struct cvmx_ciu2_src_ppx_ip2_io_s {
  5849. #ifdef __BIG_ENDIAN_BITFIELD
  5850. uint64_t reserved_34_63:30;
  5851. uint64_t pem:2;
  5852. uint64_t reserved_18_31:14;
  5853. uint64_t pci_inta:2;
  5854. uint64_t reserved_13_15:3;
  5855. uint64_t msired:1;
  5856. uint64_t pci_msi:4;
  5857. uint64_t reserved_4_7:4;
  5858. uint64_t pci_intr:4;
  5859. #else
  5860. uint64_t pci_intr:4;
  5861. uint64_t reserved_4_7:4;
  5862. uint64_t pci_msi:4;
  5863. uint64_t msired:1;
  5864. uint64_t reserved_13_15:3;
  5865. uint64_t pci_inta:2;
  5866. uint64_t reserved_18_31:14;
  5867. uint64_t pem:2;
  5868. uint64_t reserved_34_63:30;
  5869. #endif
  5870. } s;
  5871. struct cvmx_ciu2_src_ppx_ip2_io_s cn68xx;
  5872. struct cvmx_ciu2_src_ppx_ip2_io_s cn68xxp1;
  5873. };
  5874. union cvmx_ciu2_src_ppx_ip2_mbox {
  5875. uint64_t u64;
  5876. struct cvmx_ciu2_src_ppx_ip2_mbox_s {
  5877. #ifdef __BIG_ENDIAN_BITFIELD
  5878. uint64_t reserved_4_63:60;
  5879. uint64_t mbox:4;
  5880. #else
  5881. uint64_t mbox:4;
  5882. uint64_t reserved_4_63:60;
  5883. #endif
  5884. } s;
  5885. struct cvmx_ciu2_src_ppx_ip2_mbox_s cn68xx;
  5886. struct cvmx_ciu2_src_ppx_ip2_mbox_s cn68xxp1;
  5887. };
  5888. union cvmx_ciu2_src_ppx_ip2_mem {
  5889. uint64_t u64;
  5890. struct cvmx_ciu2_src_ppx_ip2_mem_s {
  5891. #ifdef __BIG_ENDIAN_BITFIELD
  5892. uint64_t reserved_4_63:60;
  5893. uint64_t lmc:4;
  5894. #else
  5895. uint64_t lmc:4;
  5896. uint64_t reserved_4_63:60;
  5897. #endif
  5898. } s;
  5899. struct cvmx_ciu2_src_ppx_ip2_mem_s cn68xx;
  5900. struct cvmx_ciu2_src_ppx_ip2_mem_s cn68xxp1;
  5901. };
  5902. union cvmx_ciu2_src_ppx_ip2_mio {
  5903. uint64_t u64;
  5904. struct cvmx_ciu2_src_ppx_ip2_mio_s {
  5905. #ifdef __BIG_ENDIAN_BITFIELD
  5906. uint64_t rst:1;
  5907. uint64_t reserved_49_62:14;
  5908. uint64_t ptp:1;
  5909. uint64_t reserved_45_47:3;
  5910. uint64_t usb_hci:1;
  5911. uint64_t reserved_41_43:3;
  5912. uint64_t usb_uctl:1;
  5913. uint64_t reserved_38_39:2;
  5914. uint64_t uart:2;
  5915. uint64_t reserved_34_35:2;
  5916. uint64_t twsi:2;
  5917. uint64_t reserved_19_31:13;
  5918. uint64_t bootdma:1;
  5919. uint64_t mio:1;
  5920. uint64_t nand:1;
  5921. uint64_t reserved_12_15:4;
  5922. uint64_t timer:4;
  5923. uint64_t reserved_3_7:5;
  5924. uint64_t ipd_drp:1;
  5925. uint64_t ssoiq:1;
  5926. uint64_t ipdppthr:1;
  5927. #else
  5928. uint64_t ipdppthr:1;
  5929. uint64_t ssoiq:1;
  5930. uint64_t ipd_drp:1;
  5931. uint64_t reserved_3_7:5;
  5932. uint64_t timer:4;
  5933. uint64_t reserved_12_15:4;
  5934. uint64_t nand:1;
  5935. uint64_t mio:1;
  5936. uint64_t bootdma:1;
  5937. uint64_t reserved_19_31:13;
  5938. uint64_t twsi:2;
  5939. uint64_t reserved_34_35:2;
  5940. uint64_t uart:2;
  5941. uint64_t reserved_38_39:2;
  5942. uint64_t usb_uctl:1;
  5943. uint64_t reserved_41_43:3;
  5944. uint64_t usb_hci:1;
  5945. uint64_t reserved_45_47:3;
  5946. uint64_t ptp:1;
  5947. uint64_t reserved_49_62:14;
  5948. uint64_t rst:1;
  5949. #endif
  5950. } s;
  5951. struct cvmx_ciu2_src_ppx_ip2_mio_s cn68xx;
  5952. struct cvmx_ciu2_src_ppx_ip2_mio_s cn68xxp1;
  5953. };
  5954. union cvmx_ciu2_src_ppx_ip2_pkt {
  5955. uint64_t u64;
  5956. struct cvmx_ciu2_src_ppx_ip2_pkt_s {
  5957. #ifdef __BIG_ENDIAN_BITFIELD
  5958. uint64_t reserved_54_63:10;
  5959. uint64_t ilk_drp:2;
  5960. uint64_t reserved_49_51:3;
  5961. uint64_t ilk:1;
  5962. uint64_t reserved_41_47:7;
  5963. uint64_t mii:1;
  5964. uint64_t reserved_33_39:7;
  5965. uint64_t agl:1;
  5966. uint64_t reserved_13_31:19;
  5967. uint64_t gmx_drp:5;
  5968. uint64_t reserved_5_7:3;
  5969. uint64_t agx:5;
  5970. #else
  5971. uint64_t agx:5;
  5972. uint64_t reserved_5_7:3;
  5973. uint64_t gmx_drp:5;
  5974. uint64_t reserved_13_31:19;
  5975. uint64_t agl:1;
  5976. uint64_t reserved_33_39:7;
  5977. uint64_t mii:1;
  5978. uint64_t reserved_41_47:7;
  5979. uint64_t ilk:1;
  5980. uint64_t reserved_49_51:3;
  5981. uint64_t ilk_drp:2;
  5982. uint64_t reserved_54_63:10;
  5983. #endif
  5984. } s;
  5985. struct cvmx_ciu2_src_ppx_ip2_pkt_s cn68xx;
  5986. struct cvmx_ciu2_src_ppx_ip2_pkt_cn68xxp1 {
  5987. #ifdef __BIG_ENDIAN_BITFIELD
  5988. uint64_t reserved_49_63:15;
  5989. uint64_t ilk:1;
  5990. uint64_t reserved_41_47:7;
  5991. uint64_t mii:1;
  5992. uint64_t reserved_33_39:7;
  5993. uint64_t agl:1;
  5994. uint64_t reserved_13_31:19;
  5995. uint64_t gmx_drp:5;
  5996. uint64_t reserved_5_7:3;
  5997. uint64_t agx:5;
  5998. #else
  5999. uint64_t agx:5;
  6000. uint64_t reserved_5_7:3;
  6001. uint64_t gmx_drp:5;
  6002. uint64_t reserved_13_31:19;
  6003. uint64_t agl:1;
  6004. uint64_t reserved_33_39:7;
  6005. uint64_t mii:1;
  6006. uint64_t reserved_41_47:7;
  6007. uint64_t ilk:1;
  6008. uint64_t reserved_49_63:15;
  6009. #endif
  6010. } cn68xxp1;
  6011. };
  6012. union cvmx_ciu2_src_ppx_ip2_rml {
  6013. uint64_t u64;
  6014. struct cvmx_ciu2_src_ppx_ip2_rml_s {
  6015. #ifdef __BIG_ENDIAN_BITFIELD
  6016. uint64_t reserved_56_63:8;
  6017. uint64_t trace:4;
  6018. uint64_t reserved_49_51:3;
  6019. uint64_t l2c:1;
  6020. uint64_t reserved_41_47:7;
  6021. uint64_t dfa:1;
  6022. uint64_t reserved_37_39:3;
  6023. uint64_t dpi_dma:1;
  6024. uint64_t reserved_34_35:2;
  6025. uint64_t dpi:1;
  6026. uint64_t sli:1;
  6027. uint64_t reserved_31_31:1;
  6028. uint64_t key:1;
  6029. uint64_t rad:1;
  6030. uint64_t tim:1;
  6031. uint64_t reserved_25_27:3;
  6032. uint64_t zip:1;
  6033. uint64_t reserved_17_23:7;
  6034. uint64_t sso:1;
  6035. uint64_t reserved_8_15:8;
  6036. uint64_t pko:1;
  6037. uint64_t pip:1;
  6038. uint64_t ipd:1;
  6039. uint64_t fpa:1;
  6040. uint64_t reserved_1_3:3;
  6041. uint64_t iob:1;
  6042. #else
  6043. uint64_t iob:1;
  6044. uint64_t reserved_1_3:3;
  6045. uint64_t fpa:1;
  6046. uint64_t ipd:1;
  6047. uint64_t pip:1;
  6048. uint64_t pko:1;
  6049. uint64_t reserved_8_15:8;
  6050. uint64_t sso:1;
  6051. uint64_t reserved_17_23:7;
  6052. uint64_t zip:1;
  6053. uint64_t reserved_25_27:3;
  6054. uint64_t tim:1;
  6055. uint64_t rad:1;
  6056. uint64_t key:1;
  6057. uint64_t reserved_31_31:1;
  6058. uint64_t sli:1;
  6059. uint64_t dpi:1;
  6060. uint64_t reserved_34_35:2;
  6061. uint64_t dpi_dma:1;
  6062. uint64_t reserved_37_39:3;
  6063. uint64_t dfa:1;
  6064. uint64_t reserved_41_47:7;
  6065. uint64_t l2c:1;
  6066. uint64_t reserved_49_51:3;
  6067. uint64_t trace:4;
  6068. uint64_t reserved_56_63:8;
  6069. #endif
  6070. } s;
  6071. struct cvmx_ciu2_src_ppx_ip2_rml_s cn68xx;
  6072. struct cvmx_ciu2_src_ppx_ip2_rml_cn68xxp1 {
  6073. #ifdef __BIG_ENDIAN_BITFIELD
  6074. uint64_t reserved_56_63:8;
  6075. uint64_t trace:4;
  6076. uint64_t reserved_49_51:3;
  6077. uint64_t l2c:1;
  6078. uint64_t reserved_41_47:7;
  6079. uint64_t dfa:1;
  6080. uint64_t reserved_34_39:6;
  6081. uint64_t dpi:1;
  6082. uint64_t sli:1;
  6083. uint64_t reserved_31_31:1;
  6084. uint64_t key:1;
  6085. uint64_t rad:1;
  6086. uint64_t tim:1;
  6087. uint64_t reserved_25_27:3;
  6088. uint64_t zip:1;
  6089. uint64_t reserved_17_23:7;
  6090. uint64_t sso:1;
  6091. uint64_t reserved_8_15:8;
  6092. uint64_t pko:1;
  6093. uint64_t pip:1;
  6094. uint64_t ipd:1;
  6095. uint64_t fpa:1;
  6096. uint64_t reserved_1_3:3;
  6097. uint64_t iob:1;
  6098. #else
  6099. uint64_t iob:1;
  6100. uint64_t reserved_1_3:3;
  6101. uint64_t fpa:1;
  6102. uint64_t ipd:1;
  6103. uint64_t pip:1;
  6104. uint64_t pko:1;
  6105. uint64_t reserved_8_15:8;
  6106. uint64_t sso:1;
  6107. uint64_t reserved_17_23:7;
  6108. uint64_t zip:1;
  6109. uint64_t reserved_25_27:3;
  6110. uint64_t tim:1;
  6111. uint64_t rad:1;
  6112. uint64_t key:1;
  6113. uint64_t reserved_31_31:1;
  6114. uint64_t sli:1;
  6115. uint64_t dpi:1;
  6116. uint64_t reserved_34_39:6;
  6117. uint64_t dfa:1;
  6118. uint64_t reserved_41_47:7;
  6119. uint64_t l2c:1;
  6120. uint64_t reserved_49_51:3;
  6121. uint64_t trace:4;
  6122. uint64_t reserved_56_63:8;
  6123. #endif
  6124. } cn68xxp1;
  6125. };
  6126. union cvmx_ciu2_src_ppx_ip2_wdog {
  6127. uint64_t u64;
  6128. struct cvmx_ciu2_src_ppx_ip2_wdog_s {
  6129. #ifdef __BIG_ENDIAN_BITFIELD
  6130. uint64_t reserved_32_63:32;
  6131. uint64_t wdog:32;
  6132. #else
  6133. uint64_t wdog:32;
  6134. uint64_t reserved_32_63:32;
  6135. #endif
  6136. } s;
  6137. struct cvmx_ciu2_src_ppx_ip2_wdog_s cn68xx;
  6138. struct cvmx_ciu2_src_ppx_ip2_wdog_s cn68xxp1;
  6139. };
  6140. union cvmx_ciu2_src_ppx_ip2_wrkq {
  6141. uint64_t u64;
  6142. struct cvmx_ciu2_src_ppx_ip2_wrkq_s {
  6143. #ifdef __BIG_ENDIAN_BITFIELD
  6144. uint64_t workq:64;
  6145. #else
  6146. uint64_t workq:64;
  6147. #endif
  6148. } s;
  6149. struct cvmx_ciu2_src_ppx_ip2_wrkq_s cn68xx;
  6150. struct cvmx_ciu2_src_ppx_ip2_wrkq_s cn68xxp1;
  6151. };
  6152. union cvmx_ciu2_src_ppx_ip3_gpio {
  6153. uint64_t u64;
  6154. struct cvmx_ciu2_src_ppx_ip3_gpio_s {
  6155. #ifdef __BIG_ENDIAN_BITFIELD
  6156. uint64_t reserved_16_63:48;
  6157. uint64_t gpio:16;
  6158. #else
  6159. uint64_t gpio:16;
  6160. uint64_t reserved_16_63:48;
  6161. #endif
  6162. } s;
  6163. struct cvmx_ciu2_src_ppx_ip3_gpio_s cn68xx;
  6164. struct cvmx_ciu2_src_ppx_ip3_gpio_s cn68xxp1;
  6165. };
  6166. union cvmx_ciu2_src_ppx_ip3_io {
  6167. uint64_t u64;
  6168. struct cvmx_ciu2_src_ppx_ip3_io_s {
  6169. #ifdef __BIG_ENDIAN_BITFIELD
  6170. uint64_t reserved_34_63:30;
  6171. uint64_t pem:2;
  6172. uint64_t reserved_18_31:14;
  6173. uint64_t pci_inta:2;
  6174. uint64_t reserved_13_15:3;
  6175. uint64_t msired:1;
  6176. uint64_t pci_msi:4;
  6177. uint64_t reserved_4_7:4;
  6178. uint64_t pci_intr:4;
  6179. #else
  6180. uint64_t pci_intr:4;
  6181. uint64_t reserved_4_7:4;
  6182. uint64_t pci_msi:4;
  6183. uint64_t msired:1;
  6184. uint64_t reserved_13_15:3;
  6185. uint64_t pci_inta:2;
  6186. uint64_t reserved_18_31:14;
  6187. uint64_t pem:2;
  6188. uint64_t reserved_34_63:30;
  6189. #endif
  6190. } s;
  6191. struct cvmx_ciu2_src_ppx_ip3_io_s cn68xx;
  6192. struct cvmx_ciu2_src_ppx_ip3_io_s cn68xxp1;
  6193. };
  6194. union cvmx_ciu2_src_ppx_ip3_mbox {
  6195. uint64_t u64;
  6196. struct cvmx_ciu2_src_ppx_ip3_mbox_s {
  6197. #ifdef __BIG_ENDIAN_BITFIELD
  6198. uint64_t reserved_4_63:60;
  6199. uint64_t mbox:4;
  6200. #else
  6201. uint64_t mbox:4;
  6202. uint64_t reserved_4_63:60;
  6203. #endif
  6204. } s;
  6205. struct cvmx_ciu2_src_ppx_ip3_mbox_s cn68xx;
  6206. struct cvmx_ciu2_src_ppx_ip3_mbox_s cn68xxp1;
  6207. };
  6208. union cvmx_ciu2_src_ppx_ip3_mem {
  6209. uint64_t u64;
  6210. struct cvmx_ciu2_src_ppx_ip3_mem_s {
  6211. #ifdef __BIG_ENDIAN_BITFIELD
  6212. uint64_t reserved_4_63:60;
  6213. uint64_t lmc:4;
  6214. #else
  6215. uint64_t lmc:4;
  6216. uint64_t reserved_4_63:60;
  6217. #endif
  6218. } s;
  6219. struct cvmx_ciu2_src_ppx_ip3_mem_s cn68xx;
  6220. struct cvmx_ciu2_src_ppx_ip3_mem_s cn68xxp1;
  6221. };
  6222. union cvmx_ciu2_src_ppx_ip3_mio {
  6223. uint64_t u64;
  6224. struct cvmx_ciu2_src_ppx_ip3_mio_s {
  6225. #ifdef __BIG_ENDIAN_BITFIELD
  6226. uint64_t rst:1;
  6227. uint64_t reserved_49_62:14;
  6228. uint64_t ptp:1;
  6229. uint64_t reserved_45_47:3;
  6230. uint64_t usb_hci:1;
  6231. uint64_t reserved_41_43:3;
  6232. uint64_t usb_uctl:1;
  6233. uint64_t reserved_38_39:2;
  6234. uint64_t uart:2;
  6235. uint64_t reserved_34_35:2;
  6236. uint64_t twsi:2;
  6237. uint64_t reserved_19_31:13;
  6238. uint64_t bootdma:1;
  6239. uint64_t mio:1;
  6240. uint64_t nand:1;
  6241. uint64_t reserved_12_15:4;
  6242. uint64_t timer:4;
  6243. uint64_t reserved_3_7:5;
  6244. uint64_t ipd_drp:1;
  6245. uint64_t ssoiq:1;
  6246. uint64_t ipdppthr:1;
  6247. #else
  6248. uint64_t ipdppthr:1;
  6249. uint64_t ssoiq:1;
  6250. uint64_t ipd_drp:1;
  6251. uint64_t reserved_3_7:5;
  6252. uint64_t timer:4;
  6253. uint64_t reserved_12_15:4;
  6254. uint64_t nand:1;
  6255. uint64_t mio:1;
  6256. uint64_t bootdma:1;
  6257. uint64_t reserved_19_31:13;
  6258. uint64_t twsi:2;
  6259. uint64_t reserved_34_35:2;
  6260. uint64_t uart:2;
  6261. uint64_t reserved_38_39:2;
  6262. uint64_t usb_uctl:1;
  6263. uint64_t reserved_41_43:3;
  6264. uint64_t usb_hci:1;
  6265. uint64_t reserved_45_47:3;
  6266. uint64_t ptp:1;
  6267. uint64_t reserved_49_62:14;
  6268. uint64_t rst:1;
  6269. #endif
  6270. } s;
  6271. struct cvmx_ciu2_src_ppx_ip3_mio_s cn68xx;
  6272. struct cvmx_ciu2_src_ppx_ip3_mio_s cn68xxp1;
  6273. };
  6274. union cvmx_ciu2_src_ppx_ip3_pkt {
  6275. uint64_t u64;
  6276. struct cvmx_ciu2_src_ppx_ip3_pkt_s {
  6277. #ifdef __BIG_ENDIAN_BITFIELD
  6278. uint64_t reserved_54_63:10;
  6279. uint64_t ilk_drp:2;
  6280. uint64_t reserved_49_51:3;
  6281. uint64_t ilk:1;
  6282. uint64_t reserved_41_47:7;
  6283. uint64_t mii:1;
  6284. uint64_t reserved_33_39:7;
  6285. uint64_t agl:1;
  6286. uint64_t reserved_13_31:19;
  6287. uint64_t gmx_drp:5;
  6288. uint64_t reserved_5_7:3;
  6289. uint64_t agx:5;
  6290. #else
  6291. uint64_t agx:5;
  6292. uint64_t reserved_5_7:3;
  6293. uint64_t gmx_drp:5;
  6294. uint64_t reserved_13_31:19;
  6295. uint64_t agl:1;
  6296. uint64_t reserved_33_39:7;
  6297. uint64_t mii:1;
  6298. uint64_t reserved_41_47:7;
  6299. uint64_t ilk:1;
  6300. uint64_t reserved_49_51:3;
  6301. uint64_t ilk_drp:2;
  6302. uint64_t reserved_54_63:10;
  6303. #endif
  6304. } s;
  6305. struct cvmx_ciu2_src_ppx_ip3_pkt_s cn68xx;
  6306. struct cvmx_ciu2_src_ppx_ip3_pkt_cn68xxp1 {
  6307. #ifdef __BIG_ENDIAN_BITFIELD
  6308. uint64_t reserved_49_63:15;
  6309. uint64_t ilk:1;
  6310. uint64_t reserved_41_47:7;
  6311. uint64_t mii:1;
  6312. uint64_t reserved_33_39:7;
  6313. uint64_t agl:1;
  6314. uint64_t reserved_13_31:19;
  6315. uint64_t gmx_drp:5;
  6316. uint64_t reserved_5_7:3;
  6317. uint64_t agx:5;
  6318. #else
  6319. uint64_t agx:5;
  6320. uint64_t reserved_5_7:3;
  6321. uint64_t gmx_drp:5;
  6322. uint64_t reserved_13_31:19;
  6323. uint64_t agl:1;
  6324. uint64_t reserved_33_39:7;
  6325. uint64_t mii:1;
  6326. uint64_t reserved_41_47:7;
  6327. uint64_t ilk:1;
  6328. uint64_t reserved_49_63:15;
  6329. #endif
  6330. } cn68xxp1;
  6331. };
  6332. union cvmx_ciu2_src_ppx_ip3_rml {
  6333. uint64_t u64;
  6334. struct cvmx_ciu2_src_ppx_ip3_rml_s {
  6335. #ifdef __BIG_ENDIAN_BITFIELD
  6336. uint64_t reserved_56_63:8;
  6337. uint64_t trace:4;
  6338. uint64_t reserved_49_51:3;
  6339. uint64_t l2c:1;
  6340. uint64_t reserved_41_47:7;
  6341. uint64_t dfa:1;
  6342. uint64_t reserved_37_39:3;
  6343. uint64_t dpi_dma:1;
  6344. uint64_t reserved_34_35:2;
  6345. uint64_t dpi:1;
  6346. uint64_t sli:1;
  6347. uint64_t reserved_31_31:1;
  6348. uint64_t key:1;
  6349. uint64_t rad:1;
  6350. uint64_t tim:1;
  6351. uint64_t reserved_25_27:3;
  6352. uint64_t zip:1;
  6353. uint64_t reserved_17_23:7;
  6354. uint64_t sso:1;
  6355. uint64_t reserved_8_15:8;
  6356. uint64_t pko:1;
  6357. uint64_t pip:1;
  6358. uint64_t ipd:1;
  6359. uint64_t fpa:1;
  6360. uint64_t reserved_1_3:3;
  6361. uint64_t iob:1;
  6362. #else
  6363. uint64_t iob:1;
  6364. uint64_t reserved_1_3:3;
  6365. uint64_t fpa:1;
  6366. uint64_t ipd:1;
  6367. uint64_t pip:1;
  6368. uint64_t pko:1;
  6369. uint64_t reserved_8_15:8;
  6370. uint64_t sso:1;
  6371. uint64_t reserved_17_23:7;
  6372. uint64_t zip:1;
  6373. uint64_t reserved_25_27:3;
  6374. uint64_t tim:1;
  6375. uint64_t rad:1;
  6376. uint64_t key:1;
  6377. uint64_t reserved_31_31:1;
  6378. uint64_t sli:1;
  6379. uint64_t dpi:1;
  6380. uint64_t reserved_34_35:2;
  6381. uint64_t dpi_dma:1;
  6382. uint64_t reserved_37_39:3;
  6383. uint64_t dfa:1;
  6384. uint64_t reserved_41_47:7;
  6385. uint64_t l2c:1;
  6386. uint64_t reserved_49_51:3;
  6387. uint64_t trace:4;
  6388. uint64_t reserved_56_63:8;
  6389. #endif
  6390. } s;
  6391. struct cvmx_ciu2_src_ppx_ip3_rml_s cn68xx;
  6392. struct cvmx_ciu2_src_ppx_ip3_rml_cn68xxp1 {
  6393. #ifdef __BIG_ENDIAN_BITFIELD
  6394. uint64_t reserved_56_63:8;
  6395. uint64_t trace:4;
  6396. uint64_t reserved_49_51:3;
  6397. uint64_t l2c:1;
  6398. uint64_t reserved_41_47:7;
  6399. uint64_t dfa:1;
  6400. uint64_t reserved_34_39:6;
  6401. uint64_t dpi:1;
  6402. uint64_t sli:1;
  6403. uint64_t reserved_31_31:1;
  6404. uint64_t key:1;
  6405. uint64_t rad:1;
  6406. uint64_t tim:1;
  6407. uint64_t reserved_25_27:3;
  6408. uint64_t zip:1;
  6409. uint64_t reserved_17_23:7;
  6410. uint64_t sso:1;
  6411. uint64_t reserved_8_15:8;
  6412. uint64_t pko:1;
  6413. uint64_t pip:1;
  6414. uint64_t ipd:1;
  6415. uint64_t fpa:1;
  6416. uint64_t reserved_1_3:3;
  6417. uint64_t iob:1;
  6418. #else
  6419. uint64_t iob:1;
  6420. uint64_t reserved_1_3:3;
  6421. uint64_t fpa:1;
  6422. uint64_t ipd:1;
  6423. uint64_t pip:1;
  6424. uint64_t pko:1;
  6425. uint64_t reserved_8_15:8;
  6426. uint64_t sso:1;
  6427. uint64_t reserved_17_23:7;
  6428. uint64_t zip:1;
  6429. uint64_t reserved_25_27:3;
  6430. uint64_t tim:1;
  6431. uint64_t rad:1;
  6432. uint64_t key:1;
  6433. uint64_t reserved_31_31:1;
  6434. uint64_t sli:1;
  6435. uint64_t dpi:1;
  6436. uint64_t reserved_34_39:6;
  6437. uint64_t dfa:1;
  6438. uint64_t reserved_41_47:7;
  6439. uint64_t l2c:1;
  6440. uint64_t reserved_49_51:3;
  6441. uint64_t trace:4;
  6442. uint64_t reserved_56_63:8;
  6443. #endif
  6444. } cn68xxp1;
  6445. };
  6446. union cvmx_ciu2_src_ppx_ip3_wdog {
  6447. uint64_t u64;
  6448. struct cvmx_ciu2_src_ppx_ip3_wdog_s {
  6449. #ifdef __BIG_ENDIAN_BITFIELD
  6450. uint64_t reserved_32_63:32;
  6451. uint64_t wdog:32;
  6452. #else
  6453. uint64_t wdog:32;
  6454. uint64_t reserved_32_63:32;
  6455. #endif
  6456. } s;
  6457. struct cvmx_ciu2_src_ppx_ip3_wdog_s cn68xx;
  6458. struct cvmx_ciu2_src_ppx_ip3_wdog_s cn68xxp1;
  6459. };
  6460. union cvmx_ciu2_src_ppx_ip3_wrkq {
  6461. uint64_t u64;
  6462. struct cvmx_ciu2_src_ppx_ip3_wrkq_s {
  6463. #ifdef __BIG_ENDIAN_BITFIELD
  6464. uint64_t workq:64;
  6465. #else
  6466. uint64_t workq:64;
  6467. #endif
  6468. } s;
  6469. struct cvmx_ciu2_src_ppx_ip3_wrkq_s cn68xx;
  6470. struct cvmx_ciu2_src_ppx_ip3_wrkq_s cn68xxp1;
  6471. };
  6472. union cvmx_ciu2_src_ppx_ip4_gpio {
  6473. uint64_t u64;
  6474. struct cvmx_ciu2_src_ppx_ip4_gpio_s {
  6475. #ifdef __BIG_ENDIAN_BITFIELD
  6476. uint64_t reserved_16_63:48;
  6477. uint64_t gpio:16;
  6478. #else
  6479. uint64_t gpio:16;
  6480. uint64_t reserved_16_63:48;
  6481. #endif
  6482. } s;
  6483. struct cvmx_ciu2_src_ppx_ip4_gpio_s cn68xx;
  6484. struct cvmx_ciu2_src_ppx_ip4_gpio_s cn68xxp1;
  6485. };
  6486. union cvmx_ciu2_src_ppx_ip4_io {
  6487. uint64_t u64;
  6488. struct cvmx_ciu2_src_ppx_ip4_io_s {
  6489. #ifdef __BIG_ENDIAN_BITFIELD
  6490. uint64_t reserved_34_63:30;
  6491. uint64_t pem:2;
  6492. uint64_t reserved_18_31:14;
  6493. uint64_t pci_inta:2;
  6494. uint64_t reserved_13_15:3;
  6495. uint64_t msired:1;
  6496. uint64_t pci_msi:4;
  6497. uint64_t reserved_4_7:4;
  6498. uint64_t pci_intr:4;
  6499. #else
  6500. uint64_t pci_intr:4;
  6501. uint64_t reserved_4_7:4;
  6502. uint64_t pci_msi:4;
  6503. uint64_t msired:1;
  6504. uint64_t reserved_13_15:3;
  6505. uint64_t pci_inta:2;
  6506. uint64_t reserved_18_31:14;
  6507. uint64_t pem:2;
  6508. uint64_t reserved_34_63:30;
  6509. #endif
  6510. } s;
  6511. struct cvmx_ciu2_src_ppx_ip4_io_s cn68xx;
  6512. struct cvmx_ciu2_src_ppx_ip4_io_s cn68xxp1;
  6513. };
  6514. union cvmx_ciu2_src_ppx_ip4_mbox {
  6515. uint64_t u64;
  6516. struct cvmx_ciu2_src_ppx_ip4_mbox_s {
  6517. #ifdef __BIG_ENDIAN_BITFIELD
  6518. uint64_t reserved_4_63:60;
  6519. uint64_t mbox:4;
  6520. #else
  6521. uint64_t mbox:4;
  6522. uint64_t reserved_4_63:60;
  6523. #endif
  6524. } s;
  6525. struct cvmx_ciu2_src_ppx_ip4_mbox_s cn68xx;
  6526. struct cvmx_ciu2_src_ppx_ip4_mbox_s cn68xxp1;
  6527. };
  6528. union cvmx_ciu2_src_ppx_ip4_mem {
  6529. uint64_t u64;
  6530. struct cvmx_ciu2_src_ppx_ip4_mem_s {
  6531. #ifdef __BIG_ENDIAN_BITFIELD
  6532. uint64_t reserved_4_63:60;
  6533. uint64_t lmc:4;
  6534. #else
  6535. uint64_t lmc:4;
  6536. uint64_t reserved_4_63:60;
  6537. #endif
  6538. } s;
  6539. struct cvmx_ciu2_src_ppx_ip4_mem_s cn68xx;
  6540. struct cvmx_ciu2_src_ppx_ip4_mem_s cn68xxp1;
  6541. };
  6542. union cvmx_ciu2_src_ppx_ip4_mio {
  6543. uint64_t u64;
  6544. struct cvmx_ciu2_src_ppx_ip4_mio_s {
  6545. #ifdef __BIG_ENDIAN_BITFIELD
  6546. uint64_t rst:1;
  6547. uint64_t reserved_49_62:14;
  6548. uint64_t ptp:1;
  6549. uint64_t reserved_45_47:3;
  6550. uint64_t usb_hci:1;
  6551. uint64_t reserved_41_43:3;
  6552. uint64_t usb_uctl:1;
  6553. uint64_t reserved_38_39:2;
  6554. uint64_t uart:2;
  6555. uint64_t reserved_34_35:2;
  6556. uint64_t twsi:2;
  6557. uint64_t reserved_19_31:13;
  6558. uint64_t bootdma:1;
  6559. uint64_t mio:1;
  6560. uint64_t nand:1;
  6561. uint64_t reserved_12_15:4;
  6562. uint64_t timer:4;
  6563. uint64_t reserved_3_7:5;
  6564. uint64_t ipd_drp:1;
  6565. uint64_t ssoiq:1;
  6566. uint64_t ipdppthr:1;
  6567. #else
  6568. uint64_t ipdppthr:1;
  6569. uint64_t ssoiq:1;
  6570. uint64_t ipd_drp:1;
  6571. uint64_t reserved_3_7:5;
  6572. uint64_t timer:4;
  6573. uint64_t reserved_12_15:4;
  6574. uint64_t nand:1;
  6575. uint64_t mio:1;
  6576. uint64_t bootdma:1;
  6577. uint64_t reserved_19_31:13;
  6578. uint64_t twsi:2;
  6579. uint64_t reserved_34_35:2;
  6580. uint64_t uart:2;
  6581. uint64_t reserved_38_39:2;
  6582. uint64_t usb_uctl:1;
  6583. uint64_t reserved_41_43:3;
  6584. uint64_t usb_hci:1;
  6585. uint64_t reserved_45_47:3;
  6586. uint64_t ptp:1;
  6587. uint64_t reserved_49_62:14;
  6588. uint64_t rst:1;
  6589. #endif
  6590. } s;
  6591. struct cvmx_ciu2_src_ppx_ip4_mio_s cn68xx;
  6592. struct cvmx_ciu2_src_ppx_ip4_mio_s cn68xxp1;
  6593. };
  6594. union cvmx_ciu2_src_ppx_ip4_pkt {
  6595. uint64_t u64;
  6596. struct cvmx_ciu2_src_ppx_ip4_pkt_s {
  6597. #ifdef __BIG_ENDIAN_BITFIELD
  6598. uint64_t reserved_54_63:10;
  6599. uint64_t ilk_drp:2;
  6600. uint64_t reserved_49_51:3;
  6601. uint64_t ilk:1;
  6602. uint64_t reserved_41_47:7;
  6603. uint64_t mii:1;
  6604. uint64_t reserved_33_39:7;
  6605. uint64_t agl:1;
  6606. uint64_t reserved_13_31:19;
  6607. uint64_t gmx_drp:5;
  6608. uint64_t reserved_5_7:3;
  6609. uint64_t agx:5;
  6610. #else
  6611. uint64_t agx:5;
  6612. uint64_t reserved_5_7:3;
  6613. uint64_t gmx_drp:5;
  6614. uint64_t reserved_13_31:19;
  6615. uint64_t agl:1;
  6616. uint64_t reserved_33_39:7;
  6617. uint64_t mii:1;
  6618. uint64_t reserved_41_47:7;
  6619. uint64_t ilk:1;
  6620. uint64_t reserved_49_51:3;
  6621. uint64_t ilk_drp:2;
  6622. uint64_t reserved_54_63:10;
  6623. #endif
  6624. } s;
  6625. struct cvmx_ciu2_src_ppx_ip4_pkt_s cn68xx;
  6626. struct cvmx_ciu2_src_ppx_ip4_pkt_cn68xxp1 {
  6627. #ifdef __BIG_ENDIAN_BITFIELD
  6628. uint64_t reserved_49_63:15;
  6629. uint64_t ilk:1;
  6630. uint64_t reserved_41_47:7;
  6631. uint64_t mii:1;
  6632. uint64_t reserved_33_39:7;
  6633. uint64_t agl:1;
  6634. uint64_t reserved_13_31:19;
  6635. uint64_t gmx_drp:5;
  6636. uint64_t reserved_5_7:3;
  6637. uint64_t agx:5;
  6638. #else
  6639. uint64_t agx:5;
  6640. uint64_t reserved_5_7:3;
  6641. uint64_t gmx_drp:5;
  6642. uint64_t reserved_13_31:19;
  6643. uint64_t agl:1;
  6644. uint64_t reserved_33_39:7;
  6645. uint64_t mii:1;
  6646. uint64_t reserved_41_47:7;
  6647. uint64_t ilk:1;
  6648. uint64_t reserved_49_63:15;
  6649. #endif
  6650. } cn68xxp1;
  6651. };
  6652. union cvmx_ciu2_src_ppx_ip4_rml {
  6653. uint64_t u64;
  6654. struct cvmx_ciu2_src_ppx_ip4_rml_s {
  6655. #ifdef __BIG_ENDIAN_BITFIELD
  6656. uint64_t reserved_56_63:8;
  6657. uint64_t trace:4;
  6658. uint64_t reserved_49_51:3;
  6659. uint64_t l2c:1;
  6660. uint64_t reserved_41_47:7;
  6661. uint64_t dfa:1;
  6662. uint64_t reserved_37_39:3;
  6663. uint64_t dpi_dma:1;
  6664. uint64_t reserved_34_35:2;
  6665. uint64_t dpi:1;
  6666. uint64_t sli:1;
  6667. uint64_t reserved_31_31:1;
  6668. uint64_t key:1;
  6669. uint64_t rad:1;
  6670. uint64_t tim:1;
  6671. uint64_t reserved_25_27:3;
  6672. uint64_t zip:1;
  6673. uint64_t reserved_17_23:7;
  6674. uint64_t sso:1;
  6675. uint64_t reserved_8_15:8;
  6676. uint64_t pko:1;
  6677. uint64_t pip:1;
  6678. uint64_t ipd:1;
  6679. uint64_t fpa:1;
  6680. uint64_t reserved_1_3:3;
  6681. uint64_t iob:1;
  6682. #else
  6683. uint64_t iob:1;
  6684. uint64_t reserved_1_3:3;
  6685. uint64_t fpa:1;
  6686. uint64_t ipd:1;
  6687. uint64_t pip:1;
  6688. uint64_t pko:1;
  6689. uint64_t reserved_8_15:8;
  6690. uint64_t sso:1;
  6691. uint64_t reserved_17_23:7;
  6692. uint64_t zip:1;
  6693. uint64_t reserved_25_27:3;
  6694. uint64_t tim:1;
  6695. uint64_t rad:1;
  6696. uint64_t key:1;
  6697. uint64_t reserved_31_31:1;
  6698. uint64_t sli:1;
  6699. uint64_t dpi:1;
  6700. uint64_t reserved_34_35:2;
  6701. uint64_t dpi_dma:1;
  6702. uint64_t reserved_37_39:3;
  6703. uint64_t dfa:1;
  6704. uint64_t reserved_41_47:7;
  6705. uint64_t l2c:1;
  6706. uint64_t reserved_49_51:3;
  6707. uint64_t trace:4;
  6708. uint64_t reserved_56_63:8;
  6709. #endif
  6710. } s;
  6711. struct cvmx_ciu2_src_ppx_ip4_rml_s cn68xx;
  6712. struct cvmx_ciu2_src_ppx_ip4_rml_cn68xxp1 {
  6713. #ifdef __BIG_ENDIAN_BITFIELD
  6714. uint64_t reserved_56_63:8;
  6715. uint64_t trace:4;
  6716. uint64_t reserved_49_51:3;
  6717. uint64_t l2c:1;
  6718. uint64_t reserved_41_47:7;
  6719. uint64_t dfa:1;
  6720. uint64_t reserved_34_39:6;
  6721. uint64_t dpi:1;
  6722. uint64_t sli:1;
  6723. uint64_t reserved_31_31:1;
  6724. uint64_t key:1;
  6725. uint64_t rad:1;
  6726. uint64_t tim:1;
  6727. uint64_t reserved_25_27:3;
  6728. uint64_t zip:1;
  6729. uint64_t reserved_17_23:7;
  6730. uint64_t sso:1;
  6731. uint64_t reserved_8_15:8;
  6732. uint64_t pko:1;
  6733. uint64_t pip:1;
  6734. uint64_t ipd:1;
  6735. uint64_t fpa:1;
  6736. uint64_t reserved_1_3:3;
  6737. uint64_t iob:1;
  6738. #else
  6739. uint64_t iob:1;
  6740. uint64_t reserved_1_3:3;
  6741. uint64_t fpa:1;
  6742. uint64_t ipd:1;
  6743. uint64_t pip:1;
  6744. uint64_t pko:1;
  6745. uint64_t reserved_8_15:8;
  6746. uint64_t sso:1;
  6747. uint64_t reserved_17_23:7;
  6748. uint64_t zip:1;
  6749. uint64_t reserved_25_27:3;
  6750. uint64_t tim:1;
  6751. uint64_t rad:1;
  6752. uint64_t key:1;
  6753. uint64_t reserved_31_31:1;
  6754. uint64_t sli:1;
  6755. uint64_t dpi:1;
  6756. uint64_t reserved_34_39:6;
  6757. uint64_t dfa:1;
  6758. uint64_t reserved_41_47:7;
  6759. uint64_t l2c:1;
  6760. uint64_t reserved_49_51:3;
  6761. uint64_t trace:4;
  6762. uint64_t reserved_56_63:8;
  6763. #endif
  6764. } cn68xxp1;
  6765. };
  6766. union cvmx_ciu2_src_ppx_ip4_wdog {
  6767. uint64_t u64;
  6768. struct cvmx_ciu2_src_ppx_ip4_wdog_s {
  6769. #ifdef __BIG_ENDIAN_BITFIELD
  6770. uint64_t reserved_32_63:32;
  6771. uint64_t wdog:32;
  6772. #else
  6773. uint64_t wdog:32;
  6774. uint64_t reserved_32_63:32;
  6775. #endif
  6776. } s;
  6777. struct cvmx_ciu2_src_ppx_ip4_wdog_s cn68xx;
  6778. struct cvmx_ciu2_src_ppx_ip4_wdog_s cn68xxp1;
  6779. };
  6780. union cvmx_ciu2_src_ppx_ip4_wrkq {
  6781. uint64_t u64;
  6782. struct cvmx_ciu2_src_ppx_ip4_wrkq_s {
  6783. #ifdef __BIG_ENDIAN_BITFIELD
  6784. uint64_t workq:64;
  6785. #else
  6786. uint64_t workq:64;
  6787. #endif
  6788. } s;
  6789. struct cvmx_ciu2_src_ppx_ip4_wrkq_s cn68xx;
  6790. struct cvmx_ciu2_src_ppx_ip4_wrkq_s cn68xxp1;
  6791. };
  6792. union cvmx_ciu2_sum_iox_int {
  6793. uint64_t u64;
  6794. struct cvmx_ciu2_sum_iox_int_s {
  6795. #ifdef __BIG_ENDIAN_BITFIELD
  6796. uint64_t mbox:4;
  6797. uint64_t reserved_8_59:52;
  6798. uint64_t gpio:1;
  6799. uint64_t pkt:1;
  6800. uint64_t mem:1;
  6801. uint64_t io:1;
  6802. uint64_t mio:1;
  6803. uint64_t rml:1;
  6804. uint64_t wdog:1;
  6805. uint64_t workq:1;
  6806. #else
  6807. uint64_t workq:1;
  6808. uint64_t wdog:1;
  6809. uint64_t rml:1;
  6810. uint64_t mio:1;
  6811. uint64_t io:1;
  6812. uint64_t mem:1;
  6813. uint64_t pkt:1;
  6814. uint64_t gpio:1;
  6815. uint64_t reserved_8_59:52;
  6816. uint64_t mbox:4;
  6817. #endif
  6818. } s;
  6819. struct cvmx_ciu2_sum_iox_int_s cn68xx;
  6820. struct cvmx_ciu2_sum_iox_int_s cn68xxp1;
  6821. };
  6822. union cvmx_ciu2_sum_ppx_ip2 {
  6823. uint64_t u64;
  6824. struct cvmx_ciu2_sum_ppx_ip2_s {
  6825. #ifdef __BIG_ENDIAN_BITFIELD
  6826. uint64_t mbox:4;
  6827. uint64_t reserved_8_59:52;
  6828. uint64_t gpio:1;
  6829. uint64_t pkt:1;
  6830. uint64_t mem:1;
  6831. uint64_t io:1;
  6832. uint64_t mio:1;
  6833. uint64_t rml:1;
  6834. uint64_t wdog:1;
  6835. uint64_t workq:1;
  6836. #else
  6837. uint64_t workq:1;
  6838. uint64_t wdog:1;
  6839. uint64_t rml:1;
  6840. uint64_t mio:1;
  6841. uint64_t io:1;
  6842. uint64_t mem:1;
  6843. uint64_t pkt:1;
  6844. uint64_t gpio:1;
  6845. uint64_t reserved_8_59:52;
  6846. uint64_t mbox:4;
  6847. #endif
  6848. } s;
  6849. struct cvmx_ciu2_sum_ppx_ip2_s cn68xx;
  6850. struct cvmx_ciu2_sum_ppx_ip2_s cn68xxp1;
  6851. };
  6852. union cvmx_ciu2_sum_ppx_ip3 {
  6853. uint64_t u64;
  6854. struct cvmx_ciu2_sum_ppx_ip3_s {
  6855. #ifdef __BIG_ENDIAN_BITFIELD
  6856. uint64_t mbox:4;
  6857. uint64_t reserved_8_59:52;
  6858. uint64_t gpio:1;
  6859. uint64_t pkt:1;
  6860. uint64_t mem:1;
  6861. uint64_t io:1;
  6862. uint64_t mio:1;
  6863. uint64_t rml:1;
  6864. uint64_t wdog:1;
  6865. uint64_t workq:1;
  6866. #else
  6867. uint64_t workq:1;
  6868. uint64_t wdog:1;
  6869. uint64_t rml:1;
  6870. uint64_t mio:1;
  6871. uint64_t io:1;
  6872. uint64_t mem:1;
  6873. uint64_t pkt:1;
  6874. uint64_t gpio:1;
  6875. uint64_t reserved_8_59:52;
  6876. uint64_t mbox:4;
  6877. #endif
  6878. } s;
  6879. struct cvmx_ciu2_sum_ppx_ip3_s cn68xx;
  6880. struct cvmx_ciu2_sum_ppx_ip3_s cn68xxp1;
  6881. };
  6882. union cvmx_ciu2_sum_ppx_ip4 {
  6883. uint64_t u64;
  6884. struct cvmx_ciu2_sum_ppx_ip4_s {
  6885. #ifdef __BIG_ENDIAN_BITFIELD
  6886. uint64_t mbox:4;
  6887. uint64_t reserved_8_59:52;
  6888. uint64_t gpio:1;
  6889. uint64_t pkt:1;
  6890. uint64_t mem:1;
  6891. uint64_t io:1;
  6892. uint64_t mio:1;
  6893. uint64_t rml:1;
  6894. uint64_t wdog:1;
  6895. uint64_t workq:1;
  6896. #else
  6897. uint64_t workq:1;
  6898. uint64_t wdog:1;
  6899. uint64_t rml:1;
  6900. uint64_t mio:1;
  6901. uint64_t io:1;
  6902. uint64_t mem:1;
  6903. uint64_t pkt:1;
  6904. uint64_t gpio:1;
  6905. uint64_t reserved_8_59:52;
  6906. uint64_t mbox:4;
  6907. #endif
  6908. } s;
  6909. struct cvmx_ciu2_sum_ppx_ip4_s cn68xx;
  6910. struct cvmx_ciu2_sum_ppx_ip4_s cn68xxp1;
  6911. };
  6912. #endif