irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/irq.h>
  14. #include <asm/irq_cpu.h>
  15. #include <asm/mipsregs.h>
  16. #include <bcm63xx_cpu.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_io.h>
  19. #include <bcm63xx_irq.h>
  20. static void __dispatch_internal(void) __maybe_unused;
  21. static void __dispatch_internal_64(void) __maybe_unused;
  22. static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
  23. static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
  24. static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
  25. static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
  26. #ifndef BCMCPU_RUNTIME_DETECT
  27. #ifdef CONFIG_BCM63XX_CPU_6328
  28. #define irq_stat_reg PERF_IRQSTAT_6328_REG
  29. #define irq_mask_reg PERF_IRQMASK_6328_REG
  30. #define irq_bits 64
  31. #define is_ext_irq_cascaded 1
  32. #define ext_irq_start (BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  33. #define ext_irq_end (BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  34. #define ext_irq_count 4
  35. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6328
  36. #define ext_irq_cfg_reg2 0
  37. #endif
  38. #ifdef CONFIG_BCM63XX_CPU_6338
  39. #define irq_stat_reg PERF_IRQSTAT_6338_REG
  40. #define irq_mask_reg PERF_IRQMASK_6338_REG
  41. #define irq_bits 32
  42. #define is_ext_irq_cascaded 0
  43. #define ext_irq_start 0
  44. #define ext_irq_end 0
  45. #define ext_irq_count 4
  46. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
  47. #define ext_irq_cfg_reg2 0
  48. #endif
  49. #ifdef CONFIG_BCM63XX_CPU_6345
  50. #define irq_stat_reg PERF_IRQSTAT_6345_REG
  51. #define irq_mask_reg PERF_IRQMASK_6345_REG
  52. #define irq_bits 32
  53. #define is_ext_irq_cascaded 0
  54. #define ext_irq_start 0
  55. #define ext_irq_end 0
  56. #define ext_irq_count 4
  57. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6345
  58. #define ext_irq_cfg_reg2 0
  59. #endif
  60. #ifdef CONFIG_BCM63XX_CPU_6348
  61. #define irq_stat_reg PERF_IRQSTAT_6348_REG
  62. #define irq_mask_reg PERF_IRQMASK_6348_REG
  63. #define irq_bits 32
  64. #define is_ext_irq_cascaded 0
  65. #define ext_irq_start 0
  66. #define ext_irq_end 0
  67. #define ext_irq_count 4
  68. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
  69. #define ext_irq_cfg_reg2 0
  70. #endif
  71. #ifdef CONFIG_BCM63XX_CPU_6358
  72. #define irq_stat_reg PERF_IRQSTAT_6358_REG
  73. #define irq_mask_reg PERF_IRQMASK_6358_REG
  74. #define irq_bits 32
  75. #define is_ext_irq_cascaded 1
  76. #define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  77. #define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  78. #define ext_irq_count 4
  79. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
  80. #define ext_irq_cfg_reg2 0
  81. #endif
  82. #ifdef CONFIG_BCM63XX_CPU_6368
  83. #define irq_stat_reg PERF_IRQSTAT_6368_REG
  84. #define irq_mask_reg PERF_IRQMASK_6368_REG
  85. #define irq_bits 64
  86. #define is_ext_irq_cascaded 1
  87. #define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  88. #define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
  89. #define ext_irq_count 6
  90. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
  91. #define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
  92. #endif
  93. #if irq_bits == 32
  94. #define dispatch_internal __dispatch_internal
  95. #define internal_irq_mask __internal_irq_mask_32
  96. #define internal_irq_unmask __internal_irq_unmask_32
  97. #else
  98. #define dispatch_internal __dispatch_internal_64
  99. #define internal_irq_mask __internal_irq_mask_64
  100. #define internal_irq_unmask __internal_irq_unmask_64
  101. #endif
  102. #define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
  103. #define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
  104. static inline void bcm63xx_init_irq(void)
  105. {
  106. }
  107. #else /* ! BCMCPU_RUNTIME_DETECT */
  108. static u32 irq_stat_addr, irq_mask_addr;
  109. static void (*dispatch_internal)(void);
  110. static int is_ext_irq_cascaded;
  111. static unsigned int ext_irq_count;
  112. static unsigned int ext_irq_start, ext_irq_end;
  113. static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
  114. static void (*internal_irq_mask)(unsigned int irq);
  115. static void (*internal_irq_unmask)(unsigned int irq);
  116. static void bcm63xx_init_irq(void)
  117. {
  118. int irq_bits;
  119. irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
  120. irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
  121. switch (bcm63xx_get_cpu_id()) {
  122. case BCM6328_CPU_ID:
  123. irq_stat_addr += PERF_IRQSTAT_6328_REG;
  124. irq_mask_addr += PERF_IRQMASK_6328_REG;
  125. irq_bits = 64;
  126. ext_irq_count = 4;
  127. is_ext_irq_cascaded = 1;
  128. ext_irq_start = BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  129. ext_irq_end = BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  130. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6328;
  131. break;
  132. case BCM6338_CPU_ID:
  133. irq_stat_addr += PERF_IRQSTAT_6338_REG;
  134. irq_mask_addr += PERF_IRQMASK_6338_REG;
  135. irq_bits = 32;
  136. ext_irq_count = 4;
  137. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6338;
  138. break;
  139. case BCM6345_CPU_ID:
  140. irq_stat_addr += PERF_IRQSTAT_6345_REG;
  141. irq_mask_addr += PERF_IRQMASK_6345_REG;
  142. irq_bits = 32;
  143. ext_irq_count = 4;
  144. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6345;
  145. break;
  146. case BCM6348_CPU_ID:
  147. irq_stat_addr += PERF_IRQSTAT_6348_REG;
  148. irq_mask_addr += PERF_IRQMASK_6348_REG;
  149. irq_bits = 32;
  150. ext_irq_count = 4;
  151. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
  152. break;
  153. case BCM6358_CPU_ID:
  154. irq_stat_addr += PERF_IRQSTAT_6358_REG;
  155. irq_mask_addr += PERF_IRQMASK_6358_REG;
  156. irq_bits = 32;
  157. ext_irq_count = 4;
  158. is_ext_irq_cascaded = 1;
  159. ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  160. ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  161. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
  162. break;
  163. case BCM6368_CPU_ID:
  164. irq_stat_addr += PERF_IRQSTAT_6368_REG;
  165. irq_mask_addr += PERF_IRQMASK_6368_REG;
  166. irq_bits = 64;
  167. ext_irq_count = 6;
  168. is_ext_irq_cascaded = 1;
  169. ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  170. ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
  171. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
  172. ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
  173. break;
  174. default:
  175. BUG();
  176. }
  177. if (irq_bits == 32) {
  178. dispatch_internal = __dispatch_internal;
  179. internal_irq_mask = __internal_irq_mask_32;
  180. internal_irq_unmask = __internal_irq_unmask_32;
  181. } else {
  182. dispatch_internal = __dispatch_internal_64;
  183. internal_irq_mask = __internal_irq_mask_64;
  184. internal_irq_unmask = __internal_irq_unmask_64;
  185. }
  186. }
  187. #endif /* ! BCMCPU_RUNTIME_DETECT */
  188. static inline u32 get_ext_irq_perf_reg(int irq)
  189. {
  190. if (irq < 4)
  191. return ext_irq_cfg_reg1;
  192. return ext_irq_cfg_reg2;
  193. }
  194. static inline void handle_internal(int intbit)
  195. {
  196. if (is_ext_irq_cascaded &&
  197. intbit >= ext_irq_start && intbit <= ext_irq_end)
  198. do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
  199. else
  200. do_IRQ(intbit + IRQ_INTERNAL_BASE);
  201. }
  202. /*
  203. * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
  204. * prioritize any interrupt relatively to another. the static counter
  205. * will resume the loop where it ended the last time we left this
  206. * function.
  207. */
  208. static void __dispatch_internal(void)
  209. {
  210. u32 pending;
  211. static int i;
  212. pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
  213. if (!pending)
  214. return ;
  215. while (1) {
  216. int to_call = i;
  217. i = (i + 1) & 0x1f;
  218. if (pending & (1 << to_call)) {
  219. handle_internal(to_call);
  220. break;
  221. }
  222. }
  223. }
  224. static void __dispatch_internal_64(void)
  225. {
  226. u64 pending;
  227. static int i;
  228. pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
  229. if (!pending)
  230. return ;
  231. while (1) {
  232. int to_call = i;
  233. i = (i + 1) & 0x3f;
  234. if (pending & (1ull << to_call)) {
  235. handle_internal(to_call);
  236. break;
  237. }
  238. }
  239. }
  240. asmlinkage void plat_irq_dispatch(void)
  241. {
  242. u32 cause;
  243. do {
  244. cause = read_c0_cause() & read_c0_status() & ST0_IM;
  245. if (!cause)
  246. break;
  247. if (cause & CAUSEF_IP7)
  248. do_IRQ(7);
  249. if (cause & CAUSEF_IP2)
  250. dispatch_internal();
  251. if (!is_ext_irq_cascaded) {
  252. if (cause & CAUSEF_IP3)
  253. do_IRQ(IRQ_EXT_0);
  254. if (cause & CAUSEF_IP4)
  255. do_IRQ(IRQ_EXT_1);
  256. if (cause & CAUSEF_IP5)
  257. do_IRQ(IRQ_EXT_2);
  258. if (cause & CAUSEF_IP6)
  259. do_IRQ(IRQ_EXT_3);
  260. }
  261. } while (1);
  262. }
  263. /*
  264. * internal IRQs operations: only mask/unmask on PERF irq mask
  265. * register.
  266. */
  267. static void __internal_irq_mask_32(unsigned int irq)
  268. {
  269. u32 mask;
  270. mask = bcm_readl(irq_mask_addr);
  271. mask &= ~(1 << irq);
  272. bcm_writel(mask, irq_mask_addr);
  273. }
  274. static void __internal_irq_mask_64(unsigned int irq)
  275. {
  276. u64 mask;
  277. mask = bcm_readq(irq_mask_addr);
  278. mask &= ~(1ull << irq);
  279. bcm_writeq(mask, irq_mask_addr);
  280. }
  281. static void __internal_irq_unmask_32(unsigned int irq)
  282. {
  283. u32 mask;
  284. mask = bcm_readl(irq_mask_addr);
  285. mask |= (1 << irq);
  286. bcm_writel(mask, irq_mask_addr);
  287. }
  288. static void __internal_irq_unmask_64(unsigned int irq)
  289. {
  290. u64 mask;
  291. mask = bcm_readq(irq_mask_addr);
  292. mask |= (1ull << irq);
  293. bcm_writeq(mask, irq_mask_addr);
  294. }
  295. static void bcm63xx_internal_irq_mask(struct irq_data *d)
  296. {
  297. internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
  298. }
  299. static void bcm63xx_internal_irq_unmask(struct irq_data *d)
  300. {
  301. internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
  302. }
  303. /*
  304. * external IRQs operations: mask/unmask and clear on PERF external
  305. * irq control register.
  306. */
  307. static void bcm63xx_external_irq_mask(struct irq_data *d)
  308. {
  309. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  310. u32 reg, regaddr;
  311. regaddr = get_ext_irq_perf_reg(irq);
  312. reg = bcm_perf_readl(regaddr);
  313. if (BCMCPU_IS_6348())
  314. reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
  315. else
  316. reg &= ~EXTIRQ_CFG_MASK(irq % 4);
  317. bcm_perf_writel(reg, regaddr);
  318. if (is_ext_irq_cascaded)
  319. internal_irq_mask(irq + ext_irq_start);
  320. }
  321. static void bcm63xx_external_irq_unmask(struct irq_data *d)
  322. {
  323. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  324. u32 reg, regaddr;
  325. regaddr = get_ext_irq_perf_reg(irq);
  326. reg = bcm_perf_readl(regaddr);
  327. if (BCMCPU_IS_6348())
  328. reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
  329. else
  330. reg |= EXTIRQ_CFG_MASK(irq % 4);
  331. bcm_perf_writel(reg, regaddr);
  332. if (is_ext_irq_cascaded)
  333. internal_irq_unmask(irq + ext_irq_start);
  334. }
  335. static void bcm63xx_external_irq_clear(struct irq_data *d)
  336. {
  337. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  338. u32 reg, regaddr;
  339. regaddr = get_ext_irq_perf_reg(irq);
  340. reg = bcm_perf_readl(regaddr);
  341. if (BCMCPU_IS_6348())
  342. reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
  343. else
  344. reg |= EXTIRQ_CFG_CLEAR(irq % 4);
  345. bcm_perf_writel(reg, regaddr);
  346. }
  347. static int bcm63xx_external_irq_set_type(struct irq_data *d,
  348. unsigned int flow_type)
  349. {
  350. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  351. u32 reg, regaddr;
  352. int levelsense, sense, bothedge;
  353. flow_type &= IRQ_TYPE_SENSE_MASK;
  354. if (flow_type == IRQ_TYPE_NONE)
  355. flow_type = IRQ_TYPE_LEVEL_LOW;
  356. levelsense = sense = bothedge = 0;
  357. switch (flow_type) {
  358. case IRQ_TYPE_EDGE_BOTH:
  359. bothedge = 1;
  360. break;
  361. case IRQ_TYPE_EDGE_RISING:
  362. sense = 1;
  363. break;
  364. case IRQ_TYPE_EDGE_FALLING:
  365. break;
  366. case IRQ_TYPE_LEVEL_HIGH:
  367. levelsense = 1;
  368. sense = 1;
  369. break;
  370. case IRQ_TYPE_LEVEL_LOW:
  371. levelsense = 1;
  372. break;
  373. default:
  374. printk(KERN_ERR "bogus flow type combination given !\n");
  375. return -EINVAL;
  376. }
  377. regaddr = get_ext_irq_perf_reg(irq);
  378. reg = bcm_perf_readl(regaddr);
  379. irq %= 4;
  380. switch (bcm63xx_get_cpu_id()) {
  381. case BCM6348_CPU_ID:
  382. if (levelsense)
  383. reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
  384. else
  385. reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
  386. if (sense)
  387. reg |= EXTIRQ_CFG_SENSE_6348(irq);
  388. else
  389. reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
  390. if (bothedge)
  391. reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
  392. else
  393. reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
  394. break;
  395. case BCM6328_CPU_ID:
  396. case BCM6338_CPU_ID:
  397. case BCM6345_CPU_ID:
  398. case BCM6358_CPU_ID:
  399. case BCM6368_CPU_ID:
  400. if (levelsense)
  401. reg |= EXTIRQ_CFG_LEVELSENSE(irq);
  402. else
  403. reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
  404. if (sense)
  405. reg |= EXTIRQ_CFG_SENSE(irq);
  406. else
  407. reg &= ~EXTIRQ_CFG_SENSE(irq);
  408. if (bothedge)
  409. reg |= EXTIRQ_CFG_BOTHEDGE(irq);
  410. else
  411. reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
  412. break;
  413. default:
  414. BUG();
  415. }
  416. bcm_perf_writel(reg, regaddr);
  417. irqd_set_trigger_type(d, flow_type);
  418. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  419. __irq_set_handler_locked(d->irq, handle_level_irq);
  420. else
  421. __irq_set_handler_locked(d->irq, handle_edge_irq);
  422. return IRQ_SET_MASK_OK_NOCOPY;
  423. }
  424. static struct irq_chip bcm63xx_internal_irq_chip = {
  425. .name = "bcm63xx_ipic",
  426. .irq_mask = bcm63xx_internal_irq_mask,
  427. .irq_unmask = bcm63xx_internal_irq_unmask,
  428. };
  429. static struct irq_chip bcm63xx_external_irq_chip = {
  430. .name = "bcm63xx_epic",
  431. .irq_ack = bcm63xx_external_irq_clear,
  432. .irq_mask = bcm63xx_external_irq_mask,
  433. .irq_unmask = bcm63xx_external_irq_unmask,
  434. .irq_set_type = bcm63xx_external_irq_set_type,
  435. };
  436. static struct irqaction cpu_ip2_cascade_action = {
  437. .handler = no_action,
  438. .name = "cascade_ip2",
  439. .flags = IRQF_NO_THREAD,
  440. };
  441. static struct irqaction cpu_ext_cascade_action = {
  442. .handler = no_action,
  443. .name = "cascade_extirq",
  444. .flags = IRQF_NO_THREAD,
  445. };
  446. void __init arch_init_irq(void)
  447. {
  448. int i;
  449. bcm63xx_init_irq();
  450. mips_cpu_irq_init();
  451. for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
  452. irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
  453. handle_level_irq);
  454. for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
  455. irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
  456. handle_edge_irq);
  457. if (!is_ext_irq_cascaded) {
  458. for (i = 3; i < 3 + ext_irq_count; ++i)
  459. setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
  460. }
  461. setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
  462. }