head.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <asm/assembler.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/asm-offsets.h>
  27. #include <asm/cputype.h>
  28. #include <asm/memory.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/pgtable-hwdef.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/page.h>
  33. #include <asm/virt.h>
  34. /*
  35. * swapper_pg_dir is the virtual address of the initial page table. We place
  36. * the page tables 3 * PAGE_SIZE below KERNEL_RAM_VADDR. The idmap_pg_dir has
  37. * 2 pages and is placed below swapper_pg_dir.
  38. */
  39. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  40. #if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
  41. #error KERNEL_RAM_VADDR must start at 0xXXX80000
  42. #endif
  43. #define SWAPPER_DIR_SIZE (3 * PAGE_SIZE)
  44. #define IDMAP_DIR_SIZE (2 * PAGE_SIZE)
  45. .globl swapper_pg_dir
  46. .equ swapper_pg_dir, KERNEL_RAM_VADDR - SWAPPER_DIR_SIZE
  47. .globl idmap_pg_dir
  48. .equ idmap_pg_dir, swapper_pg_dir - IDMAP_DIR_SIZE
  49. .macro pgtbl, ttb0, ttb1, phys
  50. add \ttb1, \phys, #TEXT_OFFSET - SWAPPER_DIR_SIZE
  51. sub \ttb0, \ttb1, #IDMAP_DIR_SIZE
  52. .endm
  53. #ifdef CONFIG_ARM64_64K_PAGES
  54. #define BLOCK_SHIFT PAGE_SHIFT
  55. #define BLOCK_SIZE PAGE_SIZE
  56. #else
  57. #define BLOCK_SHIFT SECTION_SHIFT
  58. #define BLOCK_SIZE SECTION_SIZE
  59. #endif
  60. #define KERNEL_START KERNEL_RAM_VADDR
  61. #define KERNEL_END _end
  62. /*
  63. * Initial memory map attributes.
  64. */
  65. #ifndef CONFIG_SMP
  66. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
  67. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
  68. #else
  69. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  70. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  71. #endif
  72. #ifdef CONFIG_ARM64_64K_PAGES
  73. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  74. #else
  75. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  76. #endif
  77. /*
  78. * Kernel startup entry point.
  79. * ---------------------------
  80. *
  81. * The requirements are:
  82. * MMU = off, D-cache = off, I-cache = on or off,
  83. * x0 = physical address to the FDT blob.
  84. *
  85. * This code is mostly position independent so you call this at
  86. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  87. *
  88. * Note that the callee-saved registers are used for storing variables
  89. * that are useful before the MMU is enabled. The allocations are described
  90. * in the entry routines.
  91. */
  92. __HEAD
  93. /*
  94. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  95. */
  96. b stext // branch to kernel start, magic
  97. .long 0 // reserved
  98. .quad TEXT_OFFSET // Image load offset from start of RAM
  99. .quad 0 // reserved
  100. .quad 0 // reserved
  101. ENTRY(stext)
  102. mov x21, x0 // x21=FDT
  103. bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
  104. bl el2_setup // Drop to EL1
  105. mrs x22, midr_el1 // x22=cpuid
  106. mov x0, x22
  107. bl lookup_processor_type
  108. mov x23, x0 // x23=current cpu_table
  109. cbz x23, __error_p // invalid processor (x23=0)?
  110. bl __vet_fdt
  111. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  112. /*
  113. * The following calls CPU specific code in a position independent
  114. * manner. See arch/arm64/mm/proc.S for details. x23 = base of
  115. * cpu_info structure selected by lookup_processor_type above.
  116. * On return, the CPU will be ready for the MMU to be turned on and
  117. * the TCR will have been set.
  118. */
  119. ldr x27, __switch_data // address to jump to after
  120. // MMU has been enabled
  121. adr lr, __enable_mmu // return (PIC) address
  122. ldr x12, [x23, #CPU_INFO_SETUP]
  123. add x12, x12, x28 // __virt_to_phys
  124. br x12 // initialise processor
  125. ENDPROC(stext)
  126. /*
  127. * If we're fortunate enough to boot at EL2, ensure that the world is
  128. * sane before dropping to EL1.
  129. */
  130. ENTRY(el2_setup)
  131. mrs x0, CurrentEL
  132. cmp x0, #PSR_MODE_EL2t
  133. ccmp x0, #PSR_MODE_EL2h, #0x4, ne
  134. ldr x0, =__boot_cpu_mode // Compute __boot_cpu_mode
  135. add x0, x0, x28
  136. b.eq 1f
  137. str wzr, [x0] // Remember we don't have EL2...
  138. ret
  139. /* Hyp configuration. */
  140. 1: ldr w1, =BOOT_CPU_MODE_EL2
  141. str w1, [x0, #4] // This CPU has EL2
  142. mov x0, #(1 << 31) // 64-bit EL1
  143. msr hcr_el2, x0
  144. /* Generic timers. */
  145. mrs x0, cnthctl_el2
  146. orr x0, x0, #3 // Enable EL1 physical timers
  147. msr cnthctl_el2, x0
  148. msr cntvoff_el2, xzr // Clear virtual offset
  149. /* Populate ID registers. */
  150. mrs x0, midr_el1
  151. mrs x1, mpidr_el1
  152. msr vpidr_el2, x0
  153. msr vmpidr_el2, x1
  154. /* sctlr_el1 */
  155. mov x0, #0x0800 // Set/clear RES{1,0} bits
  156. movk x0, #0x30d0, lsl #16
  157. msr sctlr_el1, x0
  158. /* Coprocessor traps. */
  159. mov x0, #0x33ff
  160. msr cptr_el2, x0 // Disable copro. traps to EL2
  161. #ifdef CONFIG_COMPAT
  162. msr hstr_el2, xzr // Disable CP15 traps to EL2
  163. #endif
  164. /* Stage-2 translation */
  165. msr vttbr_el2, xzr
  166. /* Hypervisor stub */
  167. adr x0, __hyp_stub_vectors
  168. msr vbar_el2, x0
  169. /* spsr */
  170. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  171. PSR_MODE_EL1h)
  172. msr spsr_el2, x0
  173. msr elr_el2, lr
  174. eret
  175. ENDPROC(el2_setup)
  176. /*
  177. * We need to find out the CPU boot mode long after boot, so we need to
  178. * store it in a writable variable.
  179. *
  180. * This is not in .bss, because we set it sufficiently early that the boot-time
  181. * zeroing of .bss would clobber it.
  182. */
  183. .pushsection .data
  184. ENTRY(__boot_cpu_mode)
  185. .long BOOT_CPU_MODE_EL2
  186. .long 0
  187. .popsection
  188. .align 3
  189. 2: .quad .
  190. .quad PAGE_OFFSET
  191. #ifdef CONFIG_SMP
  192. .pushsection .smp.pen.text, "ax"
  193. .align 3
  194. 1: .quad .
  195. .quad secondary_holding_pen_release
  196. /*
  197. * This provides a "holding pen" for platforms to hold all secondary
  198. * cores are held until we're ready for them to initialise.
  199. */
  200. ENTRY(secondary_holding_pen)
  201. bl __calc_phys_offset // x24=phys offset
  202. bl el2_setup // Drop to EL1
  203. mrs x0, mpidr_el1
  204. ldr x1, =MPIDR_HWID_BITMASK
  205. and x0, x0, x1
  206. adr x1, 1b
  207. ldp x2, x3, [x1]
  208. sub x1, x1, x2
  209. add x3, x3, x1
  210. pen: ldr x4, [x3]
  211. cmp x4, x0
  212. b.eq secondary_startup
  213. wfe
  214. b pen
  215. ENDPROC(secondary_holding_pen)
  216. .popsection
  217. ENTRY(secondary_startup)
  218. /*
  219. * Common entry point for secondary CPUs.
  220. */
  221. mrs x22, midr_el1 // x22=cpuid
  222. mov x0, x22
  223. bl lookup_processor_type
  224. mov x23, x0 // x23=current cpu_table
  225. cbz x23, __error_p // invalid processor (x23=0)?
  226. pgtbl x25, x26, x24 // x25=TTBR0, x26=TTBR1
  227. ldr x12, [x23, #CPU_INFO_SETUP]
  228. add x12, x12, x28 // __virt_to_phys
  229. blr x12 // initialise processor
  230. ldr x21, =secondary_data
  231. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  232. b __enable_mmu
  233. ENDPROC(secondary_startup)
  234. ENTRY(__secondary_switched)
  235. ldr x0, [x21] // get secondary_data.stack
  236. mov sp, x0
  237. mov x29, #0
  238. b secondary_start_kernel
  239. ENDPROC(__secondary_switched)
  240. #endif /* CONFIG_SMP */
  241. /*
  242. * Setup common bits before finally enabling the MMU. Essentially this is just
  243. * loading the page table pointer and vector base registers.
  244. *
  245. * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
  246. * the MMU.
  247. */
  248. __enable_mmu:
  249. ldr x5, =vectors
  250. msr vbar_el1, x5
  251. msr ttbr0_el1, x25 // load TTBR0
  252. msr ttbr1_el1, x26 // load TTBR1
  253. isb
  254. b __turn_mmu_on
  255. ENDPROC(__enable_mmu)
  256. /*
  257. * Enable the MMU. This completely changes the structure of the visible memory
  258. * space. You will not be able to trace execution through this.
  259. *
  260. * x0 = system control register
  261. * x27 = *virtual* address to jump to upon completion
  262. *
  263. * other registers depend on the function called upon completion
  264. */
  265. .align 6
  266. __turn_mmu_on:
  267. msr sctlr_el1, x0
  268. isb
  269. br x27
  270. ENDPROC(__turn_mmu_on)
  271. /*
  272. * Calculate the start of physical memory.
  273. */
  274. __calc_phys_offset:
  275. adr x0, 1f
  276. ldp x1, x2, [x0]
  277. sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
  278. add x24, x2, x28 // x24 = PHYS_OFFSET
  279. ret
  280. ENDPROC(__calc_phys_offset)
  281. .align 3
  282. 1: .quad .
  283. .quad PAGE_OFFSET
  284. /*
  285. * Macro to populate the PGD for the corresponding block entry in the next
  286. * level (tbl) for the given virtual address.
  287. *
  288. * Preserves: pgd, tbl, virt
  289. * Corrupts: tmp1, tmp2
  290. */
  291. .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
  292. lsr \tmp1, \virt, #PGDIR_SHIFT
  293. and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
  294. orr \tmp2, \tbl, #3 // PGD entry table type
  295. str \tmp2, [\pgd, \tmp1, lsl #3]
  296. .endm
  297. /*
  298. * Macro to populate block entries in the page table for the start..end
  299. * virtual range (inclusive).
  300. *
  301. * Preserves: tbl, flags
  302. * Corrupts: phys, start, end, pstate
  303. */
  304. .macro create_block_map, tbl, flags, phys, start, end, idmap=0
  305. lsr \phys, \phys, #BLOCK_SHIFT
  306. .if \idmap
  307. and \start, \phys, #PTRS_PER_PTE - 1 // table index
  308. .else
  309. lsr \start, \start, #BLOCK_SHIFT
  310. and \start, \start, #PTRS_PER_PTE - 1 // table index
  311. .endif
  312. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  313. .ifnc \start,\end
  314. lsr \end, \end, #BLOCK_SHIFT
  315. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  316. .endif
  317. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  318. .ifnc \start,\end
  319. add \start, \start, #1 // next entry
  320. add \phys, \phys, #BLOCK_SIZE // next block
  321. cmp \start, \end
  322. b.ls 9999b
  323. .endif
  324. .endm
  325. /*
  326. * Setup the initial page tables. We only setup the barest amount which is
  327. * required to get the kernel running. The following sections are required:
  328. * - identity mapping to enable the MMU (low address, TTBR0)
  329. * - first few MB of the kernel linear mapping to jump to once the MMU has
  330. * been enabled, including the FDT blob (TTBR1)
  331. * - UART mapping if CONFIG_EARLY_PRINTK is enabled (TTBR1)
  332. */
  333. __create_page_tables:
  334. pgtbl x25, x26, x24 // idmap_pg_dir and swapper_pg_dir addresses
  335. /*
  336. * Clear the idmap and swapper page tables.
  337. */
  338. mov x0, x25
  339. add x6, x26, #SWAPPER_DIR_SIZE
  340. 1: stp xzr, xzr, [x0], #16
  341. stp xzr, xzr, [x0], #16
  342. stp xzr, xzr, [x0], #16
  343. stp xzr, xzr, [x0], #16
  344. cmp x0, x6
  345. b.lo 1b
  346. ldr x7, =MM_MMUFLAGS
  347. /*
  348. * Create the identity mapping.
  349. */
  350. add x0, x25, #PAGE_SIZE // section table address
  351. adr x3, __turn_mmu_on // virtual/physical address
  352. create_pgd_entry x25, x0, x3, x5, x6
  353. create_block_map x0, x7, x3, x5, x5, idmap=1
  354. /*
  355. * Map the kernel image (starting with PHYS_OFFSET).
  356. */
  357. add x0, x26, #PAGE_SIZE // section table address
  358. mov x5, #PAGE_OFFSET
  359. create_pgd_entry x26, x0, x5, x3, x6
  360. ldr x6, =KERNEL_END - 1
  361. mov x3, x24 // phys offset
  362. create_block_map x0, x7, x3, x5, x6
  363. /*
  364. * Map the FDT blob (maximum 2MB; must be within 512MB of
  365. * PHYS_OFFSET).
  366. */
  367. mov x3, x21 // FDT phys address
  368. and x3, x3, #~((1 << 21) - 1) // 2MB aligned
  369. mov x6, #PAGE_OFFSET
  370. sub x5, x3, x24 // subtract PHYS_OFFSET
  371. tst x5, #~((1 << 29) - 1) // within 512MB?
  372. csel x21, xzr, x21, ne // zero the FDT pointer
  373. b.ne 1f
  374. add x5, x5, x6 // __va(FDT blob)
  375. add x6, x5, #1 << 21 // 2MB for the FDT blob
  376. sub x6, x6, #1 // inclusive range
  377. create_block_map x0, x7, x3, x5, x6
  378. 1:
  379. #ifdef CONFIG_EARLY_PRINTK
  380. /*
  381. * Create the pgd entry for the UART mapping. The full mapping is done
  382. * later based earlyprintk kernel parameter.
  383. */
  384. ldr x5, =EARLYCON_IOBASE // UART virtual address
  385. add x0, x26, #2 * PAGE_SIZE // section table address
  386. create_pgd_entry x26, x0, x5, x6, x7
  387. #endif
  388. ret
  389. ENDPROC(__create_page_tables)
  390. .ltorg
  391. .align 3
  392. .type __switch_data, %object
  393. __switch_data:
  394. .quad __mmap_switched
  395. .quad __data_loc // x4
  396. .quad _data // x5
  397. .quad __bss_start // x6
  398. .quad _end // x7
  399. .quad processor_id // x4
  400. .quad __fdt_pointer // x5
  401. .quad memstart_addr // x6
  402. .quad init_thread_union + THREAD_START_SP // sp
  403. /*
  404. * The following fragment of code is executed with the MMU on in MMU mode, and
  405. * uses absolute addresses; this is not position independent.
  406. */
  407. __mmap_switched:
  408. adr x3, __switch_data + 8
  409. ldp x4, x5, [x3], #16
  410. ldp x6, x7, [x3], #16
  411. cmp x4, x5 // Copy data segment if needed
  412. 1: ccmp x5, x6, #4, ne
  413. b.eq 2f
  414. ldr x16, [x4], #8
  415. str x16, [x5], #8
  416. b 1b
  417. 2:
  418. 1: cmp x6, x7
  419. b.hs 2f
  420. str xzr, [x6], #8 // Clear BSS
  421. b 1b
  422. 2:
  423. ldp x4, x5, [x3], #16
  424. ldr x6, [x3], #8
  425. ldr x16, [x3]
  426. mov sp, x16
  427. str x22, [x4] // Save processor ID
  428. str x21, [x5] // Save FDT pointer
  429. str x24, [x6] // Save PHYS_OFFSET
  430. mov x29, #0
  431. b start_kernel
  432. ENDPROC(__mmap_switched)
  433. /*
  434. * Exception handling. Something went wrong and we can't proceed. We ought to
  435. * tell the user, but since we don't have any guarantee that we're even
  436. * running on the right architecture, we do virtually nothing.
  437. */
  438. __error_p:
  439. ENDPROC(__error_p)
  440. __error:
  441. 1: nop
  442. b 1b
  443. ENDPROC(__error)
  444. /*
  445. * This function gets the processor ID in w0 and searches the cpu_table[] for
  446. * a match. It returns a pointer to the struct cpu_info it found. The
  447. * cpu_table[] must end with an empty (all zeros) structure.
  448. *
  449. * This routine can be called via C code and it needs to work with the MMU
  450. * both disabled and enabled (the offset is calculated automatically).
  451. */
  452. ENTRY(lookup_processor_type)
  453. adr x1, __lookup_processor_type_data
  454. ldp x2, x3, [x1]
  455. sub x1, x1, x2 // get offset between VA and PA
  456. add x3, x3, x1 // convert VA to PA
  457. 1:
  458. ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
  459. cbz w5, 2f // end of list?
  460. and w6, w6, w0
  461. cmp w5, w6
  462. b.eq 3f
  463. add x3, x3, #CPU_INFO_SZ
  464. b 1b
  465. 2:
  466. mov x3, #0 // unknown processor
  467. 3:
  468. mov x0, x3
  469. ret
  470. ENDPROC(lookup_processor_type)
  471. .align 3
  472. .type __lookup_processor_type_data, %object
  473. __lookup_processor_type_data:
  474. .quad .
  475. .quad cpu_table
  476. .size __lookup_processor_type_data, . - __lookup_processor_type_data
  477. /*
  478. * Determine validity of the x21 FDT pointer.
  479. * The dtb must be 8-byte aligned and live in the first 512M of memory.
  480. */
  481. __vet_fdt:
  482. tst x21, #0x7
  483. b.ne 1f
  484. cmp x21, x24
  485. b.lt 1f
  486. mov x0, #(1 << 29)
  487. add x0, x0, x24
  488. cmp x21, x0
  489. b.ge 1f
  490. ret
  491. 1:
  492. mov x21, #0
  493. ret
  494. ENDPROC(__vet_fdt)