dmtimer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/module.h>
  39. #include <linux/io.h>
  40. #include <linux/device.h>
  41. #include <linux/err.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/of.h>
  44. #include <linux/of_device.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/platform_data/dmtimer-omap.h>
  47. #include <plat/dmtimer.h>
  48. static u32 omap_reserved_systimers;
  49. static LIST_HEAD(omap_timer_list);
  50. static DEFINE_SPINLOCK(dm_timer_lock);
  51. /**
  52. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  53. * @timer: timer pointer over which read operation to perform
  54. * @reg: lowest byte holds the register offset
  55. *
  56. * The posted mode bit is encoded in reg. Note that in posted mode write
  57. * pending bit must be checked. Otherwise a read of a non completed write
  58. * will produce an error.
  59. */
  60. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  61. {
  62. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  63. return __omap_dm_timer_read(timer, reg, timer->posted);
  64. }
  65. /**
  66. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  67. * @timer: timer pointer over which write operation is to perform
  68. * @reg: lowest byte holds the register offset
  69. * @value: data to write into the register
  70. *
  71. * The posted mode bit is encoded in reg. Note that in posted mode the write
  72. * pending bit must be checked. Otherwise a write on a register which has a
  73. * pending write will be lost.
  74. */
  75. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  76. u32 value)
  77. {
  78. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  79. __omap_dm_timer_write(timer, reg, value, timer->posted);
  80. }
  81. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  82. {
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  84. timer->context.twer);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  86. timer->context.tcrr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  88. timer->context.tldr);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  90. timer->context.tmar);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  92. timer->context.tsicr);
  93. __raw_writel(timer->context.tier, timer->irq_ena);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  95. timer->context.tclr);
  96. }
  97. static int omap_dm_timer_reset(struct omap_dm_timer *timer)
  98. {
  99. u32 l, timeout = 100000;
  100. if (timer->revision != 1)
  101. return -EINVAL;
  102. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  103. do {
  104. l = __omap_dm_timer_read(timer,
  105. OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
  106. } while (!l && timeout--);
  107. if (!timeout) {
  108. dev_err(&timer->pdev->dev, "Timer failed to reset\n");
  109. return -ETIMEDOUT;
  110. }
  111. /* Configure timer for smart-idle mode */
  112. l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
  113. l |= 0x2 << 0x3;
  114. __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
  115. timer->posted = 0;
  116. return 0;
  117. }
  118. static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  119. {
  120. int rc;
  121. /*
  122. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  123. * do not call clk_get() for these devices.
  124. */
  125. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  126. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  127. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  128. timer->fclk = NULL;
  129. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  130. return -EINVAL;
  131. }
  132. }
  133. omap_dm_timer_enable(timer);
  134. if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
  135. rc = omap_dm_timer_reset(timer);
  136. if (rc) {
  137. omap_dm_timer_disable(timer);
  138. return rc;
  139. }
  140. }
  141. __omap_dm_timer_enable_posted(timer);
  142. omap_dm_timer_disable(timer);
  143. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  144. }
  145. static inline u32 omap_dm_timer_reserved_systimer(int id)
  146. {
  147. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  148. }
  149. int omap_dm_timer_reserve_systimer(int id)
  150. {
  151. if (omap_dm_timer_reserved_systimer(id))
  152. return -ENODEV;
  153. omap_reserved_systimers |= (1 << (id - 1));
  154. return 0;
  155. }
  156. struct omap_dm_timer *omap_dm_timer_request(void)
  157. {
  158. struct omap_dm_timer *timer = NULL, *t;
  159. unsigned long flags;
  160. int ret = 0;
  161. spin_lock_irqsave(&dm_timer_lock, flags);
  162. list_for_each_entry(t, &omap_timer_list, node) {
  163. if (t->reserved)
  164. continue;
  165. timer = t;
  166. timer->reserved = 1;
  167. break;
  168. }
  169. spin_unlock_irqrestore(&dm_timer_lock, flags);
  170. if (timer) {
  171. ret = omap_dm_timer_prepare(timer);
  172. if (ret) {
  173. timer->reserved = 0;
  174. timer = NULL;
  175. }
  176. }
  177. if (!timer)
  178. pr_debug("%s: timer request failed!\n", __func__);
  179. return timer;
  180. }
  181. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  182. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  183. {
  184. struct omap_dm_timer *timer = NULL, *t;
  185. unsigned long flags;
  186. int ret = 0;
  187. /* Requesting timer by ID is not supported when device tree is used */
  188. if (of_have_populated_dt()) {
  189. pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
  190. __func__);
  191. return NULL;
  192. }
  193. spin_lock_irqsave(&dm_timer_lock, flags);
  194. list_for_each_entry(t, &omap_timer_list, node) {
  195. if (t->pdev->id == id && !t->reserved) {
  196. timer = t;
  197. timer->reserved = 1;
  198. break;
  199. }
  200. }
  201. spin_unlock_irqrestore(&dm_timer_lock, flags);
  202. if (timer) {
  203. ret = omap_dm_timer_prepare(timer);
  204. if (ret) {
  205. timer->reserved = 0;
  206. timer = NULL;
  207. }
  208. }
  209. if (!timer)
  210. pr_debug("%s: timer%d request failed!\n", __func__, id);
  211. return timer;
  212. }
  213. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  214. /**
  215. * omap_dm_timer_request_by_cap - Request a timer by capability
  216. * @cap: Bit mask of capabilities to match
  217. *
  218. * Find a timer based upon capabilities bit mask. Callers of this function
  219. * should use the definitions found in the plat/dmtimer.h file under the
  220. * comment "timer capabilities used in hwmod database". Returns pointer to
  221. * timer handle on success and a NULL pointer on failure.
  222. */
  223. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  224. {
  225. struct omap_dm_timer *timer = NULL, *t;
  226. unsigned long flags;
  227. if (!cap)
  228. return NULL;
  229. spin_lock_irqsave(&dm_timer_lock, flags);
  230. list_for_each_entry(t, &omap_timer_list, node) {
  231. if ((!t->reserved) && ((t->capability & cap) == cap)) {
  232. /*
  233. * If timer is not NULL, we have already found one timer
  234. * but it was not an exact match because it had more
  235. * capabilites that what was required. Therefore,
  236. * unreserve the last timer found and see if this one
  237. * is a better match.
  238. */
  239. if (timer)
  240. timer->reserved = 0;
  241. timer = t;
  242. timer->reserved = 1;
  243. /* Exit loop early if we find an exact match */
  244. if (t->capability == cap)
  245. break;
  246. }
  247. }
  248. spin_unlock_irqrestore(&dm_timer_lock, flags);
  249. if (timer && omap_dm_timer_prepare(timer)) {
  250. timer->reserved = 0;
  251. timer = NULL;
  252. }
  253. if (!timer)
  254. pr_debug("%s: timer request failed!\n", __func__);
  255. return timer;
  256. }
  257. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  258. int omap_dm_timer_free(struct omap_dm_timer *timer)
  259. {
  260. if (unlikely(!timer))
  261. return -EINVAL;
  262. clk_put(timer->fclk);
  263. WARN_ON(!timer->reserved);
  264. timer->reserved = 0;
  265. return 0;
  266. }
  267. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  268. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  269. {
  270. pm_runtime_get_sync(&timer->pdev->dev);
  271. }
  272. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  273. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  274. {
  275. pm_runtime_put_sync(&timer->pdev->dev);
  276. }
  277. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  278. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  279. {
  280. if (timer)
  281. return timer->irq;
  282. return -EINVAL;
  283. }
  284. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  285. #if defined(CONFIG_ARCH_OMAP1)
  286. #include <mach/hardware.h>
  287. /**
  288. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  289. * @inputmask: current value of idlect mask
  290. */
  291. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  292. {
  293. int i = 0;
  294. struct omap_dm_timer *timer = NULL;
  295. unsigned long flags;
  296. /* If ARMXOR cannot be idled this function call is unnecessary */
  297. if (!(inputmask & (1 << 1)))
  298. return inputmask;
  299. /* If any active timer is using ARMXOR return modified mask */
  300. spin_lock_irqsave(&dm_timer_lock, flags);
  301. list_for_each_entry(timer, &omap_timer_list, node) {
  302. u32 l;
  303. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  304. if (l & OMAP_TIMER_CTRL_ST) {
  305. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  306. inputmask &= ~(1 << 1);
  307. else
  308. inputmask &= ~(1 << 2);
  309. }
  310. i++;
  311. }
  312. spin_unlock_irqrestore(&dm_timer_lock, flags);
  313. return inputmask;
  314. }
  315. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  316. #else
  317. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  318. {
  319. if (timer)
  320. return timer->fclk;
  321. return NULL;
  322. }
  323. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  324. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  325. {
  326. BUG();
  327. return 0;
  328. }
  329. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  330. #endif
  331. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  332. {
  333. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  334. pr_err("%s: timer not available or enabled.\n", __func__);
  335. return -EINVAL;
  336. }
  337. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  338. return 0;
  339. }
  340. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  341. int omap_dm_timer_start(struct omap_dm_timer *timer)
  342. {
  343. u32 l;
  344. if (unlikely(!timer))
  345. return -EINVAL;
  346. omap_dm_timer_enable(timer);
  347. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  348. if (timer->get_context_loss_count &&
  349. timer->get_context_loss_count(&timer->pdev->dev) !=
  350. timer->ctx_loss_count)
  351. omap_timer_restore_context(timer);
  352. }
  353. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  354. if (!(l & OMAP_TIMER_CTRL_ST)) {
  355. l |= OMAP_TIMER_CTRL_ST;
  356. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  357. }
  358. /* Save the context */
  359. timer->context.tclr = l;
  360. return 0;
  361. }
  362. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  363. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  364. {
  365. unsigned long rate = 0;
  366. if (unlikely(!timer))
  367. return -EINVAL;
  368. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  369. rate = clk_get_rate(timer->fclk);
  370. __omap_dm_timer_stop(timer, timer->posted, rate);
  371. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  372. if (timer->get_context_loss_count)
  373. timer->ctx_loss_count =
  374. timer->get_context_loss_count(&timer->pdev->dev);
  375. }
  376. /*
  377. * Since the register values are computed and written within
  378. * __omap_dm_timer_stop, we need to use read to retrieve the
  379. * context.
  380. */
  381. timer->context.tclr =
  382. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  383. omap_dm_timer_disable(timer);
  384. return 0;
  385. }
  386. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  387. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  388. {
  389. int ret;
  390. char *parent_name = NULL;
  391. struct clk *parent;
  392. struct dmtimer_platform_data *pdata;
  393. if (unlikely(!timer))
  394. return -EINVAL;
  395. pdata = timer->pdev->dev.platform_data;
  396. if (source < 0 || source >= 3)
  397. return -EINVAL;
  398. /*
  399. * FIXME: Used for OMAP1 devices only because they do not currently
  400. * use the clock framework to set the parent clock. To be removed
  401. * once OMAP1 migrated to using clock framework for dmtimers
  402. */
  403. if (pdata && pdata->set_timer_src)
  404. return pdata->set_timer_src(timer->pdev, source);
  405. if (!timer->fclk)
  406. return -EINVAL;
  407. switch (source) {
  408. case OMAP_TIMER_SRC_SYS_CLK:
  409. parent_name = "timer_sys_ck";
  410. break;
  411. case OMAP_TIMER_SRC_32_KHZ:
  412. parent_name = "timer_32k_ck";
  413. break;
  414. case OMAP_TIMER_SRC_EXT_CLK:
  415. parent_name = "timer_ext_ck";
  416. break;
  417. }
  418. parent = clk_get(&timer->pdev->dev, parent_name);
  419. if (IS_ERR_OR_NULL(parent)) {
  420. pr_err("%s: %s not found\n", __func__, parent_name);
  421. return -EINVAL;
  422. }
  423. ret = clk_set_parent(timer->fclk, parent);
  424. if (IS_ERR_VALUE(ret))
  425. pr_err("%s: failed to set %s as parent\n", __func__,
  426. parent_name);
  427. clk_put(parent);
  428. return ret;
  429. }
  430. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  431. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  432. unsigned int load)
  433. {
  434. u32 l;
  435. if (unlikely(!timer))
  436. return -EINVAL;
  437. omap_dm_timer_enable(timer);
  438. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  439. if (autoreload)
  440. l |= OMAP_TIMER_CTRL_AR;
  441. else
  442. l &= ~OMAP_TIMER_CTRL_AR;
  443. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  444. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  445. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  446. /* Save the context */
  447. timer->context.tclr = l;
  448. timer->context.tldr = load;
  449. omap_dm_timer_disable(timer);
  450. return 0;
  451. }
  452. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  453. /* Optimized set_load which removes costly spin wait in timer_start */
  454. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  455. unsigned int load)
  456. {
  457. u32 l;
  458. if (unlikely(!timer))
  459. return -EINVAL;
  460. omap_dm_timer_enable(timer);
  461. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  462. if (timer->get_context_loss_count &&
  463. timer->get_context_loss_count(&timer->pdev->dev) !=
  464. timer->ctx_loss_count)
  465. omap_timer_restore_context(timer);
  466. }
  467. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  468. if (autoreload) {
  469. l |= OMAP_TIMER_CTRL_AR;
  470. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  471. } else {
  472. l &= ~OMAP_TIMER_CTRL_AR;
  473. }
  474. l |= OMAP_TIMER_CTRL_ST;
  475. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  476. /* Save the context */
  477. timer->context.tclr = l;
  478. timer->context.tldr = load;
  479. timer->context.tcrr = load;
  480. return 0;
  481. }
  482. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  483. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  484. unsigned int match)
  485. {
  486. u32 l;
  487. if (unlikely(!timer))
  488. return -EINVAL;
  489. omap_dm_timer_enable(timer);
  490. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  491. if (enable)
  492. l |= OMAP_TIMER_CTRL_CE;
  493. else
  494. l &= ~OMAP_TIMER_CTRL_CE;
  495. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  496. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  497. /* Save the context */
  498. timer->context.tclr = l;
  499. timer->context.tmar = match;
  500. omap_dm_timer_disable(timer);
  501. return 0;
  502. }
  503. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  504. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  505. int toggle, int trigger)
  506. {
  507. u32 l;
  508. if (unlikely(!timer))
  509. return -EINVAL;
  510. omap_dm_timer_enable(timer);
  511. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  512. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  513. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  514. if (def_on)
  515. l |= OMAP_TIMER_CTRL_SCPWM;
  516. if (toggle)
  517. l |= OMAP_TIMER_CTRL_PT;
  518. l |= trigger << 10;
  519. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  520. /* Save the context */
  521. timer->context.tclr = l;
  522. omap_dm_timer_disable(timer);
  523. return 0;
  524. }
  525. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  526. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  527. {
  528. u32 l;
  529. if (unlikely(!timer))
  530. return -EINVAL;
  531. omap_dm_timer_enable(timer);
  532. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  533. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  534. if (prescaler >= 0x00 && prescaler <= 0x07) {
  535. l |= OMAP_TIMER_CTRL_PRE;
  536. l |= prescaler << 2;
  537. }
  538. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  539. /* Save the context */
  540. timer->context.tclr = l;
  541. omap_dm_timer_disable(timer);
  542. return 0;
  543. }
  544. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  545. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  546. unsigned int value)
  547. {
  548. if (unlikely(!timer))
  549. return -EINVAL;
  550. omap_dm_timer_enable(timer);
  551. __omap_dm_timer_int_enable(timer, value);
  552. /* Save the context */
  553. timer->context.tier = value;
  554. timer->context.twer = value;
  555. omap_dm_timer_disable(timer);
  556. return 0;
  557. }
  558. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  559. /**
  560. * omap_dm_timer_set_int_disable - disable timer interrupts
  561. * @timer: pointer to timer handle
  562. * @mask: bit mask of interrupts to be disabled
  563. *
  564. * Disables the specified timer interrupts for a timer.
  565. */
  566. int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  567. {
  568. u32 l = mask;
  569. if (unlikely(!timer))
  570. return -EINVAL;
  571. omap_dm_timer_enable(timer);
  572. if (timer->revision == 1)
  573. l = __raw_readl(timer->irq_ena) & ~mask;
  574. __raw_writel(l, timer->irq_dis);
  575. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  576. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  577. /* Save the context */
  578. timer->context.tier &= ~mask;
  579. timer->context.twer &= ~mask;
  580. omap_dm_timer_disable(timer);
  581. return 0;
  582. }
  583. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
  584. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  585. {
  586. unsigned int l;
  587. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  588. pr_err("%s: timer not available or enabled.\n", __func__);
  589. return 0;
  590. }
  591. l = __raw_readl(timer->irq_stat);
  592. return l;
  593. }
  594. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  595. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  596. {
  597. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  598. return -EINVAL;
  599. __omap_dm_timer_write_status(timer, value);
  600. return 0;
  601. }
  602. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  603. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  604. {
  605. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  606. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  607. return 0;
  608. }
  609. return __omap_dm_timer_read_counter(timer, timer->posted);
  610. }
  611. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  612. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  613. {
  614. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  615. pr_err("%s: timer not available or enabled.\n", __func__);
  616. return -EINVAL;
  617. }
  618. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  619. /* Save the context */
  620. timer->context.tcrr = value;
  621. return 0;
  622. }
  623. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  624. int omap_dm_timers_active(void)
  625. {
  626. struct omap_dm_timer *timer;
  627. list_for_each_entry(timer, &omap_timer_list, node) {
  628. if (!timer->reserved)
  629. continue;
  630. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  631. OMAP_TIMER_CTRL_ST) {
  632. return 1;
  633. }
  634. }
  635. return 0;
  636. }
  637. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  638. /**
  639. * omap_dm_timer_probe - probe function called for every registered device
  640. * @pdev: pointer to current timer platform device
  641. *
  642. * Called by driver framework at the end of device registration for all
  643. * timer devices.
  644. */
  645. static int omap_dm_timer_probe(struct platform_device *pdev)
  646. {
  647. unsigned long flags;
  648. struct omap_dm_timer *timer;
  649. struct resource *mem, *irq;
  650. struct device *dev = &pdev->dev;
  651. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  652. if (!pdata && !dev->of_node) {
  653. dev_err(dev, "%s: no platform data.\n", __func__);
  654. return -ENODEV;
  655. }
  656. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  657. if (unlikely(!irq)) {
  658. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  659. return -ENODEV;
  660. }
  661. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  662. if (unlikely(!mem)) {
  663. dev_err(dev, "%s: no memory resource.\n", __func__);
  664. return -ENODEV;
  665. }
  666. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  667. if (!timer) {
  668. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  669. return -ENOMEM;
  670. }
  671. timer->io_base = devm_ioremap_resource(dev, mem);
  672. if (IS_ERR(timer->io_base))
  673. return PTR_ERR(timer->io_base);
  674. if (dev->of_node) {
  675. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  676. timer->capability |= OMAP_TIMER_ALWON;
  677. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  678. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  679. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  680. timer->capability |= OMAP_TIMER_HAS_PWM;
  681. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  682. timer->capability |= OMAP_TIMER_SECURE;
  683. } else {
  684. timer->id = pdev->id;
  685. timer->errata = pdata->timer_errata;
  686. timer->capability = pdata->timer_capability;
  687. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  688. timer->get_context_loss_count = pdata->get_context_loss_count;
  689. }
  690. timer->irq = irq->start;
  691. timer->pdev = pdev;
  692. /* Skip pm_runtime_enable for OMAP1 */
  693. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  694. pm_runtime_enable(dev);
  695. pm_runtime_irq_safe(dev);
  696. }
  697. if (!timer->reserved) {
  698. pm_runtime_get_sync(dev);
  699. __omap_dm_timer_init_regs(timer);
  700. pm_runtime_put(dev);
  701. }
  702. /* add the timer element to the list */
  703. spin_lock_irqsave(&dm_timer_lock, flags);
  704. list_add_tail(&timer->node, &omap_timer_list);
  705. spin_unlock_irqrestore(&dm_timer_lock, flags);
  706. dev_dbg(dev, "Device Probed.\n");
  707. return 0;
  708. }
  709. /**
  710. * omap_dm_timer_remove - cleanup a registered timer device
  711. * @pdev: pointer to current timer platform device
  712. *
  713. * Called by driver framework whenever a timer device is unregistered.
  714. * In addition to freeing platform resources it also deletes the timer
  715. * entry from the local list.
  716. */
  717. static int omap_dm_timer_remove(struct platform_device *pdev)
  718. {
  719. struct omap_dm_timer *timer;
  720. unsigned long flags;
  721. int ret = -EINVAL;
  722. spin_lock_irqsave(&dm_timer_lock, flags);
  723. list_for_each_entry(timer, &omap_timer_list, node)
  724. if (!strcmp(dev_name(&timer->pdev->dev),
  725. dev_name(&pdev->dev))) {
  726. list_del(&timer->node);
  727. ret = 0;
  728. break;
  729. }
  730. spin_unlock_irqrestore(&dm_timer_lock, flags);
  731. return ret;
  732. }
  733. static const struct of_device_id omap_timer_match[] = {
  734. { .compatible = "ti,omap2-timer", },
  735. {},
  736. };
  737. MODULE_DEVICE_TABLE(of, omap_timer_match);
  738. static struct platform_driver omap_dm_timer_driver = {
  739. .probe = omap_dm_timer_probe,
  740. .remove = omap_dm_timer_remove,
  741. .driver = {
  742. .name = "omap_timer",
  743. .of_match_table = of_match_ptr(omap_timer_match),
  744. },
  745. };
  746. early_platform_init("earlytimer", &omap_dm_timer_driver);
  747. module_platform_driver(omap_dm_timer_driver);
  748. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  749. MODULE_LICENSE("GPL");
  750. MODULE_ALIAS("platform:" DRIVER_NAME);
  751. MODULE_AUTHOR("Texas Instruments Inc");