flowctrl.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * arch/arm/mach-tegra/flowctrl.c
  3. *
  4. * functions and macros to control the flowcontroller
  5. *
  6. * Copyright (c) 2010-2012, NVIDIA Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/io.h>
  23. #include <linux/cpumask.h>
  24. #include "flowctrl.h"
  25. #include "iomap.h"
  26. #include "fuse.h"
  27. static u8 flowctrl_offset_halt_cpu[] = {
  28. FLOW_CTRL_HALT_CPU0_EVENTS,
  29. FLOW_CTRL_HALT_CPU1_EVENTS,
  30. FLOW_CTRL_HALT_CPU1_EVENTS + 8,
  31. FLOW_CTRL_HALT_CPU1_EVENTS + 16,
  32. };
  33. static u8 flowctrl_offset_cpu_csr[] = {
  34. FLOW_CTRL_CPU0_CSR,
  35. FLOW_CTRL_CPU1_CSR,
  36. FLOW_CTRL_CPU1_CSR + 8,
  37. FLOW_CTRL_CPU1_CSR + 16,
  38. };
  39. static void flowctrl_update(u8 offset, u32 value)
  40. {
  41. void __iomem *addr = IO_ADDRESS(TEGRA_FLOW_CTRL_BASE) + offset;
  42. writel(value, addr);
  43. /* ensure the update has reached the flow controller */
  44. wmb();
  45. readl_relaxed(addr);
  46. }
  47. u32 flowctrl_read_cpu_csr(unsigned int cpuid)
  48. {
  49. u8 offset = flowctrl_offset_cpu_csr[cpuid];
  50. void __iomem *addr = IO_ADDRESS(TEGRA_FLOW_CTRL_BASE) + offset;
  51. return readl(addr);
  52. }
  53. void flowctrl_write_cpu_csr(unsigned int cpuid, u32 value)
  54. {
  55. return flowctrl_update(flowctrl_offset_cpu_csr[cpuid], value);
  56. }
  57. void flowctrl_write_cpu_halt(unsigned int cpuid, u32 value)
  58. {
  59. return flowctrl_update(flowctrl_offset_halt_cpu[cpuid], value);
  60. }
  61. void flowctrl_cpu_suspend_enter(unsigned int cpuid)
  62. {
  63. unsigned int reg;
  64. int i;
  65. reg = flowctrl_read_cpu_csr(cpuid);
  66. switch (tegra_chip_id) {
  67. case TEGRA20:
  68. /* clear wfe bitmap */
  69. reg &= ~TEGRA20_FLOW_CTRL_CSR_WFE_BITMAP;
  70. /* clear wfi bitmap */
  71. reg &= ~TEGRA20_FLOW_CTRL_CSR_WFI_BITMAP;
  72. /* pwr gating on wfe */
  73. reg |= TEGRA20_FLOW_CTRL_CSR_WFE_CPU0 << cpuid;
  74. break;
  75. case TEGRA30:
  76. /* clear wfe bitmap */
  77. reg &= ~TEGRA30_FLOW_CTRL_CSR_WFE_BITMAP;
  78. /* clear wfi bitmap */
  79. reg &= ~TEGRA30_FLOW_CTRL_CSR_WFI_BITMAP;
  80. /* pwr gating on wfi */
  81. reg |= TEGRA30_FLOW_CTRL_CSR_WFI_CPU0 << cpuid;
  82. break;
  83. }
  84. reg |= FLOW_CTRL_CSR_INTR_FLAG; /* clear intr flag */
  85. reg |= FLOW_CTRL_CSR_EVENT_FLAG; /* clear event flag */
  86. reg |= FLOW_CTRL_CSR_ENABLE; /* pwr gating */
  87. flowctrl_write_cpu_csr(cpuid, reg);
  88. for (i = 0; i < num_possible_cpus(); i++) {
  89. if (i == cpuid)
  90. continue;
  91. reg = flowctrl_read_cpu_csr(i);
  92. reg |= FLOW_CTRL_CSR_EVENT_FLAG;
  93. reg |= FLOW_CTRL_CSR_INTR_FLAG;
  94. flowctrl_write_cpu_csr(i, reg);
  95. }
  96. }
  97. void flowctrl_cpu_suspend_exit(unsigned int cpuid)
  98. {
  99. unsigned int reg;
  100. /* Disable powergating via flow controller for CPU0 */
  101. reg = flowctrl_read_cpu_csr(cpuid);
  102. switch (tegra_chip_id) {
  103. case TEGRA20:
  104. /* clear wfe bitmap */
  105. reg &= ~TEGRA20_FLOW_CTRL_CSR_WFE_BITMAP;
  106. /* clear wfi bitmap */
  107. reg &= ~TEGRA20_FLOW_CTRL_CSR_WFI_BITMAP;
  108. break;
  109. case TEGRA30:
  110. /* clear wfe bitmap */
  111. reg &= ~TEGRA30_FLOW_CTRL_CSR_WFE_BITMAP;
  112. /* clear wfi bitmap */
  113. reg &= ~TEGRA30_FLOW_CTRL_CSR_WFI_BITMAP;
  114. break;
  115. }
  116. reg &= ~FLOW_CTRL_CSR_ENABLE; /* clear enable */
  117. reg |= FLOW_CTRL_CSR_INTR_FLAG; /* clear intr */
  118. reg |= FLOW_CTRL_CSR_EVENT_FLAG; /* clear event */
  119. flowctrl_write_cpu_csr(cpuid, reg);
  120. }