clock-s3c2440.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /* linux/arch/arm/mach-s3c2440/clock.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2440 Clock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ioport.h>
  32. #include <linux/mutex.h>
  33. #include <linux/clk.h>
  34. #include <linux/io.h>
  35. #include <linux/serial_core.h>
  36. #include <mach/hardware.h>
  37. #include <linux/atomic.h>
  38. #include <asm/irq.h>
  39. #include <mach/regs-clock.h>
  40. #include <plat/clock.h>
  41. #include <plat/cpu.h>
  42. #include <plat/regs-serial.h>
  43. /* S3C2440 extended clock support */
  44. static unsigned long s3c2440_camif_upll_round(struct clk *clk,
  45. unsigned long rate)
  46. {
  47. unsigned long parent_rate = clk_get_rate(clk->parent);
  48. int div;
  49. if (rate > parent_rate)
  50. return parent_rate;
  51. /* note, we remove the +/- 1 calculations for the divisor */
  52. div = (parent_rate / rate) / 2;
  53. if (div < 1)
  54. div = 1;
  55. else if (div > 16)
  56. div = 16;
  57. return parent_rate / (div * 2);
  58. }
  59. static int s3c2440_camif_upll_setrate(struct clk *clk, unsigned long rate)
  60. {
  61. unsigned long parent_rate = clk_get_rate(clk->parent);
  62. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  63. rate = s3c2440_camif_upll_round(clk, rate);
  64. camdivn &= ~(S3C2440_CAMDIVN_CAMCLK_SEL | S3C2440_CAMDIVN_CAMCLK_MASK);
  65. if (rate != parent_rate) {
  66. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  67. camdivn |= (((parent_rate / rate) / 2) - 1);
  68. }
  69. __raw_writel(camdivn, S3C2440_CAMDIVN);
  70. return 0;
  71. }
  72. static unsigned long s3c2440_camif_upll_getrate(struct clk *clk)
  73. {
  74. unsigned long parent_rate = clk_get_rate(clk->parent);
  75. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  76. if (!(camdivn & S3C2440_CAMDIVN_CAMCLK_SEL))
  77. return parent_rate;
  78. camdivn &= S3C2440_CAMDIVN_CAMCLK_MASK;
  79. return parent_rate / (camdivn + 1) / 2;
  80. }
  81. /* Extra S3C2440 clocks */
  82. static struct clk s3c2440_clk_cam = {
  83. .name = "camif",
  84. .enable = s3c2410_clkcon_enable,
  85. .ctrlbit = S3C2440_CLKCON_CAMERA,
  86. };
  87. static struct clk s3c2440_clk_cam_upll = {
  88. .name = "camif-upll",
  89. .ops = &(struct clk_ops) {
  90. .set_rate = s3c2440_camif_upll_setrate,
  91. .get_rate = s3c2440_camif_upll_getrate,
  92. .round_rate = s3c2440_camif_upll_round,
  93. },
  94. };
  95. static struct clk s3c2440_clk_ac97 = {
  96. .name = "ac97",
  97. .enable = s3c2410_clkcon_enable,
  98. .ctrlbit = S3C2440_CLKCON_AC97,
  99. };
  100. #define S3C24XX_VA_UART0 (S3C_VA_UART)
  101. #define S3C24XX_VA_UART1 (S3C_VA_UART + 0x4000 )
  102. #define S3C24XX_VA_UART2 (S3C_VA_UART + 0x8000 )
  103. #define S3C24XX_VA_UART3 (S3C_VA_UART + 0xC000 )
  104. static unsigned long s3c2440_fclk_n_getrate(struct clk *clk)
  105. {
  106. unsigned long ucon0, ucon1, ucon2, divisor;
  107. /* the fun of calculating the uart divisors on the s3c2440 */
  108. ucon0 = __raw_readl(S3C24XX_VA_UART0 + S3C2410_UCON);
  109. ucon1 = __raw_readl(S3C24XX_VA_UART1 + S3C2410_UCON);
  110. ucon2 = __raw_readl(S3C24XX_VA_UART2 + S3C2410_UCON);
  111. ucon0 &= S3C2440_UCON0_DIVMASK;
  112. ucon1 &= S3C2440_UCON1_DIVMASK;
  113. ucon2 &= S3C2440_UCON2_DIVMASK;
  114. if (ucon0 != 0)
  115. divisor = (ucon0 >> S3C2440_UCON_DIVSHIFT) + 6;
  116. else if (ucon1 != 0)
  117. divisor = (ucon1 >> S3C2440_UCON_DIVSHIFT) + 21;
  118. else if (ucon2 != 0)
  119. divisor = (ucon2 >> S3C2440_UCON_DIVSHIFT) + 36;
  120. else
  121. /* manual calims 44, seems to be 9 */
  122. divisor = 9;
  123. return clk_get_rate(clk->parent) / divisor;
  124. }
  125. static struct clk s3c2440_clk_fclk_n = {
  126. .name = "fclk_n",
  127. .parent = &clk_f,
  128. .ops = &(struct clk_ops) {
  129. .get_rate = s3c2440_fclk_n_getrate,
  130. },
  131. };
  132. static struct clk_lookup s3c2440_clk_lookup[] = {
  133. CLKDEV_INIT(NULL, "clk_uart_baud1", &s3c24xx_uclk),
  134. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  135. CLKDEV_INIT(NULL, "clk_uart_baud3", &s3c2440_clk_fclk_n),
  136. CLKDEV_INIT("s3c2440-camif", "camera", &s3c2440_clk_cam_upll),
  137. };
  138. static int __init_refok s3c2440_clk_add(struct device *dev, struct subsys_interface *sif)
  139. {
  140. struct clk *clock_upll;
  141. struct clk *clock_h;
  142. struct clk *clock_p;
  143. clock_p = clk_get(NULL, "pclk");
  144. clock_h = clk_get(NULL, "hclk");
  145. clock_upll = clk_get(NULL, "upll");
  146. if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
  147. printk(KERN_ERR "S3C2440: Failed to get parent clocks\n");
  148. return -EINVAL;
  149. }
  150. s3c2440_clk_cam.parent = clock_h;
  151. s3c2440_clk_ac97.parent = clock_p;
  152. s3c2440_clk_cam_upll.parent = clock_upll;
  153. s3c24xx_register_clock(&s3c2440_clk_fclk_n);
  154. s3c24xx_register_clock(&s3c2440_clk_ac97);
  155. s3c24xx_register_clock(&s3c2440_clk_cam);
  156. s3c24xx_register_clock(&s3c2440_clk_cam_upll);
  157. clkdev_add_table(s3c2440_clk_lookup, ARRAY_SIZE(s3c2440_clk_lookup));
  158. clk_disable(&s3c2440_clk_ac97);
  159. clk_disable(&s3c2440_clk_cam);
  160. return 0;
  161. }
  162. static struct subsys_interface s3c2440_clk_interface = {
  163. .name = "s3c2440_clk",
  164. .subsys = &s3c2440_subsys,
  165. .add_dev = s3c2440_clk_add,
  166. };
  167. static __init int s3c24xx_clk_init(void)
  168. {
  169. return subsys_interface_register(&s3c2440_clk_interface);
  170. }
  171. arch_initcall(s3c24xx_clk_init);