omap-smp.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific fucntions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/cacheflush.h>
  24. #include <asm/smp_scu.h>
  25. #include "omap-secure.h"
  26. #include "omap-wakeupgen.h"
  27. #include <asm/cputype.h>
  28. #include "soc.h"
  29. #include "iomap.h"
  30. #include "common.h"
  31. #include "clockdomain.h"
  32. #include "pm.h"
  33. #define CPU_MASK 0xff0ffff0
  34. #define CPU_CORTEX_A9 0x410FC090
  35. #define CPU_CORTEX_A15 0x410FC0F0
  36. #define OMAP5_CORE_COUNT 0x2
  37. u16 pm44xx_errata;
  38. /* SCU base address */
  39. static void __iomem *scu_base;
  40. static DEFINE_SPINLOCK(boot_lock);
  41. void __iomem *omap4_get_scu_base(void)
  42. {
  43. return scu_base;
  44. }
  45. static void __cpuinit omap4_secondary_init(unsigned int cpu)
  46. {
  47. /*
  48. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  49. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  50. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  51. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  52. * OMAP443X GP devices- SMP bit isn't accessible.
  53. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  54. */
  55. if (cpu_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  56. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  57. 4, 0, 0, 0, 0, 0);
  58. /*
  59. * If any interrupts are already enabled for the primary
  60. * core (e.g. timer irq), then they will not have been enabled
  61. * for us: do so
  62. */
  63. gic_secondary_init(0);
  64. /*
  65. * Synchronise with the boot thread.
  66. */
  67. spin_lock(&boot_lock);
  68. spin_unlock(&boot_lock);
  69. }
  70. static int __cpuinit omap4_boot_secondary(unsigned int cpu, struct task_struct *idle)
  71. {
  72. static struct clockdomain *cpu1_clkdm;
  73. static bool booted;
  74. void __iomem *base = omap_get_wakeupgen_base();
  75. /*
  76. * Set synchronisation state between this boot processor
  77. * and the secondary one
  78. */
  79. spin_lock(&boot_lock);
  80. /*
  81. * Update the AuxCoreBoot0 with boot state for secondary core.
  82. * omap_secondary_startup() routine will hold the secondary core till
  83. * the AuxCoreBoot1 register is updated with cpu state
  84. * A barrier is added to ensure that write buffer is drained
  85. */
  86. if (omap_secure_apis_support())
  87. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  88. else
  89. __raw_writel(0x20, base + OMAP_AUX_CORE_BOOT_0);
  90. flush_cache_all();
  91. smp_wmb();
  92. if (!cpu1_clkdm)
  93. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  94. /*
  95. * The SGI(Software Generated Interrupts) are not wakeup capable
  96. * from low power states. This is known limitation on OMAP4 and
  97. * needs to be worked around by using software forced clockdomain
  98. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  99. * software force wakeup. The clockdomain is then put back to
  100. * hardware supervised mode.
  101. * More details can be found in OMAP4430 TRM - Version J
  102. * Section :
  103. * 4.3.4.2 Power States of CPU0 and CPU1
  104. */
  105. if (booted) {
  106. /*
  107. * GIC distributor control register has changed between
  108. * CortexA9 r1pX and r2pX. The Control Register secure
  109. * banked version is now composed of 2 bits:
  110. * bit 0 == Secure Enable
  111. * bit 1 == Non-Secure Enable
  112. * The Non-Secure banked register has not changed
  113. * Because the ROM Code is based on the r1pX GIC, the CPU1
  114. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  115. * The workaround must be:
  116. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  117. * the GIC distributor
  118. * 2) CPU1 must re-enable the GIC distributor on
  119. * it's wakeup path.
  120. */
  121. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  122. local_irq_disable();
  123. gic_dist_disable();
  124. }
  125. clkdm_wakeup(cpu1_clkdm);
  126. clkdm_allow_idle(cpu1_clkdm);
  127. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  128. while (gic_dist_disabled()) {
  129. udelay(1);
  130. cpu_relax();
  131. }
  132. gic_timer_retrigger();
  133. local_irq_enable();
  134. }
  135. } else {
  136. dsb_sev();
  137. booted = true;
  138. }
  139. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  140. /*
  141. * Now the secondary core is starting up let it run its
  142. * calibrations, then wait for it to finish
  143. */
  144. spin_unlock(&boot_lock);
  145. return 0;
  146. }
  147. static void __init wakeup_secondary(void)
  148. {
  149. void *startup_addr = omap_secondary_startup;
  150. void __iomem *base = omap_get_wakeupgen_base();
  151. if (cpu_is_omap446x()) {
  152. startup_addr = omap_secondary_startup_4460;
  153. pm44xx_errata |= PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD;
  154. }
  155. /*
  156. * Write the address of secondary startup routine into the
  157. * AuxCoreBoot1 where ROM code will jump and start executing
  158. * on secondary core once out of WFE
  159. * A barrier is added to ensure that write buffer is drained
  160. */
  161. if (omap_secure_apis_support())
  162. omap_auxcoreboot_addr(virt_to_phys(startup_addr));
  163. else
  164. __raw_writel(virt_to_phys(omap5_secondary_startup),
  165. base + OMAP_AUX_CORE_BOOT_1);
  166. smp_wmb();
  167. /*
  168. * Send a 'sev' to wake the secondary core from WFE.
  169. * Drain the outstanding writes to memory
  170. */
  171. dsb_sev();
  172. mb();
  173. }
  174. /*
  175. * Initialise the CPU possible map early - this describes the CPUs
  176. * which may be present or become present in the system.
  177. */
  178. static void __init omap4_smp_init_cpus(void)
  179. {
  180. unsigned int i = 0, ncores = 1, cpu_id;
  181. /* Use ARM cpuid check here, as SoC detection will not work so early */
  182. cpu_id = read_cpuid(CPUID_ID) & CPU_MASK;
  183. if (cpu_id == CPU_CORTEX_A9) {
  184. /*
  185. * Currently we can't call ioremap here because
  186. * SoC detection won't work until after init_early.
  187. */
  188. scu_base = OMAP2_L4_IO_ADDRESS(scu_a9_get_base());
  189. BUG_ON(!scu_base);
  190. ncores = scu_get_core_count(scu_base);
  191. } else if (cpu_id == CPU_CORTEX_A15) {
  192. ncores = OMAP5_CORE_COUNT;
  193. }
  194. /* sanity check */
  195. if (ncores > nr_cpu_ids) {
  196. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  197. ncores, nr_cpu_ids);
  198. ncores = nr_cpu_ids;
  199. }
  200. for (i = 0; i < ncores; i++)
  201. set_cpu_possible(i, true);
  202. }
  203. static void __init omap4_smp_prepare_cpus(unsigned int max_cpus)
  204. {
  205. /*
  206. * Initialise the SCU and wake up the secondary core using
  207. * wakeup_secondary().
  208. */
  209. if (scu_base)
  210. scu_enable(scu_base);
  211. wakeup_secondary();
  212. }
  213. struct smp_operations omap4_smp_ops __initdata = {
  214. .smp_init_cpus = omap4_smp_init_cpus,
  215. .smp_prepare_cpus = omap4_smp_prepare_cpus,
  216. .smp_secondary_init = omap4_secondary_init,
  217. .smp_boot_secondary = omap4_boot_secondary,
  218. #ifdef CONFIG_HOTPLUG_CPU
  219. .cpu_die = omap4_cpu_die,
  220. #endif
  221. };