io.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * linux/arch/arm/mach-omap2/io.c
  3. *
  4. * OMAP2 I/O mapping code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments
  8. *
  9. * Author:
  10. * Juha Yrjola <juha.yrjola@nokia.com>
  11. * Syed Khasim <x0khasim@ti.com>
  12. *
  13. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <asm/tlb.h>
  25. #include <asm/mach/map.h>
  26. #include <linux/omap-dma.h>
  27. #include "omap_hwmod.h"
  28. #include "soc.h"
  29. #include "iomap.h"
  30. #include "voltage.h"
  31. #include "powerdomain.h"
  32. #include "clockdomain.h"
  33. #include "common.h"
  34. #include "clock.h"
  35. #include "clock2xxx.h"
  36. #include "clock3xxx.h"
  37. #include "clock44xx.h"
  38. #include "omap-pm.h"
  39. #include "sdrc.h"
  40. #include "control.h"
  41. #include "serial.h"
  42. #include "sram.h"
  43. #include "cm2xxx.h"
  44. #include "cm3xxx.h"
  45. #include "prm.h"
  46. #include "cm.h"
  47. #include "prcm_mpu44xx.h"
  48. #include "prminst44xx.h"
  49. #include "cminst44xx.h"
  50. #include "prm2xxx.h"
  51. #include "prm3xxx.h"
  52. #include "prm44xx.h"
  53. /*
  54. * omap_clk_init: points to a function that does the SoC-specific
  55. * clock initializations
  56. */
  57. int (*omap_clk_init)(void);
  58. /*
  59. * The machine specific code may provide the extra mapping besides the
  60. * default mapping provided here.
  61. */
  62. #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
  63. static struct map_desc omap24xx_io_desc[] __initdata = {
  64. {
  65. .virtual = L3_24XX_VIRT,
  66. .pfn = __phys_to_pfn(L3_24XX_PHYS),
  67. .length = L3_24XX_SIZE,
  68. .type = MT_DEVICE
  69. },
  70. {
  71. .virtual = L4_24XX_VIRT,
  72. .pfn = __phys_to_pfn(L4_24XX_PHYS),
  73. .length = L4_24XX_SIZE,
  74. .type = MT_DEVICE
  75. },
  76. };
  77. #ifdef CONFIG_SOC_OMAP2420
  78. static struct map_desc omap242x_io_desc[] __initdata = {
  79. {
  80. .virtual = DSP_MEM_2420_VIRT,
  81. .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
  82. .length = DSP_MEM_2420_SIZE,
  83. .type = MT_DEVICE
  84. },
  85. {
  86. .virtual = DSP_IPI_2420_VIRT,
  87. .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
  88. .length = DSP_IPI_2420_SIZE,
  89. .type = MT_DEVICE
  90. },
  91. {
  92. .virtual = DSP_MMU_2420_VIRT,
  93. .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
  94. .length = DSP_MMU_2420_SIZE,
  95. .type = MT_DEVICE
  96. },
  97. };
  98. #endif
  99. #ifdef CONFIG_SOC_OMAP2430
  100. static struct map_desc omap243x_io_desc[] __initdata = {
  101. {
  102. .virtual = L4_WK_243X_VIRT,
  103. .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
  104. .length = L4_WK_243X_SIZE,
  105. .type = MT_DEVICE
  106. },
  107. {
  108. .virtual = OMAP243X_GPMC_VIRT,
  109. .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
  110. .length = OMAP243X_GPMC_SIZE,
  111. .type = MT_DEVICE
  112. },
  113. {
  114. .virtual = OMAP243X_SDRC_VIRT,
  115. .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
  116. .length = OMAP243X_SDRC_SIZE,
  117. .type = MT_DEVICE
  118. },
  119. {
  120. .virtual = OMAP243X_SMS_VIRT,
  121. .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
  122. .length = OMAP243X_SMS_SIZE,
  123. .type = MT_DEVICE
  124. },
  125. };
  126. #endif
  127. #endif
  128. #ifdef CONFIG_ARCH_OMAP3
  129. static struct map_desc omap34xx_io_desc[] __initdata = {
  130. {
  131. .virtual = L3_34XX_VIRT,
  132. .pfn = __phys_to_pfn(L3_34XX_PHYS),
  133. .length = L3_34XX_SIZE,
  134. .type = MT_DEVICE
  135. },
  136. {
  137. .virtual = L4_34XX_VIRT,
  138. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  139. .length = L4_34XX_SIZE,
  140. .type = MT_DEVICE
  141. },
  142. {
  143. .virtual = OMAP34XX_GPMC_VIRT,
  144. .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
  145. .length = OMAP34XX_GPMC_SIZE,
  146. .type = MT_DEVICE
  147. },
  148. {
  149. .virtual = OMAP343X_SMS_VIRT,
  150. .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
  151. .length = OMAP343X_SMS_SIZE,
  152. .type = MT_DEVICE
  153. },
  154. {
  155. .virtual = OMAP343X_SDRC_VIRT,
  156. .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
  157. .length = OMAP343X_SDRC_SIZE,
  158. .type = MT_DEVICE
  159. },
  160. {
  161. .virtual = L4_PER_34XX_VIRT,
  162. .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
  163. .length = L4_PER_34XX_SIZE,
  164. .type = MT_DEVICE
  165. },
  166. {
  167. .virtual = L4_EMU_34XX_VIRT,
  168. .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
  169. .length = L4_EMU_34XX_SIZE,
  170. .type = MT_DEVICE
  171. },
  172. #if defined(CONFIG_DEBUG_LL) && \
  173. (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
  174. {
  175. .virtual = ZOOM_UART_VIRT,
  176. .pfn = __phys_to_pfn(ZOOM_UART_BASE),
  177. .length = SZ_1M,
  178. .type = MT_DEVICE
  179. },
  180. #endif
  181. };
  182. #endif
  183. #ifdef CONFIG_SOC_TI81XX
  184. static struct map_desc omapti81xx_io_desc[] __initdata = {
  185. {
  186. .virtual = L4_34XX_VIRT,
  187. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  188. .length = L4_34XX_SIZE,
  189. .type = MT_DEVICE
  190. }
  191. };
  192. #endif
  193. #ifdef CONFIG_SOC_AM33XX
  194. static struct map_desc omapam33xx_io_desc[] __initdata = {
  195. {
  196. .virtual = L4_34XX_VIRT,
  197. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  198. .length = L4_34XX_SIZE,
  199. .type = MT_DEVICE
  200. },
  201. {
  202. .virtual = L4_WK_AM33XX_VIRT,
  203. .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
  204. .length = L4_WK_AM33XX_SIZE,
  205. .type = MT_DEVICE
  206. }
  207. };
  208. #endif
  209. #ifdef CONFIG_ARCH_OMAP4
  210. static struct map_desc omap44xx_io_desc[] __initdata = {
  211. {
  212. .virtual = L3_44XX_VIRT,
  213. .pfn = __phys_to_pfn(L3_44XX_PHYS),
  214. .length = L3_44XX_SIZE,
  215. .type = MT_DEVICE,
  216. },
  217. {
  218. .virtual = L4_44XX_VIRT,
  219. .pfn = __phys_to_pfn(L4_44XX_PHYS),
  220. .length = L4_44XX_SIZE,
  221. .type = MT_DEVICE,
  222. },
  223. {
  224. .virtual = L4_PER_44XX_VIRT,
  225. .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
  226. .length = L4_PER_44XX_SIZE,
  227. .type = MT_DEVICE,
  228. },
  229. #ifdef CONFIG_OMAP4_ERRATA_I688
  230. {
  231. .virtual = OMAP4_SRAM_VA,
  232. .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
  233. .length = PAGE_SIZE,
  234. .type = MT_MEMORY_SO,
  235. },
  236. #endif
  237. };
  238. #endif
  239. #ifdef CONFIG_SOC_OMAP5
  240. static struct map_desc omap54xx_io_desc[] __initdata = {
  241. {
  242. .virtual = L3_54XX_VIRT,
  243. .pfn = __phys_to_pfn(L3_54XX_PHYS),
  244. .length = L3_54XX_SIZE,
  245. .type = MT_DEVICE,
  246. },
  247. {
  248. .virtual = L4_54XX_VIRT,
  249. .pfn = __phys_to_pfn(L4_54XX_PHYS),
  250. .length = L4_54XX_SIZE,
  251. .type = MT_DEVICE,
  252. },
  253. {
  254. .virtual = L4_WK_54XX_VIRT,
  255. .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
  256. .length = L4_WK_54XX_SIZE,
  257. .type = MT_DEVICE,
  258. },
  259. {
  260. .virtual = L4_PER_54XX_VIRT,
  261. .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
  262. .length = L4_PER_54XX_SIZE,
  263. .type = MT_DEVICE,
  264. },
  265. };
  266. #endif
  267. #ifdef CONFIG_SOC_OMAP2420
  268. void __init omap242x_map_io(void)
  269. {
  270. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  271. iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
  272. }
  273. #endif
  274. #ifdef CONFIG_SOC_OMAP2430
  275. void __init omap243x_map_io(void)
  276. {
  277. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  278. iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
  279. }
  280. #endif
  281. #ifdef CONFIG_ARCH_OMAP3
  282. void __init omap3_map_io(void)
  283. {
  284. iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
  285. }
  286. #endif
  287. #ifdef CONFIG_SOC_TI81XX
  288. void __init ti81xx_map_io(void)
  289. {
  290. iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
  291. }
  292. #endif
  293. #ifdef CONFIG_SOC_AM33XX
  294. void __init am33xx_map_io(void)
  295. {
  296. iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
  297. }
  298. #endif
  299. #ifdef CONFIG_ARCH_OMAP4
  300. void __init omap4_map_io(void)
  301. {
  302. iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
  303. omap_barriers_init();
  304. }
  305. #endif
  306. #ifdef CONFIG_SOC_OMAP5
  307. void __init omap5_map_io(void)
  308. {
  309. iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
  310. }
  311. #endif
  312. /*
  313. * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
  314. *
  315. * Sets the CORE DPLL3 M2 divider to the same value that it's at
  316. * currently. This has the effect of setting the SDRC SDRAM AC timing
  317. * registers to the values currently defined by the kernel. Currently
  318. * only defined for OMAP3; will return 0 if called on OMAP2. Returns
  319. * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
  320. * or passes along the return value of clk_set_rate().
  321. */
  322. static int __init _omap2_init_reprogram_sdrc(void)
  323. {
  324. struct clk *dpll3_m2_ck;
  325. int v = -EINVAL;
  326. long rate;
  327. if (!cpu_is_omap34xx())
  328. return 0;
  329. dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
  330. if (IS_ERR(dpll3_m2_ck))
  331. return -EINVAL;
  332. rate = clk_get_rate(dpll3_m2_ck);
  333. pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
  334. v = clk_set_rate(dpll3_m2_ck, rate);
  335. if (v)
  336. pr_err("dpll3_m2_clk rate change failed: %d\n", v);
  337. clk_put(dpll3_m2_ck);
  338. return v;
  339. }
  340. static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
  341. {
  342. return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
  343. }
  344. static void __init omap_hwmod_init_postsetup(void)
  345. {
  346. u8 postsetup_state;
  347. /* Set the default postsetup state for all hwmods */
  348. #ifdef CONFIG_PM_RUNTIME
  349. postsetup_state = _HWMOD_STATE_IDLE;
  350. #else
  351. postsetup_state = _HWMOD_STATE_ENABLED;
  352. #endif
  353. omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
  354. omap_pm_if_early_init();
  355. }
  356. #ifdef CONFIG_SOC_OMAP2420
  357. void __init omap2420_init_early(void)
  358. {
  359. omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
  360. omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
  361. OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
  362. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
  363. NULL);
  364. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
  365. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
  366. omap2xxx_check_revision();
  367. omap2xxx_prm_init();
  368. omap2xxx_cm_init();
  369. omap2xxx_voltagedomains_init();
  370. omap242x_powerdomains_init();
  371. omap242x_clockdomains_init();
  372. omap2420_hwmod_init();
  373. omap_hwmod_init_postsetup();
  374. omap_clk_init = omap2420_clk_init;
  375. }
  376. void __init omap2420_init_late(void)
  377. {
  378. omap_mux_late_init();
  379. omap2_common_pm_late_init();
  380. omap2_pm_init();
  381. omap2_clk_enable_autoidle_all();
  382. }
  383. #endif
  384. #ifdef CONFIG_SOC_OMAP2430
  385. void __init omap2430_init_early(void)
  386. {
  387. omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
  388. omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
  389. OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
  390. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
  391. NULL);
  392. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
  393. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
  394. omap2xxx_check_revision();
  395. omap2xxx_prm_init();
  396. omap2xxx_cm_init();
  397. omap2xxx_voltagedomains_init();
  398. omap243x_powerdomains_init();
  399. omap243x_clockdomains_init();
  400. omap2430_hwmod_init();
  401. omap_hwmod_init_postsetup();
  402. omap_clk_init = omap2430_clk_init;
  403. }
  404. void __init omap2430_init_late(void)
  405. {
  406. omap_mux_late_init();
  407. omap2_common_pm_late_init();
  408. omap2_pm_init();
  409. omap2_clk_enable_autoidle_all();
  410. }
  411. #endif
  412. /*
  413. * Currently only board-omap3beagle.c should call this because of the
  414. * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
  415. */
  416. #ifdef CONFIG_ARCH_OMAP3
  417. void __init omap3_init_early(void)
  418. {
  419. omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
  420. omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
  421. OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
  422. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
  423. NULL);
  424. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
  425. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
  426. omap3xxx_check_revision();
  427. omap3xxx_check_features();
  428. omap3xxx_prm_init();
  429. omap3xxx_cm_init();
  430. omap3xxx_voltagedomains_init();
  431. omap3xxx_powerdomains_init();
  432. omap3xxx_clockdomains_init();
  433. omap3xxx_hwmod_init();
  434. omap_hwmod_init_postsetup();
  435. omap_clk_init = omap3xxx_clk_init;
  436. }
  437. void __init omap3430_init_early(void)
  438. {
  439. omap3_init_early();
  440. }
  441. void __init omap35xx_init_early(void)
  442. {
  443. omap3_init_early();
  444. }
  445. void __init omap3630_init_early(void)
  446. {
  447. omap3_init_early();
  448. }
  449. void __init am35xx_init_early(void)
  450. {
  451. omap3_init_early();
  452. }
  453. void __init ti81xx_init_early(void)
  454. {
  455. omap2_set_globals_tap(OMAP343X_CLASS,
  456. OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
  457. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
  458. NULL);
  459. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
  460. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
  461. omap3xxx_check_revision();
  462. ti81xx_check_features();
  463. omap3xxx_voltagedomains_init();
  464. omap3xxx_powerdomains_init();
  465. omap3xxx_clockdomains_init();
  466. omap3xxx_hwmod_init();
  467. omap_hwmod_init_postsetup();
  468. omap_clk_init = omap3xxx_clk_init;
  469. }
  470. void __init omap3_init_late(void)
  471. {
  472. omap_mux_late_init();
  473. omap2_common_pm_late_init();
  474. omap3_pm_init();
  475. omap2_clk_enable_autoidle_all();
  476. }
  477. void __init omap3430_init_late(void)
  478. {
  479. omap_mux_late_init();
  480. omap2_common_pm_late_init();
  481. omap3_pm_init();
  482. omap2_clk_enable_autoidle_all();
  483. }
  484. void __init omap35xx_init_late(void)
  485. {
  486. omap_mux_late_init();
  487. omap2_common_pm_late_init();
  488. omap3_pm_init();
  489. omap2_clk_enable_autoidle_all();
  490. }
  491. void __init omap3630_init_late(void)
  492. {
  493. omap_mux_late_init();
  494. omap2_common_pm_late_init();
  495. omap3_pm_init();
  496. omap2_clk_enable_autoidle_all();
  497. }
  498. void __init am35xx_init_late(void)
  499. {
  500. omap_mux_late_init();
  501. omap2_common_pm_late_init();
  502. omap3_pm_init();
  503. omap2_clk_enable_autoidle_all();
  504. }
  505. void __init ti81xx_init_late(void)
  506. {
  507. omap_mux_late_init();
  508. omap2_common_pm_late_init();
  509. omap3_pm_init();
  510. omap2_clk_enable_autoidle_all();
  511. }
  512. #endif
  513. #ifdef CONFIG_SOC_AM33XX
  514. void __init am33xx_init_early(void)
  515. {
  516. omap2_set_globals_tap(AM335X_CLASS,
  517. AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
  518. omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
  519. NULL);
  520. omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
  521. omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
  522. omap3xxx_check_revision();
  523. ti81xx_check_features();
  524. am33xx_voltagedomains_init();
  525. am33xx_powerdomains_init();
  526. am33xx_clockdomains_init();
  527. am33xx_hwmod_init();
  528. omap_hwmod_init_postsetup();
  529. omap_clk_init = am33xx_clk_init;
  530. }
  531. #endif
  532. #ifdef CONFIG_ARCH_OMAP4
  533. void __init omap4430_init_early(void)
  534. {
  535. omap2_set_globals_tap(OMAP443X_CLASS,
  536. OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
  537. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
  538. OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
  539. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
  540. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
  541. OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
  542. omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
  543. omap_prm_base_init();
  544. omap_cm_base_init();
  545. omap4xxx_check_revision();
  546. omap4xxx_check_features();
  547. omap44xx_prm_init();
  548. omap44xx_voltagedomains_init();
  549. omap44xx_powerdomains_init();
  550. omap44xx_clockdomains_init();
  551. omap44xx_hwmod_init();
  552. omap_hwmod_init_postsetup();
  553. omap_clk_init = omap4xxx_clk_init;
  554. }
  555. void __init omap4430_init_late(void)
  556. {
  557. omap_mux_late_init();
  558. omap2_common_pm_late_init();
  559. omap4_pm_init();
  560. omap2_clk_enable_autoidle_all();
  561. }
  562. #endif
  563. #ifdef CONFIG_SOC_OMAP5
  564. void __init omap5_init_early(void)
  565. {
  566. omap2_set_globals_tap(OMAP54XX_CLASS,
  567. OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
  568. omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
  569. OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
  570. omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
  571. omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
  572. OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
  573. omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
  574. omap_prm_base_init();
  575. omap_cm_base_init();
  576. omap5xxx_check_revision();
  577. }
  578. #endif
  579. void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  580. struct omap_sdrc_params *sdrc_cs1)
  581. {
  582. omap_sram_init();
  583. if (cpu_is_omap24xx() || omap3_has_sdrc()) {
  584. omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
  585. _omap2_init_reprogram_sdrc();
  586. }
  587. }