123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131 |
- /*
- * OMAP2PLUS DMA channel definitions
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
- */
- #ifndef __OMAP2PLUS_DMA_CHANNEL_H
- #define __OMAP2PLUS_DMA_CHANNEL_H
- /* DMA channels for 24xx */
- #define OMAP24XX_DMA_NO_DEVICE 0
- #define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
- #define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
- #define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
- #define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
- #define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
- #define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
- #define OMAP242X_DMA_VLYNQ_TX 7 /* S_DMA_6 */
- #define OMAP24XX_DMA_EXT_DMAREQ2 7 /* S_DMA_6 */
- #define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
- #define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
- #define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
- #define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
- #define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
- #define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
- #define OMAP34XX_DMA_SHA2MD5_RX 13 /* S_DMA_12 */
- #define OMAP242X_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
- #define OMAP242X_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
- #define OMAP242X_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
- #define OMAP242X_DMA_EAC_AC_RD 17 /* S_DMA_16 */
- #define OMAP242X_DMA_EAC_AC_WR 18 /* S_DMA_17 */
- #define OMAP242X_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
- #define OMAP242X_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
- #define OMAP242X_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
- #define OMAP242X_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
- #define OMAP242X_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
- #define OMAP242X_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
- #define OMAP242X_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
- #define OMAP242X_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
- #define OMAP243X_DMA_EXT_DMAREQ3 14 /* S_DMA_13 */
- #define OMAP24XX_DMA_SPI3_TX0 15 /* S_DMA_14 */
- #define OMAP24XX_DMA_SPI3_RX0 16 /* S_DMA_15 */
- #define OMAP24XX_DMA_MCBSP3_TX 17 /* S_DMA_16 */
- #define OMAP24XX_DMA_MCBSP3_RX 18 /* S_DMA_17 */
- #define OMAP24XX_DMA_MCBSP4_TX 19 /* S_DMA_18 */
- #define OMAP24XX_DMA_MCBSP4_RX 20 /* S_DMA_19 */
- #define OMAP24XX_DMA_MCBSP5_TX 21 /* S_DMA_20 */
- #define OMAP24XX_DMA_MCBSP5_RX 22 /* S_DMA_21 */
- #define OMAP24XX_DMA_SPI3_TX1 23 /* S_DMA_22 */
- #define OMAP24XX_DMA_SPI3_RX1 24 /* S_DMA_23 */
- #define OMAP243X_DMA_EXT_DMAREQ4 25 /* S_DMA_24 */
- #define OMAP243X_DMA_EXT_DMAREQ5 26 /* S_DMA_25 */
- #define OMAP34XX_DMA_I2C3_TX 25 /* S_DMA_24 */
- #define OMAP34XX_DMA_I2C3_RX 26 /* S_DMA_25 */
- #define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
- #define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
- #define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
- #define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
- #define OMAP24XX_DMA_MCBSP1_TX 31 /* S_DMA_30 */
- #define OMAP24XX_DMA_MCBSP1_RX 32 /* S_DMA_31 */
- #define OMAP24XX_DMA_MCBSP2_TX 33 /* S_DMA_32 */
- #define OMAP24XX_DMA_MCBSP2_RX 34 /* S_DMA_33 */
- #define OMAP24XX_DMA_SPI1_TX0 35 /* S_DMA_34 */
- #define OMAP24XX_DMA_SPI1_RX0 36 /* S_DMA_35 */
- #define OMAP24XX_DMA_SPI1_TX1 37 /* S_DMA_36 */
- #define OMAP24XX_DMA_SPI1_RX1 38 /* S_DMA_37 */
- #define OMAP24XX_DMA_SPI1_TX2 39 /* S_DMA_38 */
- #define OMAP24XX_DMA_SPI1_RX2 40 /* S_DMA_39 */
- #define OMAP24XX_DMA_SPI1_TX3 41 /* S_DMA_40 */
- #define OMAP24XX_DMA_SPI1_RX3 42 /* S_DMA_41 */
- #define OMAP24XX_DMA_SPI2_TX0 43 /* S_DMA_42 */
- #define OMAP24XX_DMA_SPI2_RX0 44 /* S_DMA_43 */
- #define OMAP24XX_DMA_SPI2_TX1 45 /* S_DMA_44 */
- #define OMAP24XX_DMA_SPI2_RX1 46 /* S_DMA_45 */
- #define OMAP24XX_DMA_MMC2_TX 47 /* S_DMA_46 */
- #define OMAP24XX_DMA_MMC2_RX 48 /* S_DMA_47 */
- #define OMAP24XX_DMA_UART1_TX 49 /* S_DMA_48 */
- #define OMAP24XX_DMA_UART1_RX 50 /* S_DMA_49 */
- #define OMAP24XX_DMA_UART2_TX 51 /* S_DMA_50 */
- #define OMAP24XX_DMA_UART2_RX 52 /* S_DMA_51 */
- #define OMAP24XX_DMA_UART3_TX 53 /* S_DMA_52 */
- #define OMAP24XX_DMA_UART3_RX 54 /* S_DMA_53 */
- #define OMAP24XX_DMA_USB_W2FC_TX0 55 /* S_DMA_54 */
- #define OMAP24XX_DMA_USB_W2FC_RX0 56 /* S_DMA_55 */
- #define OMAP24XX_DMA_USB_W2FC_TX1 57 /* S_DMA_56 */
- #define OMAP24XX_DMA_USB_W2FC_RX1 58 /* S_DMA_57 */
- #define OMAP24XX_DMA_USB_W2FC_TX2 59 /* S_DMA_58 */
- #define OMAP24XX_DMA_USB_W2FC_RX2 60 /* S_DMA_59 */
- #define OMAP24XX_DMA_MMC1_TX 61 /* S_DMA_60 */
- #define OMAP24XX_DMA_MMC1_RX 62 /* S_DMA_61 */
- #define OMAP24XX_DMA_MS 63 /* S_DMA_62 */
- #define OMAP242X_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
- #define OMAP243X_DMA_EXT_DMAREQ6 64 /* S_DMA_63 */
- #define OMAP34XX_DMA_EXT_DMAREQ3 64 /* S_DMA_63 */
- #define OMAP34XX_DMA_AES2_TX 65 /* S_DMA_64 */
- #define OMAP34XX_DMA_AES2_RX 66 /* S_DMA_65 */
- #define OMAP34XX_DMA_DES2_TX 67 /* S_DMA_66 */
- #define OMAP34XX_DMA_DES2_RX 68 /* S_DMA_67 */
- #define OMAP34XX_DMA_SHA1MD5_RX 69 /* S_DMA_68 */
- #define OMAP34XX_DMA_SPI4_TX0 70 /* S_DMA_69 */
- #define OMAP34XX_DMA_SPI4_RX0 71 /* S_DMA_70 */
- #define OMAP34XX_DSS_DMA0 72 /* S_DMA_71 */
- #define OMAP34XX_DSS_DMA1 73 /* S_DMA_72 */
- #define OMAP34XX_DSS_DMA2 74 /* S_DMA_73 */
- #define OMAP34XX_DSS_DMA3 75 /* S_DMA_74 */
- #define OMAP34XX_DMA_MMC3_TX 77 /* S_DMA_76 */
- #define OMAP34XX_DMA_MMC3_RX 78 /* S_DMA_77 */
- #define OMAP34XX_DMA_USIM_TX 79 /* S_DMA_78 */
- #define OMAP34XX_DMA_USIM_RX 80 /* S_DMA_79 */
- #define OMAP36XX_DMA_UART4_TX 81 /* S_DMA_80 */
- #define OMAP36XX_DMA_UART4_RX 82 /* S_DMA_81 */
- /* Only for AM35xx */
- #define AM35XX_DMA_UART4_TX 54
- #define AM35XX_DMA_UART4_RX 55
- #endif /* __OMAP2PLUS_DMA_CHANNEL_H */
|