mcbsp.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. * linux/arch/arm/mach-omap1/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/ioport.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <linux/omap-dma.h>
  22. #include <mach/mux.h>
  23. #include "soc.h"
  24. #include <linux/platform_data/asoc-ti-mcbsp.h>
  25. #include <mach/irqs.h>
  26. #include "iomap.h"
  27. #include "dma.h"
  28. #define DPS_RSTCT2_PER_EN (1 << 0)
  29. #define DSP_RSTCT2_WD_PER_EN (1 << 1)
  30. static int dsp_use;
  31. static struct clk *api_clk;
  32. static struct clk *dsp_clk;
  33. static struct platform_device **omap_mcbsp_devices;
  34. static void omap1_mcbsp_request(unsigned int id)
  35. {
  36. /*
  37. * On 1510, 1610 and 1710, McBSP1 and McBSP3
  38. * are DSP public peripherals.
  39. */
  40. if (id == 0 || id == 2) {
  41. if (dsp_use++ == 0) {
  42. api_clk = clk_get(NULL, "api_ck");
  43. dsp_clk = clk_get(NULL, "dsp_ck");
  44. if (!IS_ERR(api_clk) && !IS_ERR(dsp_clk)) {
  45. clk_enable(api_clk);
  46. clk_enable(dsp_clk);
  47. /*
  48. * DSP external peripheral reset
  49. * FIXME: This should be moved to dsp code
  50. */
  51. __raw_writew(__raw_readw(DSP_RSTCT2) | DPS_RSTCT2_PER_EN |
  52. DSP_RSTCT2_WD_PER_EN, DSP_RSTCT2);
  53. }
  54. }
  55. }
  56. }
  57. static void omap1_mcbsp_free(unsigned int id)
  58. {
  59. if (id == 0 || id == 2) {
  60. if (--dsp_use == 0) {
  61. if (!IS_ERR(api_clk)) {
  62. clk_disable(api_clk);
  63. clk_put(api_clk);
  64. }
  65. if (!IS_ERR(dsp_clk)) {
  66. clk_disable(dsp_clk);
  67. clk_put(dsp_clk);
  68. }
  69. }
  70. }
  71. }
  72. static struct omap_mcbsp_ops omap1_mcbsp_ops = {
  73. .request = omap1_mcbsp_request,
  74. .free = omap1_mcbsp_free,
  75. };
  76. #define OMAP7XX_MCBSP1_BASE 0xfffb1000
  77. #define OMAP7XX_MCBSP2_BASE 0xfffb1800
  78. #define OMAP1510_MCBSP1_BASE 0xe1011800
  79. #define OMAP1510_MCBSP2_BASE 0xfffb1000
  80. #define OMAP1510_MCBSP3_BASE 0xe1017000
  81. #define OMAP1610_MCBSP1_BASE 0xe1011800
  82. #define OMAP1610_MCBSP2_BASE 0xfffb1000
  83. #define OMAP1610_MCBSP3_BASE 0xe1017000
  84. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  85. struct resource omap7xx_mcbsp_res[][6] = {
  86. {
  87. {
  88. .start = OMAP7XX_MCBSP1_BASE,
  89. .end = OMAP7XX_MCBSP1_BASE + SZ_256,
  90. .flags = IORESOURCE_MEM,
  91. },
  92. {
  93. .name = "rx",
  94. .start = INT_7XX_McBSP1RX,
  95. .flags = IORESOURCE_IRQ,
  96. },
  97. {
  98. .name = "tx",
  99. .start = INT_7XX_McBSP1TX,
  100. .flags = IORESOURCE_IRQ,
  101. },
  102. {
  103. .name = "rx",
  104. .start = OMAP_DMA_MCBSP1_RX,
  105. .flags = IORESOURCE_DMA,
  106. },
  107. {
  108. .name = "tx",
  109. .start = OMAP_DMA_MCBSP1_TX,
  110. .flags = IORESOURCE_DMA,
  111. },
  112. },
  113. {
  114. {
  115. .start = OMAP7XX_MCBSP2_BASE,
  116. .end = OMAP7XX_MCBSP2_BASE + SZ_256,
  117. .flags = IORESOURCE_MEM,
  118. },
  119. {
  120. .name = "rx",
  121. .start = INT_7XX_McBSP2RX,
  122. .flags = IORESOURCE_IRQ,
  123. },
  124. {
  125. .name = "tx",
  126. .start = INT_7XX_McBSP2TX,
  127. .flags = IORESOURCE_IRQ,
  128. },
  129. {
  130. .name = "rx",
  131. .start = OMAP_DMA_MCBSP3_RX,
  132. .flags = IORESOURCE_DMA,
  133. },
  134. {
  135. .name = "tx",
  136. .start = OMAP_DMA_MCBSP3_TX,
  137. .flags = IORESOURCE_DMA,
  138. },
  139. },
  140. };
  141. #define omap7xx_mcbsp_res_0 omap7xx_mcbsp_res[0]
  142. static struct omap_mcbsp_platform_data omap7xx_mcbsp_pdata[] = {
  143. {
  144. .ops = &omap1_mcbsp_ops,
  145. },
  146. {
  147. .ops = &omap1_mcbsp_ops,
  148. },
  149. };
  150. #define OMAP7XX_MCBSP_RES_SZ ARRAY_SIZE(omap7xx_mcbsp_res[1])
  151. #define OMAP7XX_MCBSP_COUNT ARRAY_SIZE(omap7xx_mcbsp_res)
  152. #else
  153. #define omap7xx_mcbsp_res_0 NULL
  154. #define omap7xx_mcbsp_pdata NULL
  155. #define OMAP7XX_MCBSP_RES_SZ 0
  156. #define OMAP7XX_MCBSP_COUNT 0
  157. #endif
  158. #ifdef CONFIG_ARCH_OMAP15XX
  159. struct resource omap15xx_mcbsp_res[][6] = {
  160. {
  161. {
  162. .start = OMAP1510_MCBSP1_BASE,
  163. .end = OMAP1510_MCBSP1_BASE + SZ_256,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. {
  167. .name = "rx",
  168. .start = INT_McBSP1RX,
  169. .flags = IORESOURCE_IRQ,
  170. },
  171. {
  172. .name = "tx",
  173. .start = INT_McBSP1TX,
  174. .flags = IORESOURCE_IRQ,
  175. },
  176. {
  177. .name = "rx",
  178. .start = OMAP_DMA_MCBSP1_RX,
  179. .flags = IORESOURCE_DMA,
  180. },
  181. {
  182. .name = "tx",
  183. .start = OMAP_DMA_MCBSP1_TX,
  184. .flags = IORESOURCE_DMA,
  185. },
  186. },
  187. {
  188. {
  189. .start = OMAP1510_MCBSP2_BASE,
  190. .end = OMAP1510_MCBSP2_BASE + SZ_256,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. {
  194. .name = "rx",
  195. .start = INT_1510_SPI_RX,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. {
  199. .name = "tx",
  200. .start = INT_1510_SPI_TX,
  201. .flags = IORESOURCE_IRQ,
  202. },
  203. {
  204. .name = "rx",
  205. .start = OMAP_DMA_MCBSP2_RX,
  206. .flags = IORESOURCE_DMA,
  207. },
  208. {
  209. .name = "tx",
  210. .start = OMAP_DMA_MCBSP2_TX,
  211. .flags = IORESOURCE_DMA,
  212. },
  213. },
  214. {
  215. {
  216. .start = OMAP1510_MCBSP3_BASE,
  217. .end = OMAP1510_MCBSP3_BASE + SZ_256,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. {
  221. .name = "rx",
  222. .start = INT_McBSP3RX,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. {
  226. .name = "tx",
  227. .start = INT_McBSP3TX,
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. {
  231. .name = "rx",
  232. .start = OMAP_DMA_MCBSP3_RX,
  233. .flags = IORESOURCE_DMA,
  234. },
  235. {
  236. .name = "tx",
  237. .start = OMAP_DMA_MCBSP3_TX,
  238. .flags = IORESOURCE_DMA,
  239. },
  240. },
  241. };
  242. #define omap15xx_mcbsp_res_0 omap15xx_mcbsp_res[0]
  243. static struct omap_mcbsp_platform_data omap15xx_mcbsp_pdata[] = {
  244. {
  245. .ops = &omap1_mcbsp_ops,
  246. },
  247. {
  248. .ops = &omap1_mcbsp_ops,
  249. },
  250. {
  251. .ops = &omap1_mcbsp_ops,
  252. },
  253. };
  254. #define OMAP15XX_MCBSP_RES_SZ ARRAY_SIZE(omap15xx_mcbsp_res[1])
  255. #define OMAP15XX_MCBSP_COUNT ARRAY_SIZE(omap15xx_mcbsp_res)
  256. #else
  257. #define omap15xx_mcbsp_res_0 NULL
  258. #define omap15xx_mcbsp_pdata NULL
  259. #define OMAP15XX_MCBSP_RES_SZ 0
  260. #define OMAP15XX_MCBSP_COUNT 0
  261. #endif
  262. #ifdef CONFIG_ARCH_OMAP16XX
  263. struct resource omap16xx_mcbsp_res[][6] = {
  264. {
  265. {
  266. .start = OMAP1610_MCBSP1_BASE,
  267. .end = OMAP1610_MCBSP1_BASE + SZ_256,
  268. .flags = IORESOURCE_MEM,
  269. },
  270. {
  271. .name = "rx",
  272. .start = INT_McBSP1RX,
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. {
  276. .name = "tx",
  277. .start = INT_McBSP1TX,
  278. .flags = IORESOURCE_IRQ,
  279. },
  280. {
  281. .name = "rx",
  282. .start = OMAP_DMA_MCBSP1_RX,
  283. .flags = IORESOURCE_DMA,
  284. },
  285. {
  286. .name = "tx",
  287. .start = OMAP_DMA_MCBSP1_TX,
  288. .flags = IORESOURCE_DMA,
  289. },
  290. },
  291. {
  292. {
  293. .start = OMAP1610_MCBSP2_BASE,
  294. .end = OMAP1610_MCBSP2_BASE + SZ_256,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .name = "rx",
  299. .start = INT_1610_McBSP2_RX,
  300. .flags = IORESOURCE_IRQ,
  301. },
  302. {
  303. .name = "tx",
  304. .start = INT_1610_McBSP2_TX,
  305. .flags = IORESOURCE_IRQ,
  306. },
  307. {
  308. .name = "rx",
  309. .start = OMAP_DMA_MCBSP2_RX,
  310. .flags = IORESOURCE_DMA,
  311. },
  312. {
  313. .name = "tx",
  314. .start = OMAP_DMA_MCBSP2_TX,
  315. .flags = IORESOURCE_DMA,
  316. },
  317. },
  318. {
  319. {
  320. .start = OMAP1610_MCBSP3_BASE,
  321. .end = OMAP1610_MCBSP3_BASE + SZ_256,
  322. .flags = IORESOURCE_MEM,
  323. },
  324. {
  325. .name = "rx",
  326. .start = INT_McBSP3RX,
  327. .flags = IORESOURCE_IRQ,
  328. },
  329. {
  330. .name = "tx",
  331. .start = INT_McBSP3TX,
  332. .flags = IORESOURCE_IRQ,
  333. },
  334. {
  335. .name = "rx",
  336. .start = OMAP_DMA_MCBSP3_RX,
  337. .flags = IORESOURCE_DMA,
  338. },
  339. {
  340. .name = "tx",
  341. .start = OMAP_DMA_MCBSP3_TX,
  342. .flags = IORESOURCE_DMA,
  343. },
  344. },
  345. };
  346. #define omap16xx_mcbsp_res_0 omap16xx_mcbsp_res[0]
  347. static struct omap_mcbsp_platform_data omap16xx_mcbsp_pdata[] = {
  348. {
  349. .ops = &omap1_mcbsp_ops,
  350. },
  351. {
  352. .ops = &omap1_mcbsp_ops,
  353. },
  354. {
  355. .ops = &omap1_mcbsp_ops,
  356. },
  357. };
  358. #define OMAP16XX_MCBSP_RES_SZ ARRAY_SIZE(omap16xx_mcbsp_res[1])
  359. #define OMAP16XX_MCBSP_COUNT ARRAY_SIZE(omap16xx_mcbsp_res)
  360. #else
  361. #define omap16xx_mcbsp_res_0 NULL
  362. #define omap16xx_mcbsp_pdata NULL
  363. #define OMAP16XX_MCBSP_RES_SZ 0
  364. #define OMAP16XX_MCBSP_COUNT 0
  365. #endif
  366. static void omap_mcbsp_register_board_cfg(struct resource *res, int res_count,
  367. struct omap_mcbsp_platform_data *config, int size)
  368. {
  369. int i;
  370. omap_mcbsp_devices = kzalloc(size * sizeof(struct platform_device *),
  371. GFP_KERNEL);
  372. if (!omap_mcbsp_devices) {
  373. printk(KERN_ERR "Could not register McBSP devices\n");
  374. return;
  375. }
  376. for (i = 0; i < size; i++) {
  377. struct platform_device *new_mcbsp;
  378. int ret;
  379. new_mcbsp = platform_device_alloc("omap-mcbsp", i + 1);
  380. if (!new_mcbsp)
  381. continue;
  382. platform_device_add_resources(new_mcbsp, &res[i * res_count],
  383. res_count);
  384. config[i].reg_size = 2;
  385. config[i].reg_step = 2;
  386. new_mcbsp->dev.platform_data = &config[i];
  387. ret = platform_device_add(new_mcbsp);
  388. if (ret) {
  389. platform_device_put(new_mcbsp);
  390. continue;
  391. }
  392. omap_mcbsp_devices[i] = new_mcbsp;
  393. }
  394. }
  395. static int __init omap1_mcbsp_init(void)
  396. {
  397. if (!cpu_class_is_omap1())
  398. return -ENODEV;
  399. if (cpu_is_omap7xx())
  400. omap_mcbsp_register_board_cfg(omap7xx_mcbsp_res_0,
  401. OMAP7XX_MCBSP_RES_SZ,
  402. omap7xx_mcbsp_pdata,
  403. OMAP7XX_MCBSP_COUNT);
  404. if (cpu_is_omap15xx())
  405. omap_mcbsp_register_board_cfg(omap15xx_mcbsp_res_0,
  406. OMAP15XX_MCBSP_RES_SZ,
  407. omap15xx_mcbsp_pdata,
  408. OMAP15XX_MCBSP_COUNT);
  409. if (cpu_is_omap16xx())
  410. omap_mcbsp_register_board_cfg(omap16xx_mcbsp_res_0,
  411. OMAP16XX_MCBSP_RES_SZ,
  412. omap16xx_mcbsp_pdata,
  413. OMAP16XX_MCBSP_COUNT);
  414. return 0;
  415. }
  416. arch_initcall(omap1_mcbsp_init);