pci_v3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * linux/arch/arm/mach-integrator/pci_v3.c
  3. *
  4. * PCI functions for V3 host PCI bridge
  5. *
  6. * Copyright (C) 1999 ARM Limited
  7. * Copyright (C) 2000-2001 Deep Blue Solutions Ltd
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/pci.h>
  25. #include <linux/ioport.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/init.h>
  29. #include <linux/io.h>
  30. #include <mach/hardware.h>
  31. #include <mach/platform.h>
  32. #include <mach/irqs.h>
  33. #include <asm/signal.h>
  34. #include <asm/mach/pci.h>
  35. #include <asm/irq_regs.h>
  36. #include <asm/hardware/pci_v3.h>
  37. /*
  38. * The V3 PCI interface chip in Integrator provides several windows from
  39. * local bus memory into the PCI memory areas. Unfortunately, there
  40. * are not really enough windows for our usage, therefore we reuse
  41. * one of the windows for access to PCI configuration space. The
  42. * memory map is as follows:
  43. *
  44. * Local Bus Memory Usage
  45. *
  46. * 40000000 - 4FFFFFFF PCI memory. 256M non-prefetchable
  47. * 50000000 - 5FFFFFFF PCI memory. 256M prefetchable
  48. * 60000000 - 60FFFFFF PCI IO. 16M
  49. * 61000000 - 61FFFFFF PCI Configuration. 16M
  50. *
  51. * There are three V3 windows, each described by a pair of V3 registers.
  52. * These are LB_BASE0/LB_MAP0, LB_BASE1/LB_MAP1 and LB_BASE2/LB_MAP2.
  53. * Base0 and Base1 can be used for any type of PCI memory access. Base2
  54. * can be used either for PCI I/O or for I20 accesses. By default, uHAL
  55. * uses this only for PCI IO space.
  56. *
  57. * Normally these spaces are mapped using the following base registers:
  58. *
  59. * Usage Local Bus Memory Base/Map registers used
  60. *
  61. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  62. * Mem 50000000 - 5FFFFFFF LB_BASE1/LB_MAP1
  63. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  64. * Cfg 61000000 - 61FFFFFF
  65. *
  66. * This means that I20 and PCI configuration space accesses will fail.
  67. * When PCI configuration accesses are needed (via the uHAL PCI
  68. * configuration space primitives) we must remap the spaces as follows:
  69. *
  70. * Usage Local Bus Memory Base/Map registers used
  71. *
  72. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  73. * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0
  74. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  75. * Cfg 61000000 - 61FFFFFF LB_BASE1/LB_MAP1
  76. *
  77. * To make this work, the code depends on overlapping windows working.
  78. * The V3 chip translates an address by checking its range within
  79. * each of the BASE/MAP pairs in turn (in ascending register number
  80. * order). It will use the first matching pair. So, for example,
  81. * if the same address is mapped by both LB_BASE0/LB_MAP0 and
  82. * LB_BASE1/LB_MAP1, the V3 will use the translation from
  83. * LB_BASE0/LB_MAP0.
  84. *
  85. * To allow PCI Configuration space access, the code enlarges the
  86. * window mapped by LB_BASE0/LB_MAP0 from 256M to 512M. This occludes
  87. * the windows currently mapped by LB_BASE1/LB_MAP1 so that it can
  88. * be remapped for use by configuration cycles.
  89. *
  90. * At the end of the PCI Configuration space accesses,
  91. * LB_BASE1/LB_MAP1 is reset to map PCI Memory. Finally the window
  92. * mapped by LB_BASE0/LB_MAP0 is reduced in size from 512M to 256M to
  93. * reveal the now restored LB_BASE1/LB_MAP1 window.
  94. *
  95. * NOTE: We do not set up I2O mapping. I suspect that this is only
  96. * for an intelligent (target) device. Using I2O disables most of
  97. * the mappings into PCI memory.
  98. */
  99. // V3 access routines
  100. #define v3_writeb(o,v) __raw_writeb(v, PCI_V3_VADDR + (unsigned int)(o))
  101. #define v3_readb(o) (__raw_readb(PCI_V3_VADDR + (unsigned int)(o)))
  102. #define v3_writew(o,v) __raw_writew(v, PCI_V3_VADDR + (unsigned int)(o))
  103. #define v3_readw(o) (__raw_readw(PCI_V3_VADDR + (unsigned int)(o)))
  104. #define v3_writel(o,v) __raw_writel(v, PCI_V3_VADDR + (unsigned int)(o))
  105. #define v3_readl(o) (__raw_readl(PCI_V3_VADDR + (unsigned int)(o)))
  106. /*============================================================================
  107. *
  108. * routine: uHALir_PCIMakeConfigAddress()
  109. *
  110. * parameters: bus = which bus
  111. * device = which device
  112. * function = which function
  113. * offset = configuration space register we are interested in
  114. *
  115. * description: this routine will generate a platform dependent config
  116. * address.
  117. *
  118. * calls: none
  119. *
  120. * returns: configuration address to play on the PCI bus
  121. *
  122. * To generate the appropriate PCI configuration cycles in the PCI
  123. * configuration address space, you present the V3 with the following pattern
  124. * (which is very nearly a type 1 (except that the lower two bits are 00 and
  125. * not 01). In order for this mapping to work you need to set up one of
  126. * the local to PCI aperatures to 16Mbytes in length translating to
  127. * PCI configuration space starting at 0x0000.0000.
  128. *
  129. * PCI configuration cycles look like this:
  130. *
  131. * Type 0:
  132. *
  133. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  134. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  135. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  136. * | | |D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|0|
  137. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  138. *
  139. * 31:11 Device select bit.
  140. * 10:8 Function number
  141. * 7:2 Register number
  142. *
  143. * Type 1:
  144. *
  145. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  146. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  147. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  148. * | | | | | | | | | | |B|B|B|B|B|B|B|B|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|1|
  149. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  150. *
  151. * 31:24 reserved
  152. * 23:16 bus number (8 bits = 128 possible buses)
  153. * 15:11 Device number (5 bits)
  154. * 10:8 function number
  155. * 7:2 register number
  156. *
  157. */
  158. static DEFINE_RAW_SPINLOCK(v3_lock);
  159. #define PCI_BUS_NONMEM_START 0x00000000
  160. #define PCI_BUS_NONMEM_SIZE SZ_256M
  161. #define PCI_BUS_PREMEM_START PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE
  162. #define PCI_BUS_PREMEM_SIZE SZ_256M
  163. #if PCI_BUS_NONMEM_START & 0x000fffff
  164. #error PCI_BUS_NONMEM_START must be megabyte aligned
  165. #endif
  166. #if PCI_BUS_PREMEM_START & 0x000fffff
  167. #error PCI_BUS_PREMEM_START must be megabyte aligned
  168. #endif
  169. #undef V3_LB_BASE_PREFETCH
  170. #define V3_LB_BASE_PREFETCH 0
  171. static void __iomem *v3_open_config_window(struct pci_bus *bus,
  172. unsigned int devfn, int offset)
  173. {
  174. unsigned int address, mapaddress, busnr;
  175. busnr = bus->number;
  176. /*
  177. * Trap out illegal values
  178. */
  179. BUG_ON(offset > 255);
  180. BUG_ON(busnr > 255);
  181. BUG_ON(devfn > 255);
  182. if (busnr == 0) {
  183. int slot = PCI_SLOT(devfn);
  184. /*
  185. * local bus segment so need a type 0 config cycle
  186. *
  187. * build the PCI configuration "address" with one-hot in
  188. * A31-A11
  189. *
  190. * mapaddress:
  191. * 3:1 = config cycle (101)
  192. * 0 = PCI A1 & A0 are 0 (0)
  193. */
  194. address = PCI_FUNC(devfn) << 8;
  195. mapaddress = V3_LB_MAP_TYPE_CONFIG;
  196. if (slot > 12)
  197. /*
  198. * high order bits are handled by the MAP register
  199. */
  200. mapaddress |= 1 << (slot - 5);
  201. else
  202. /*
  203. * low order bits handled directly in the address
  204. */
  205. address |= 1 << (slot + 11);
  206. } else {
  207. /*
  208. * not the local bus segment so need a type 1 config cycle
  209. *
  210. * address:
  211. * 23:16 = bus number
  212. * 15:11 = slot number (7:3 of devfn)
  213. * 10:8 = func number (2:0 of devfn)
  214. *
  215. * mapaddress:
  216. * 3:1 = config cycle (101)
  217. * 0 = PCI A1 & A0 from host bus (1)
  218. */
  219. mapaddress = V3_LB_MAP_TYPE_CONFIG | V3_LB_MAP_AD_LOW_EN;
  220. address = (busnr << 16) | (devfn << 8);
  221. }
  222. /*
  223. * Set up base0 to see all 512Mbytes of memory space (not
  224. * prefetchable), this frees up base1 for re-use by
  225. * configuration memory
  226. */
  227. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  228. V3_LB_BASE_ADR_SIZE_512MB | V3_LB_BASE_ENABLE);
  229. /*
  230. * Set up base1/map1 to point into configuration space.
  231. */
  232. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_CONFIG_BASE) |
  233. V3_LB_BASE_ADR_SIZE_16MB | V3_LB_BASE_ENABLE);
  234. v3_writew(V3_LB_MAP1, mapaddress);
  235. return PCI_CONFIG_VADDR + address + offset;
  236. }
  237. static void v3_close_config_window(void)
  238. {
  239. /*
  240. * Reassign base1 for use by prefetchable PCI memory
  241. */
  242. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  243. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  244. V3_LB_BASE_ENABLE);
  245. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  246. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  247. /*
  248. * And shrink base0 back to a 256M window (NOTE: MAP0 already correct)
  249. */
  250. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  251. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  252. }
  253. static int v3_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  254. int size, u32 *val)
  255. {
  256. void __iomem *addr;
  257. unsigned long flags;
  258. u32 v;
  259. raw_spin_lock_irqsave(&v3_lock, flags);
  260. addr = v3_open_config_window(bus, devfn, where);
  261. switch (size) {
  262. case 1:
  263. v = __raw_readb(addr);
  264. break;
  265. case 2:
  266. v = __raw_readw(addr);
  267. break;
  268. default:
  269. v = __raw_readl(addr);
  270. break;
  271. }
  272. v3_close_config_window();
  273. raw_spin_unlock_irqrestore(&v3_lock, flags);
  274. *val = v;
  275. return PCIBIOS_SUCCESSFUL;
  276. }
  277. static int v3_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  278. int size, u32 val)
  279. {
  280. void __iomem *addr;
  281. unsigned long flags;
  282. raw_spin_lock_irqsave(&v3_lock, flags);
  283. addr = v3_open_config_window(bus, devfn, where);
  284. switch (size) {
  285. case 1:
  286. __raw_writeb((u8)val, addr);
  287. __raw_readb(addr);
  288. break;
  289. case 2:
  290. __raw_writew((u16)val, addr);
  291. __raw_readw(addr);
  292. break;
  293. case 4:
  294. __raw_writel(val, addr);
  295. __raw_readl(addr);
  296. break;
  297. }
  298. v3_close_config_window();
  299. raw_spin_unlock_irqrestore(&v3_lock, flags);
  300. return PCIBIOS_SUCCESSFUL;
  301. }
  302. struct pci_ops pci_v3_ops = {
  303. .read = v3_read_config,
  304. .write = v3_write_config,
  305. };
  306. static struct resource non_mem = {
  307. .name = "PCI non-prefetchable",
  308. .start = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START,
  309. .end = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE - 1,
  310. .flags = IORESOURCE_MEM,
  311. };
  312. static struct resource pre_mem = {
  313. .name = "PCI prefetchable",
  314. .start = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START,
  315. .end = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START + PCI_BUS_PREMEM_SIZE - 1,
  316. .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
  317. };
  318. static int __init pci_v3_setup_resources(struct pci_sys_data *sys)
  319. {
  320. if (request_resource(&iomem_resource, &non_mem)) {
  321. printk(KERN_ERR "PCI: unable to allocate non-prefetchable "
  322. "memory region\n");
  323. return -EBUSY;
  324. }
  325. if (request_resource(&iomem_resource, &pre_mem)) {
  326. release_resource(&non_mem);
  327. printk(KERN_ERR "PCI: unable to allocate prefetchable "
  328. "memory region\n");
  329. return -EBUSY;
  330. }
  331. /*
  332. * the mem resource for this bus
  333. * the prefetch mem resource for this bus
  334. */
  335. pci_add_resource_offset(&sys->resources, &non_mem, sys->mem_offset);
  336. pci_add_resource_offset(&sys->resources, &pre_mem, sys->mem_offset);
  337. return 1;
  338. }
  339. /*
  340. * These don't seem to be implemented on the Integrator I have, which
  341. * means I can't get additional information on the reason for the pm2fb
  342. * problems. I suppose I'll just have to mind-meld with the machine. ;)
  343. */
  344. static void __iomem *ap_syscon_base;
  345. #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
  346. #define INTEGRATOR_SC_LBFADDR_OFFSET 0x20
  347. #define INTEGRATOR_SC_LBFCODE_OFFSET 0x24
  348. static int
  349. v3_pci_fault(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  350. {
  351. unsigned long pc = instruction_pointer(regs);
  352. unsigned long instr = *(unsigned long *)pc;
  353. #if 0
  354. char buf[128];
  355. sprintf(buf, "V3 fault: addr 0x%08lx, FSR 0x%03x, PC 0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x ISTAT=%02x\n",
  356. addr, fsr, pc, instr, __raw_readl(ap_syscon_base + INTEGRATOR_SC_LBFADDR_OFFSET), __raw_readl(ap_syscon_base + INTEGRATOR_SC_LBFCODE_OFFSET) & 255,
  357. v3_readb(V3_LB_ISTAT));
  358. printk(KERN_DEBUG "%s", buf);
  359. #endif
  360. v3_writeb(V3_LB_ISTAT, 0);
  361. __raw_writel(3, ap_syscon_base + INTEGRATOR_SC_PCIENABLE_OFFSET);
  362. /*
  363. * If the instruction being executed was a read,
  364. * make it look like it read all-ones.
  365. */
  366. if ((instr & 0x0c100000) == 0x04100000) {
  367. int reg = (instr >> 12) & 15;
  368. unsigned long val;
  369. if (instr & 0x00400000)
  370. val = 255;
  371. else
  372. val = -1;
  373. regs->uregs[reg] = val;
  374. regs->ARM_pc += 4;
  375. return 0;
  376. }
  377. if ((instr & 0x0e100090) == 0x00100090) {
  378. int reg = (instr >> 12) & 15;
  379. regs->uregs[reg] = -1;
  380. regs->ARM_pc += 4;
  381. return 0;
  382. }
  383. return 1;
  384. }
  385. static irqreturn_t v3_irq(int dummy, void *devid)
  386. {
  387. #ifdef CONFIG_DEBUG_LL
  388. struct pt_regs *regs = get_irq_regs();
  389. unsigned long pc = instruction_pointer(regs);
  390. unsigned long instr = *(unsigned long *)pc;
  391. char buf[128];
  392. extern void printascii(const char *);
  393. sprintf(buf, "V3 int %d: pc=0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x "
  394. "ISTAT=%02x\n", IRQ_AP_V3INT, pc, instr,
  395. __raw_readl(ap_syscon_base + INTEGRATOR_SC_LBFADDR_OFFSET),
  396. __raw_readl(ap_syscon_base + INTEGRATOR_SC_LBFCODE_OFFSET) & 255,
  397. v3_readb(V3_LB_ISTAT));
  398. printascii(buf);
  399. #endif
  400. v3_writew(V3_PCI_STAT, 0xf000);
  401. v3_writeb(V3_LB_ISTAT, 0);
  402. __raw_writel(3, ap_syscon_base + INTEGRATOR_SC_PCIENABLE_OFFSET);
  403. #ifdef CONFIG_DEBUG_LL
  404. /*
  405. * If the instruction being executed was a read,
  406. * make it look like it read all-ones.
  407. */
  408. if ((instr & 0x0c100000) == 0x04100000) {
  409. int reg = (instr >> 16) & 15;
  410. sprintf(buf, " reg%d = %08lx\n", reg, regs->uregs[reg]);
  411. printascii(buf);
  412. }
  413. #endif
  414. return IRQ_HANDLED;
  415. }
  416. int __init pci_v3_setup(int nr, struct pci_sys_data *sys)
  417. {
  418. int ret = 0;
  419. if (!ap_syscon_base)
  420. return -EINVAL;
  421. if (nr == 0) {
  422. sys->mem_offset = PHYS_PCI_MEM_BASE;
  423. ret = pci_v3_setup_resources(sys);
  424. }
  425. return ret;
  426. }
  427. /*
  428. * V3_LB_BASE? - local bus address
  429. * V3_LB_MAP? - pci bus address
  430. */
  431. void __init pci_v3_preinit(void)
  432. {
  433. unsigned long flags;
  434. unsigned int temp;
  435. int ret;
  436. /* Remap the Integrator system controller */
  437. ap_syscon_base = ioremap(INTEGRATOR_SC_BASE, 0x100);
  438. if (!ap_syscon_base) {
  439. pr_err("unable to remap the AP syscon for PCIv3\n");
  440. return;
  441. }
  442. pcibios_min_mem = 0x00100000;
  443. /*
  444. * Hook in our fault handler for PCI errors
  445. */
  446. hook_fault_code(4, v3_pci_fault, SIGBUS, 0, "external abort on linefetch");
  447. hook_fault_code(6, v3_pci_fault, SIGBUS, 0, "external abort on linefetch");
  448. hook_fault_code(8, v3_pci_fault, SIGBUS, 0, "external abort on non-linefetch");
  449. hook_fault_code(10, v3_pci_fault, SIGBUS, 0, "external abort on non-linefetch");
  450. raw_spin_lock_irqsave(&v3_lock, flags);
  451. /*
  452. * Unlock V3 registers, but only if they were previously locked.
  453. */
  454. if (v3_readw(V3_SYSTEM) & V3_SYSTEM_M_LOCK)
  455. v3_writew(V3_SYSTEM, 0xa05f);
  456. /*
  457. * Setup window 0 - PCI non-prefetchable memory
  458. * Local: 0x40000000 Bus: 0x00000000 Size: 256MB
  459. */
  460. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  461. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  462. v3_writew(V3_LB_MAP0, v3_addr_to_lb_map(PCI_BUS_NONMEM_START) |
  463. V3_LB_MAP_TYPE_MEM);
  464. /*
  465. * Setup window 1 - PCI prefetchable memory
  466. * Local: 0x50000000 Bus: 0x10000000 Size: 256MB
  467. */
  468. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  469. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  470. V3_LB_BASE_ENABLE);
  471. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  472. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  473. /*
  474. * Setup window 2 - PCI IO
  475. */
  476. v3_writel(V3_LB_BASE2, v3_addr_to_lb_base2(PHYS_PCI_IO_BASE) |
  477. V3_LB_BASE_ENABLE);
  478. v3_writew(V3_LB_MAP2, v3_addr_to_lb_map2(0));
  479. /*
  480. * Disable PCI to host IO cycles
  481. */
  482. temp = v3_readw(V3_PCI_CFG) & ~V3_PCI_CFG_M_I2O_EN;
  483. temp |= V3_PCI_CFG_M_IO_REG_DIS | V3_PCI_CFG_M_IO_DIS;
  484. v3_writew(V3_PCI_CFG, temp);
  485. printk(KERN_DEBUG "FIFO_CFG: %04x FIFO_PRIO: %04x\n",
  486. v3_readw(V3_FIFO_CFG), v3_readw(V3_FIFO_PRIORITY));
  487. /*
  488. * Set the V3 FIFO such that writes have higher priority than
  489. * reads, and local bus write causes local bus read fifo flush.
  490. * Same for PCI.
  491. */
  492. v3_writew(V3_FIFO_PRIORITY, 0x0a0a);
  493. /*
  494. * Re-lock the system register.
  495. */
  496. temp = v3_readw(V3_SYSTEM) | V3_SYSTEM_M_LOCK;
  497. v3_writew(V3_SYSTEM, temp);
  498. /*
  499. * Clear any error conditions, and enable write errors.
  500. */
  501. v3_writeb(V3_LB_ISTAT, 0);
  502. v3_writew(V3_LB_CFG, v3_readw(V3_LB_CFG) | (1 << 10));
  503. v3_writeb(V3_LB_IMASK, 0x28);
  504. __raw_writel(3, ap_syscon_base + INTEGRATOR_SC_PCIENABLE_OFFSET);
  505. /*
  506. * Grab the PCI error interrupt.
  507. */
  508. ret = request_irq(IRQ_AP_V3INT, v3_irq, 0, "V3", NULL);
  509. if (ret)
  510. printk(KERN_ERR "PCI: unable to grab PCI error "
  511. "interrupt: %d\n", ret);
  512. raw_spin_unlock_irqrestore(&v3_lock, flags);
  513. }
  514. void __init pci_v3_postinit(void)
  515. {
  516. unsigned int pci_cmd;
  517. pci_cmd = PCI_COMMAND_MEMORY |
  518. PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE;
  519. v3_writew(V3_PCI_CMD, pci_cmd);
  520. v3_writeb(V3_LB_ISTAT, ~0x40);
  521. v3_writeb(V3_LB_IMASK, 0x68);
  522. #if 0
  523. ret = request_irq(IRQ_AP_LBUSTIMEOUT, lb_timeout, 0, "bus timeout", NULL);
  524. if (ret)
  525. printk(KERN_ERR "PCI: unable to grab local bus timeout "
  526. "interrupt: %d\n", ret);
  527. #endif
  528. register_isa_ports(PHYS_PCI_MEM_BASE, PHYS_PCI_IO_BASE, 0);
  529. }