src.c 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/smp.h>
  17. #include <asm/smp_plat.h>
  18. #define SRC_SCR 0x000
  19. #define SRC_GPR1 0x020
  20. #define BP_SRC_SCR_WARM_RESET_ENABLE 0
  21. #define BP_SRC_SCR_CORE1_RST 14
  22. #define BP_SRC_SCR_CORE1_ENABLE 22
  23. static void __iomem *src_base;
  24. void imx_enable_cpu(int cpu, bool enable)
  25. {
  26. u32 mask, val;
  27. cpu = cpu_logical_map(cpu);
  28. mask = 1 << (BP_SRC_SCR_CORE1_ENABLE + cpu - 1);
  29. val = readl_relaxed(src_base + SRC_SCR);
  30. val = enable ? val | mask : val & ~mask;
  31. writel_relaxed(val, src_base + SRC_SCR);
  32. }
  33. void imx_set_cpu_jump(int cpu, void *jump_addr)
  34. {
  35. cpu = cpu_logical_map(cpu);
  36. writel_relaxed(virt_to_phys(jump_addr),
  37. src_base + SRC_GPR1 + cpu * 8);
  38. }
  39. u32 imx_get_cpu_arg(int cpu)
  40. {
  41. cpu = cpu_logical_map(cpu);
  42. return readl_relaxed(src_base + SRC_GPR1 + cpu * 8 + 4);
  43. }
  44. void imx_set_cpu_arg(int cpu, u32 arg)
  45. {
  46. cpu = cpu_logical_map(cpu);
  47. writel_relaxed(arg, src_base + SRC_GPR1 + cpu * 8 + 4);
  48. }
  49. void imx_src_prepare_restart(void)
  50. {
  51. u32 val;
  52. /* clear enable bits of secondary cores */
  53. val = readl_relaxed(src_base + SRC_SCR);
  54. val &= ~(0x7 << BP_SRC_SCR_CORE1_ENABLE);
  55. writel_relaxed(val, src_base + SRC_SCR);
  56. /* clear persistent entry register of primary core */
  57. writel_relaxed(0, src_base + SRC_GPR1);
  58. }
  59. void __init imx_src_init(void)
  60. {
  61. struct device_node *np;
  62. u32 val;
  63. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-src");
  64. src_base = of_iomap(np, 0);
  65. WARN_ON(!src_base);
  66. /*
  67. * force warm reset sources to generate cold reset
  68. * for a more reliable restart
  69. */
  70. val = readl_relaxed(src_base + SRC_SCR);
  71. val &= ~(1 << BP_SRC_SCR_WARM_RESET_ENABLE);
  72. writel_relaxed(val, src_base + SRC_SCR);
  73. }