dm355.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041
  1. /*
  2. * TI DaVinci DM355 chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/spi/spi.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/cputype.h>
  19. #include <mach/edma.h>
  20. #include <mach/psc.h>
  21. #include <mach/mux.h>
  22. #include <mach/irqs.h>
  23. #include <mach/time.h>
  24. #include <mach/serial.h>
  25. #include <mach/common.h>
  26. #include <linux/platform_data/spi-davinci.h>
  27. #include <mach/gpio-davinci.h>
  28. #include "davinci.h"
  29. #include "clock.h"
  30. #include "mux.h"
  31. #include "asp.h"
  32. #define DM355_UART2_BASE (IO_PHYS + 0x206000)
  33. #define DM355_OSD_BASE (IO_PHYS + 0x70200)
  34. #define DM355_VENC_BASE (IO_PHYS + 0x70400)
  35. /*
  36. * Device specific clocks
  37. */
  38. #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
  39. static struct pll_data pll1_data = {
  40. .num = 1,
  41. .phys_base = DAVINCI_PLL1_BASE,
  42. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  43. };
  44. static struct pll_data pll2_data = {
  45. .num = 2,
  46. .phys_base = DAVINCI_PLL2_BASE,
  47. .flags = PLL_HAS_PREDIV,
  48. };
  49. static struct clk ref_clk = {
  50. .name = "ref_clk",
  51. /* FIXME -- crystal rate is board-specific */
  52. .rate = DM355_REF_FREQ,
  53. };
  54. static struct clk pll1_clk = {
  55. .name = "pll1",
  56. .parent = &ref_clk,
  57. .flags = CLK_PLL,
  58. .pll_data = &pll1_data,
  59. };
  60. static struct clk pll1_aux_clk = {
  61. .name = "pll1_aux_clk",
  62. .parent = &pll1_clk,
  63. .flags = CLK_PLL | PRE_PLL,
  64. };
  65. static struct clk pll1_sysclk1 = {
  66. .name = "pll1_sysclk1",
  67. .parent = &pll1_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV1,
  70. };
  71. static struct clk pll1_sysclk2 = {
  72. .name = "pll1_sysclk2",
  73. .parent = &pll1_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV2,
  76. };
  77. static struct clk pll1_sysclk3 = {
  78. .name = "pll1_sysclk3",
  79. .parent = &pll1_clk,
  80. .flags = CLK_PLL,
  81. .div_reg = PLLDIV3,
  82. };
  83. static struct clk pll1_sysclk4 = {
  84. .name = "pll1_sysclk4",
  85. .parent = &pll1_clk,
  86. .flags = CLK_PLL,
  87. .div_reg = PLLDIV4,
  88. };
  89. static struct clk pll1_sysclkbp = {
  90. .name = "pll1_sysclkbp",
  91. .parent = &pll1_clk,
  92. .flags = CLK_PLL | PRE_PLL,
  93. .div_reg = BPDIV
  94. };
  95. static struct clk vpss_dac_clk = {
  96. .name = "vpss_dac",
  97. .parent = &pll1_sysclk3,
  98. .lpsc = DM355_LPSC_VPSS_DAC,
  99. };
  100. static struct clk vpss_master_clk = {
  101. .name = "vpss_master",
  102. .parent = &pll1_sysclk4,
  103. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  104. .flags = CLK_PSC,
  105. };
  106. static struct clk vpss_slave_clk = {
  107. .name = "vpss_slave",
  108. .parent = &pll1_sysclk4,
  109. .lpsc = DAVINCI_LPSC_VPSSSLV,
  110. };
  111. static struct clk clkout1_clk = {
  112. .name = "clkout1",
  113. .parent = &pll1_aux_clk,
  114. /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
  115. };
  116. static struct clk clkout2_clk = {
  117. .name = "clkout2",
  118. .parent = &pll1_sysclkbp,
  119. };
  120. static struct clk pll2_clk = {
  121. .name = "pll2",
  122. .parent = &ref_clk,
  123. .flags = CLK_PLL,
  124. .pll_data = &pll2_data,
  125. };
  126. static struct clk pll2_sysclk1 = {
  127. .name = "pll2_sysclk1",
  128. .parent = &pll2_clk,
  129. .flags = CLK_PLL,
  130. .div_reg = PLLDIV1,
  131. };
  132. static struct clk pll2_sysclkbp = {
  133. .name = "pll2_sysclkbp",
  134. .parent = &pll2_clk,
  135. .flags = CLK_PLL | PRE_PLL,
  136. .div_reg = BPDIV
  137. };
  138. static struct clk clkout3_clk = {
  139. .name = "clkout3",
  140. .parent = &pll2_sysclkbp,
  141. /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
  142. };
  143. static struct clk arm_clk = {
  144. .name = "arm_clk",
  145. .parent = &pll1_sysclk1,
  146. .lpsc = DAVINCI_LPSC_ARM,
  147. .flags = ALWAYS_ENABLED,
  148. };
  149. /*
  150. * NOT LISTED below, and not touched by Linux
  151. * - in SyncReset state by default
  152. * .lpsc = DAVINCI_LPSC_TPCC,
  153. * .lpsc = DAVINCI_LPSC_TPTC0,
  154. * .lpsc = DAVINCI_LPSC_TPTC1,
  155. * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
  156. * .lpsc = DAVINCI_LPSC_MEMSTICK,
  157. * - in Enabled state by default
  158. * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
  159. * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
  160. * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
  161. * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
  162. * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
  163. * .lpsc = DAVINCI_LPSC_CFG27, // "test"
  164. * .lpsc = DAVINCI_LPSC_CFG3, // "test"
  165. * .lpsc = DAVINCI_LPSC_CFG5, // "test"
  166. */
  167. static struct clk mjcp_clk = {
  168. .name = "mjcp",
  169. .parent = &pll1_sysclk1,
  170. .lpsc = DAVINCI_LPSC_IMCOP,
  171. };
  172. static struct clk uart0_clk = {
  173. .name = "uart0",
  174. .parent = &pll1_aux_clk,
  175. .lpsc = DAVINCI_LPSC_UART0,
  176. };
  177. static struct clk uart1_clk = {
  178. .name = "uart1",
  179. .parent = &pll1_aux_clk,
  180. .lpsc = DAVINCI_LPSC_UART1,
  181. };
  182. static struct clk uart2_clk = {
  183. .name = "uart2",
  184. .parent = &pll1_sysclk2,
  185. .lpsc = DAVINCI_LPSC_UART2,
  186. };
  187. static struct clk i2c_clk = {
  188. .name = "i2c",
  189. .parent = &pll1_aux_clk,
  190. .lpsc = DAVINCI_LPSC_I2C,
  191. };
  192. static struct clk asp0_clk = {
  193. .name = "asp0",
  194. .parent = &pll1_sysclk2,
  195. .lpsc = DAVINCI_LPSC_McBSP,
  196. };
  197. static struct clk asp1_clk = {
  198. .name = "asp1",
  199. .parent = &pll1_sysclk2,
  200. .lpsc = DM355_LPSC_McBSP1,
  201. };
  202. static struct clk mmcsd0_clk = {
  203. .name = "mmcsd0",
  204. .parent = &pll1_sysclk2,
  205. .lpsc = DAVINCI_LPSC_MMC_SD,
  206. };
  207. static struct clk mmcsd1_clk = {
  208. .name = "mmcsd1",
  209. .parent = &pll1_sysclk2,
  210. .lpsc = DM355_LPSC_MMC_SD1,
  211. };
  212. static struct clk spi0_clk = {
  213. .name = "spi0",
  214. .parent = &pll1_sysclk2,
  215. .lpsc = DAVINCI_LPSC_SPI,
  216. };
  217. static struct clk spi1_clk = {
  218. .name = "spi1",
  219. .parent = &pll1_sysclk2,
  220. .lpsc = DM355_LPSC_SPI1,
  221. };
  222. static struct clk spi2_clk = {
  223. .name = "spi2",
  224. .parent = &pll1_sysclk2,
  225. .lpsc = DM355_LPSC_SPI2,
  226. };
  227. static struct clk gpio_clk = {
  228. .name = "gpio",
  229. .parent = &pll1_sysclk2,
  230. .lpsc = DAVINCI_LPSC_GPIO,
  231. };
  232. static struct clk aemif_clk = {
  233. .name = "aemif",
  234. .parent = &pll1_sysclk2,
  235. .lpsc = DAVINCI_LPSC_AEMIF,
  236. };
  237. static struct clk pwm0_clk = {
  238. .name = "pwm0",
  239. .parent = &pll1_aux_clk,
  240. .lpsc = DAVINCI_LPSC_PWM0,
  241. };
  242. static struct clk pwm1_clk = {
  243. .name = "pwm1",
  244. .parent = &pll1_aux_clk,
  245. .lpsc = DAVINCI_LPSC_PWM1,
  246. };
  247. static struct clk pwm2_clk = {
  248. .name = "pwm2",
  249. .parent = &pll1_aux_clk,
  250. .lpsc = DAVINCI_LPSC_PWM2,
  251. };
  252. static struct clk pwm3_clk = {
  253. .name = "pwm3",
  254. .parent = &pll1_aux_clk,
  255. .lpsc = DM355_LPSC_PWM3,
  256. };
  257. static struct clk timer0_clk = {
  258. .name = "timer0",
  259. .parent = &pll1_aux_clk,
  260. .lpsc = DAVINCI_LPSC_TIMER0,
  261. };
  262. static struct clk timer1_clk = {
  263. .name = "timer1",
  264. .parent = &pll1_aux_clk,
  265. .lpsc = DAVINCI_LPSC_TIMER1,
  266. };
  267. static struct clk timer2_clk = {
  268. .name = "timer2",
  269. .parent = &pll1_aux_clk,
  270. .lpsc = DAVINCI_LPSC_TIMER2,
  271. .usecount = 1, /* REVISIT: why can't this be disabled? */
  272. };
  273. static struct clk timer3_clk = {
  274. .name = "timer3",
  275. .parent = &pll1_aux_clk,
  276. .lpsc = DM355_LPSC_TIMER3,
  277. };
  278. static struct clk rto_clk = {
  279. .name = "rto",
  280. .parent = &pll1_aux_clk,
  281. .lpsc = DM355_LPSC_RTO,
  282. };
  283. static struct clk usb_clk = {
  284. .name = "usb",
  285. .parent = &pll1_sysclk2,
  286. .lpsc = DAVINCI_LPSC_USB,
  287. };
  288. static struct clk_lookup dm355_clks[] = {
  289. CLK(NULL, "ref", &ref_clk),
  290. CLK(NULL, "pll1", &pll1_clk),
  291. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  292. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  293. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  294. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  295. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  296. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  297. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  298. CLK("vpss", "master", &vpss_master_clk),
  299. CLK("vpss", "slave", &vpss_slave_clk),
  300. CLK(NULL, "clkout1", &clkout1_clk),
  301. CLK(NULL, "clkout2", &clkout2_clk),
  302. CLK(NULL, "pll2", &pll2_clk),
  303. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  304. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  305. CLK(NULL, "clkout3", &clkout3_clk),
  306. CLK(NULL, "arm", &arm_clk),
  307. CLK(NULL, "mjcp", &mjcp_clk),
  308. CLK(NULL, "uart0", &uart0_clk),
  309. CLK(NULL, "uart1", &uart1_clk),
  310. CLK(NULL, "uart2", &uart2_clk),
  311. CLK("i2c_davinci.1", NULL, &i2c_clk),
  312. CLK("davinci-mcbsp.0", NULL, &asp0_clk),
  313. CLK("davinci-mcbsp.1", NULL, &asp1_clk),
  314. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  315. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  316. CLK("spi_davinci.0", NULL, &spi0_clk),
  317. CLK("spi_davinci.1", NULL, &spi1_clk),
  318. CLK("spi_davinci.2", NULL, &spi2_clk),
  319. CLK(NULL, "gpio", &gpio_clk),
  320. CLK(NULL, "aemif", &aemif_clk),
  321. CLK(NULL, "pwm0", &pwm0_clk),
  322. CLK(NULL, "pwm1", &pwm1_clk),
  323. CLK(NULL, "pwm2", &pwm2_clk),
  324. CLK(NULL, "pwm3", &pwm3_clk),
  325. CLK(NULL, "timer0", &timer0_clk),
  326. CLK(NULL, "timer1", &timer1_clk),
  327. CLK("watchdog", NULL, &timer2_clk),
  328. CLK(NULL, "timer3", &timer3_clk),
  329. CLK(NULL, "rto", &rto_clk),
  330. CLK(NULL, "usb", &usb_clk),
  331. CLK(NULL, NULL, NULL),
  332. };
  333. /*----------------------------------------------------------------------*/
  334. static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
  335. static struct resource dm355_spi0_resources[] = {
  336. {
  337. .start = 0x01c66000,
  338. .end = 0x01c667ff,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. {
  342. .start = IRQ_DM355_SPINT0_0,
  343. .flags = IORESOURCE_IRQ,
  344. },
  345. {
  346. .start = 17,
  347. .flags = IORESOURCE_DMA,
  348. },
  349. {
  350. .start = 16,
  351. .flags = IORESOURCE_DMA,
  352. },
  353. };
  354. static struct davinci_spi_platform_data dm355_spi0_pdata = {
  355. .version = SPI_VERSION_1,
  356. .num_chipselect = 2,
  357. .cshold_bug = true,
  358. .dma_event_q = EVENTQ_1,
  359. };
  360. static struct platform_device dm355_spi0_device = {
  361. .name = "spi_davinci",
  362. .id = 0,
  363. .dev = {
  364. .dma_mask = &dm355_spi0_dma_mask,
  365. .coherent_dma_mask = DMA_BIT_MASK(32),
  366. .platform_data = &dm355_spi0_pdata,
  367. },
  368. .num_resources = ARRAY_SIZE(dm355_spi0_resources),
  369. .resource = dm355_spi0_resources,
  370. };
  371. void __init dm355_init_spi0(unsigned chipselect_mask,
  372. const struct spi_board_info *info, unsigned len)
  373. {
  374. /* for now, assume we need MISO */
  375. davinci_cfg_reg(DM355_SPI0_SDI);
  376. /* not all slaves will be wired up */
  377. if (chipselect_mask & BIT(0))
  378. davinci_cfg_reg(DM355_SPI0_SDENA0);
  379. if (chipselect_mask & BIT(1))
  380. davinci_cfg_reg(DM355_SPI0_SDENA1);
  381. spi_register_board_info(info, len);
  382. platform_device_register(&dm355_spi0_device);
  383. }
  384. /*----------------------------------------------------------------------*/
  385. #define INTMUX 0x18
  386. #define EVTMUX 0x1c
  387. /*
  388. * Device specific mux setup
  389. *
  390. * soc description mux mode mode mux dbg
  391. * reg offset mask mode
  392. */
  393. static const struct mux_config dm355_pins[] = {
  394. #ifdef CONFIG_DAVINCI_MUX
  395. MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
  396. MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
  397. MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
  398. MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
  399. MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
  400. MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
  401. MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
  402. MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
  403. MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
  404. MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
  405. MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
  406. MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
  407. MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
  408. MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
  409. MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
  410. MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
  411. MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
  412. MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
  413. INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
  414. INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  415. INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  416. EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
  417. EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
  418. EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
  419. MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
  420. MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
  421. MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
  422. MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  423. MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  424. MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
  425. MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
  426. MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
  427. MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
  428. MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
  429. MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
  430. MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
  431. #endif
  432. };
  433. static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  434. [IRQ_DM355_CCDC_VDINT0] = 2,
  435. [IRQ_DM355_CCDC_VDINT1] = 6,
  436. [IRQ_DM355_CCDC_VDINT2] = 6,
  437. [IRQ_DM355_IPIPE_HST] = 6,
  438. [IRQ_DM355_H3AINT] = 6,
  439. [IRQ_DM355_IPIPE_SDR] = 6,
  440. [IRQ_DM355_IPIPEIFINT] = 6,
  441. [IRQ_DM355_OSDINT] = 7,
  442. [IRQ_DM355_VENCINT] = 6,
  443. [IRQ_ASQINT] = 6,
  444. [IRQ_IMXINT] = 6,
  445. [IRQ_USBINT] = 4,
  446. [IRQ_DM355_RTOINT] = 4,
  447. [IRQ_DM355_UARTINT2] = 7,
  448. [IRQ_DM355_TINT6] = 7,
  449. [IRQ_CCINT0] = 5, /* dma */
  450. [IRQ_CCERRINT] = 5, /* dma */
  451. [IRQ_TCERRINT0] = 5, /* dma */
  452. [IRQ_TCERRINT] = 5, /* dma */
  453. [IRQ_DM355_SPINT2_1] = 7,
  454. [IRQ_DM355_TINT7] = 4,
  455. [IRQ_DM355_SDIOINT0] = 7,
  456. [IRQ_MBXINT] = 7,
  457. [IRQ_MBRINT] = 7,
  458. [IRQ_MMCINT] = 7,
  459. [IRQ_DM355_MMCINT1] = 7,
  460. [IRQ_DM355_PWMINT3] = 7,
  461. [IRQ_DDRINT] = 7,
  462. [IRQ_AEMIFINT] = 7,
  463. [IRQ_DM355_SDIOINT1] = 4,
  464. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  465. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  466. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  467. [IRQ_TINT1_TINT34] = 7, /* system tick */
  468. [IRQ_PWMINT0] = 7,
  469. [IRQ_PWMINT1] = 7,
  470. [IRQ_PWMINT2] = 7,
  471. [IRQ_I2C] = 3,
  472. [IRQ_UARTINT0] = 3,
  473. [IRQ_UARTINT1] = 3,
  474. [IRQ_DM355_SPINT0_0] = 3,
  475. [IRQ_DM355_SPINT0_1] = 3,
  476. [IRQ_DM355_GPIO0] = 3,
  477. [IRQ_DM355_GPIO1] = 7,
  478. [IRQ_DM355_GPIO2] = 4,
  479. [IRQ_DM355_GPIO3] = 4,
  480. [IRQ_DM355_GPIO4] = 7,
  481. [IRQ_DM355_GPIO5] = 7,
  482. [IRQ_DM355_GPIO6] = 7,
  483. [IRQ_DM355_GPIO7] = 7,
  484. [IRQ_DM355_GPIO8] = 7,
  485. [IRQ_DM355_GPIO9] = 7,
  486. [IRQ_DM355_GPIOBNK0] = 7,
  487. [IRQ_DM355_GPIOBNK1] = 7,
  488. [IRQ_DM355_GPIOBNK2] = 7,
  489. [IRQ_DM355_GPIOBNK3] = 7,
  490. [IRQ_DM355_GPIOBNK4] = 7,
  491. [IRQ_DM355_GPIOBNK5] = 7,
  492. [IRQ_DM355_GPIOBNK6] = 7,
  493. [IRQ_COMMTX] = 7,
  494. [IRQ_COMMRX] = 7,
  495. [IRQ_EMUINT] = 7,
  496. };
  497. /*----------------------------------------------------------------------*/
  498. static const s8
  499. queue_tc_mapping[][2] = {
  500. /* {event queue no, TC no} */
  501. {0, 0},
  502. {1, 1},
  503. {-1, -1},
  504. };
  505. static const s8
  506. queue_priority_mapping[][2] = {
  507. /* {event queue no, Priority} */
  508. {0, 3},
  509. {1, 7},
  510. {-1, -1},
  511. };
  512. static struct edma_soc_info edma_cc0_info = {
  513. .n_channel = 64,
  514. .n_region = 4,
  515. .n_slot = 128,
  516. .n_tc = 2,
  517. .n_cc = 1,
  518. .queue_tc_mapping = queue_tc_mapping,
  519. .queue_priority_mapping = queue_priority_mapping,
  520. .default_queue = EVENTQ_1,
  521. };
  522. static struct edma_soc_info *dm355_edma_info[EDMA_MAX_CC] = {
  523. &edma_cc0_info,
  524. };
  525. static struct resource edma_resources[] = {
  526. {
  527. .name = "edma_cc0",
  528. .start = 0x01c00000,
  529. .end = 0x01c00000 + SZ_64K - 1,
  530. .flags = IORESOURCE_MEM,
  531. },
  532. {
  533. .name = "edma_tc0",
  534. .start = 0x01c10000,
  535. .end = 0x01c10000 + SZ_1K - 1,
  536. .flags = IORESOURCE_MEM,
  537. },
  538. {
  539. .name = "edma_tc1",
  540. .start = 0x01c10400,
  541. .end = 0x01c10400 + SZ_1K - 1,
  542. .flags = IORESOURCE_MEM,
  543. },
  544. {
  545. .name = "edma0",
  546. .start = IRQ_CCINT0,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. {
  550. .name = "edma0_err",
  551. .start = IRQ_CCERRINT,
  552. .flags = IORESOURCE_IRQ,
  553. },
  554. /* not using (or muxing) TC*_ERR */
  555. };
  556. static struct platform_device dm355_edma_device = {
  557. .name = "edma",
  558. .id = 0,
  559. .dev.platform_data = dm355_edma_info,
  560. .num_resources = ARRAY_SIZE(edma_resources),
  561. .resource = edma_resources,
  562. };
  563. static struct resource dm355_asp1_resources[] = {
  564. {
  565. .start = DAVINCI_ASP1_BASE,
  566. .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
  567. .flags = IORESOURCE_MEM,
  568. },
  569. {
  570. .start = DAVINCI_DMA_ASP1_TX,
  571. .end = DAVINCI_DMA_ASP1_TX,
  572. .flags = IORESOURCE_DMA,
  573. },
  574. {
  575. .start = DAVINCI_DMA_ASP1_RX,
  576. .end = DAVINCI_DMA_ASP1_RX,
  577. .flags = IORESOURCE_DMA,
  578. },
  579. };
  580. static struct platform_device dm355_asp1_device = {
  581. .name = "davinci-mcbsp",
  582. .id = 1,
  583. .num_resources = ARRAY_SIZE(dm355_asp1_resources),
  584. .resource = dm355_asp1_resources,
  585. };
  586. static void dm355_ccdc_setup_pinmux(void)
  587. {
  588. davinci_cfg_reg(DM355_VIN_PCLK);
  589. davinci_cfg_reg(DM355_VIN_CAM_WEN);
  590. davinci_cfg_reg(DM355_VIN_CAM_VD);
  591. davinci_cfg_reg(DM355_VIN_CAM_HD);
  592. davinci_cfg_reg(DM355_VIN_YIN_EN);
  593. davinci_cfg_reg(DM355_VIN_CINL_EN);
  594. davinci_cfg_reg(DM355_VIN_CINH_EN);
  595. }
  596. static struct resource dm355_vpss_resources[] = {
  597. {
  598. /* VPSS BL Base address */
  599. .name = "vpss",
  600. .start = 0x01c70800,
  601. .end = 0x01c70800 + 0xff,
  602. .flags = IORESOURCE_MEM,
  603. },
  604. {
  605. /* VPSS CLK Base address */
  606. .name = "vpss",
  607. .start = 0x01c70000,
  608. .end = 0x01c70000 + 0xf,
  609. .flags = IORESOURCE_MEM,
  610. },
  611. };
  612. static struct platform_device dm355_vpss_device = {
  613. .name = "vpss",
  614. .id = -1,
  615. .dev.platform_data = "dm355_vpss",
  616. .num_resources = ARRAY_SIZE(dm355_vpss_resources),
  617. .resource = dm355_vpss_resources,
  618. };
  619. static struct resource vpfe_resources[] = {
  620. {
  621. .start = IRQ_VDINT0,
  622. .end = IRQ_VDINT0,
  623. .flags = IORESOURCE_IRQ,
  624. },
  625. {
  626. .start = IRQ_VDINT1,
  627. .end = IRQ_VDINT1,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. };
  631. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  632. static struct resource dm355_ccdc_resource[] = {
  633. /* CCDC Base address */
  634. {
  635. .flags = IORESOURCE_MEM,
  636. .start = 0x01c70600,
  637. .end = 0x01c70600 + 0x1ff,
  638. },
  639. };
  640. static struct platform_device dm355_ccdc_dev = {
  641. .name = "dm355_ccdc",
  642. .id = -1,
  643. .num_resources = ARRAY_SIZE(dm355_ccdc_resource),
  644. .resource = dm355_ccdc_resource,
  645. .dev = {
  646. .dma_mask = &vpfe_capture_dma_mask,
  647. .coherent_dma_mask = DMA_BIT_MASK(32),
  648. .platform_data = dm355_ccdc_setup_pinmux,
  649. },
  650. };
  651. static struct platform_device vpfe_capture_dev = {
  652. .name = CAPTURE_DRV_NAME,
  653. .id = -1,
  654. .num_resources = ARRAY_SIZE(vpfe_resources),
  655. .resource = vpfe_resources,
  656. .dev = {
  657. .dma_mask = &vpfe_capture_dma_mask,
  658. .coherent_dma_mask = DMA_BIT_MASK(32),
  659. },
  660. };
  661. static struct resource dm355_osd_resources[] = {
  662. {
  663. .start = DM355_OSD_BASE,
  664. .end = DM355_OSD_BASE + 0x17f,
  665. .flags = IORESOURCE_MEM,
  666. },
  667. };
  668. static struct platform_device dm355_osd_dev = {
  669. .name = DM355_VPBE_OSD_SUBDEV_NAME,
  670. .id = -1,
  671. .num_resources = ARRAY_SIZE(dm355_osd_resources),
  672. .resource = dm355_osd_resources,
  673. .dev = {
  674. .dma_mask = &vpfe_capture_dma_mask,
  675. .coherent_dma_mask = DMA_BIT_MASK(32),
  676. },
  677. };
  678. static struct resource dm355_venc_resources[] = {
  679. {
  680. .start = IRQ_VENCINT,
  681. .end = IRQ_VENCINT,
  682. .flags = IORESOURCE_IRQ,
  683. },
  684. /* venc registers io space */
  685. {
  686. .start = DM355_VENC_BASE,
  687. .end = DM355_VENC_BASE + 0x17f,
  688. .flags = IORESOURCE_MEM,
  689. },
  690. /* VDAC config register io space */
  691. {
  692. .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
  693. .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
  694. .flags = IORESOURCE_MEM,
  695. },
  696. };
  697. static struct resource dm355_v4l2_disp_resources[] = {
  698. {
  699. .start = IRQ_VENCINT,
  700. .end = IRQ_VENCINT,
  701. .flags = IORESOURCE_IRQ,
  702. },
  703. /* venc registers io space */
  704. {
  705. .start = DM355_VENC_BASE,
  706. .end = DM355_VENC_BASE + 0x17f,
  707. .flags = IORESOURCE_MEM,
  708. },
  709. };
  710. static int dm355_vpbe_setup_pinmux(enum v4l2_mbus_pixelcode if_type,
  711. int field)
  712. {
  713. switch (if_type) {
  714. case V4L2_MBUS_FMT_SGRBG8_1X8:
  715. davinci_cfg_reg(DM355_VOUT_FIELD_G70);
  716. break;
  717. case V4L2_MBUS_FMT_YUYV10_1X20:
  718. if (field)
  719. davinci_cfg_reg(DM355_VOUT_FIELD);
  720. else
  721. davinci_cfg_reg(DM355_VOUT_FIELD_G70);
  722. break;
  723. default:
  724. return -EINVAL;
  725. }
  726. davinci_cfg_reg(DM355_VOUT_COUTL_EN);
  727. davinci_cfg_reg(DM355_VOUT_COUTH_EN);
  728. return 0;
  729. }
  730. static int dm355_venc_setup_clock(enum vpbe_enc_timings_type type,
  731. unsigned int pclock)
  732. {
  733. void __iomem *vpss_clk_ctrl_reg;
  734. vpss_clk_ctrl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
  735. switch (type) {
  736. case VPBE_ENC_STD:
  737. writel(VPSS_DACCLKEN_ENABLE | VPSS_VENCCLKEN_ENABLE,
  738. vpss_clk_ctrl_reg);
  739. break;
  740. case VPBE_ENC_DV_TIMINGS:
  741. if (pclock > 27000000)
  742. /*
  743. * For HD, use external clock source since we cannot
  744. * support HD mode with internal clocks.
  745. */
  746. writel(VPSS_MUXSEL_EXTCLK_ENABLE, vpss_clk_ctrl_reg);
  747. break;
  748. default:
  749. return -EINVAL;
  750. }
  751. return 0;
  752. }
  753. static struct platform_device dm355_vpbe_display = {
  754. .name = "vpbe-v4l2",
  755. .id = -1,
  756. .num_resources = ARRAY_SIZE(dm355_v4l2_disp_resources),
  757. .resource = dm355_v4l2_disp_resources,
  758. .dev = {
  759. .dma_mask = &vpfe_capture_dma_mask,
  760. .coherent_dma_mask = DMA_BIT_MASK(32),
  761. },
  762. };
  763. struct venc_platform_data dm355_venc_pdata = {
  764. .setup_pinmux = dm355_vpbe_setup_pinmux,
  765. .setup_clock = dm355_venc_setup_clock,
  766. };
  767. static struct platform_device dm355_venc_dev = {
  768. .name = DM355_VPBE_VENC_SUBDEV_NAME,
  769. .id = -1,
  770. .num_resources = ARRAY_SIZE(dm355_venc_resources),
  771. .resource = dm355_venc_resources,
  772. .dev = {
  773. .dma_mask = &vpfe_capture_dma_mask,
  774. .coherent_dma_mask = DMA_BIT_MASK(32),
  775. .platform_data = (void *)&dm355_venc_pdata,
  776. },
  777. };
  778. static struct platform_device dm355_vpbe_dev = {
  779. .name = "vpbe_controller",
  780. .id = -1,
  781. .dev = {
  782. .dma_mask = &vpfe_capture_dma_mask,
  783. .coherent_dma_mask = DMA_BIT_MASK(32),
  784. },
  785. };
  786. /*----------------------------------------------------------------------*/
  787. static struct map_desc dm355_io_desc[] = {
  788. {
  789. .virtual = IO_VIRT,
  790. .pfn = __phys_to_pfn(IO_PHYS),
  791. .length = IO_SIZE,
  792. .type = MT_DEVICE
  793. },
  794. };
  795. /* Contents of JTAG ID register used to identify exact cpu type */
  796. static struct davinci_id dm355_ids[] = {
  797. {
  798. .variant = 0x0,
  799. .part_no = 0xb73b,
  800. .manufacturer = 0x00f,
  801. .cpu_id = DAVINCI_CPU_ID_DM355,
  802. .name = "dm355",
  803. },
  804. };
  805. static u32 dm355_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  806. /*
  807. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  808. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  809. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  810. * T1_TOP: Timer 1, top : <unused>
  811. */
  812. static struct davinci_timer_info dm355_timer_info = {
  813. .timers = davinci_timer_instance,
  814. .clockevent_id = T0_BOT,
  815. .clocksource_id = T0_TOP,
  816. };
  817. static struct plat_serial8250_port dm355_serial_platform_data[] = {
  818. {
  819. .mapbase = DAVINCI_UART0_BASE,
  820. .irq = IRQ_UARTINT0,
  821. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  822. UPF_IOREMAP,
  823. .iotype = UPIO_MEM,
  824. .regshift = 2,
  825. },
  826. {
  827. .mapbase = DAVINCI_UART1_BASE,
  828. .irq = IRQ_UARTINT1,
  829. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  830. UPF_IOREMAP,
  831. .iotype = UPIO_MEM,
  832. .regshift = 2,
  833. },
  834. {
  835. .mapbase = DM355_UART2_BASE,
  836. .irq = IRQ_DM355_UARTINT2,
  837. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  838. UPF_IOREMAP,
  839. .iotype = UPIO_MEM,
  840. .regshift = 2,
  841. },
  842. {
  843. .flags = 0
  844. },
  845. };
  846. static struct platform_device dm355_serial_device = {
  847. .name = "serial8250",
  848. .id = PLAT8250_DEV_PLATFORM,
  849. .dev = {
  850. .platform_data = dm355_serial_platform_data,
  851. },
  852. };
  853. static struct davinci_soc_info davinci_soc_info_dm355 = {
  854. .io_desc = dm355_io_desc,
  855. .io_desc_num = ARRAY_SIZE(dm355_io_desc),
  856. .jtag_id_reg = 0x01c40028,
  857. .ids = dm355_ids,
  858. .ids_num = ARRAY_SIZE(dm355_ids),
  859. .cpu_clks = dm355_clks,
  860. .psc_bases = dm355_psc_bases,
  861. .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
  862. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  863. .pinmux_pins = dm355_pins,
  864. .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
  865. .intc_base = DAVINCI_ARM_INTC_BASE,
  866. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  867. .intc_irq_prios = dm355_default_priorities,
  868. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  869. .timer_info = &dm355_timer_info,
  870. .gpio_type = GPIO_TYPE_DAVINCI,
  871. .gpio_base = DAVINCI_GPIO_BASE,
  872. .gpio_num = 104,
  873. .gpio_irq = IRQ_DM355_GPIOBNK0,
  874. .serial_dev = &dm355_serial_device,
  875. .sram_dma = 0x00010000,
  876. .sram_len = SZ_32K,
  877. };
  878. void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
  879. {
  880. /* we don't use ASP1 IRQs, or we'd need to mux them ... */
  881. if (evt_enable & ASP1_TX_EVT_EN)
  882. davinci_cfg_reg(DM355_EVT8_ASP1_TX);
  883. if (evt_enable & ASP1_RX_EVT_EN)
  884. davinci_cfg_reg(DM355_EVT9_ASP1_RX);
  885. dm355_asp1_device.dev.platform_data = pdata;
  886. platform_device_register(&dm355_asp1_device);
  887. }
  888. void __init dm355_init(void)
  889. {
  890. davinci_common_init(&davinci_soc_info_dm355);
  891. davinci_map_sysmod();
  892. }
  893. int __init dm355_init_video(struct vpfe_config *vpfe_cfg,
  894. struct vpbe_config *vpbe_cfg)
  895. {
  896. if (vpfe_cfg || vpbe_cfg)
  897. platform_device_register(&dm355_vpss_device);
  898. if (vpfe_cfg) {
  899. vpfe_capture_dev.dev.platform_data = vpfe_cfg;
  900. platform_device_register(&dm355_ccdc_dev);
  901. platform_device_register(&vpfe_capture_dev);
  902. }
  903. if (vpbe_cfg) {
  904. dm355_vpbe_dev.dev.platform_data = vpbe_cfg;
  905. platform_device_register(&dm355_osd_dev);
  906. platform_device_register(&dm355_venc_dev);
  907. platform_device_register(&dm355_vpbe_dev);
  908. platform_device_register(&dm355_vpbe_display);
  909. }
  910. return 0;
  911. }
  912. static int __init dm355_init_devices(void)
  913. {
  914. if (!cpu_is_davinci_dm355())
  915. return 0;
  916. davinci_cfg_reg(DM355_INT_EDMA_CC);
  917. platform_device_register(&dm355_edma_device);
  918. return 0;
  919. }
  920. postcore_initcall(dm355_init_devices);