da850.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/gpio.h>
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/cpufreq.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <asm/mach/map.h>
  21. #include <mach/psc.h>
  22. #include <mach/irqs.h>
  23. #include <mach/cputype.h>
  24. #include <mach/common.h>
  25. #include <mach/time.h>
  26. #include <mach/da8xx.h>
  27. #include <mach/cpufreq.h>
  28. #include <mach/pm.h>
  29. #include <mach/gpio-davinci.h>
  30. #include "clock.h"
  31. #include "mux.h"
  32. /* SoC specific clock flags */
  33. #define DA850_CLK_ASYNC3 BIT(16)
  34. #define DA850_PLL1_BASE 0x01e1a000
  35. #define DA850_TIMER64P2_BASE 0x01f0c000
  36. #define DA850_TIMER64P3_BASE 0x01f0d000
  37. #define DA850_REF_FREQ 24000000
  38. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  39. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  40. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  41. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  42. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  43. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  44. static struct pll_data pll0_data = {
  45. .num = 1,
  46. .phys_base = DA8XX_PLL0_BASE,
  47. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  48. };
  49. static struct clk ref_clk = {
  50. .name = "ref_clk",
  51. .rate = DA850_REF_FREQ,
  52. .set_rate = davinci_simple_set_rate,
  53. };
  54. static struct clk pll0_clk = {
  55. .name = "pll0",
  56. .parent = &ref_clk,
  57. .pll_data = &pll0_data,
  58. .flags = CLK_PLL,
  59. .set_rate = da850_set_pll0rate,
  60. };
  61. static struct clk pll0_aux_clk = {
  62. .name = "pll0_aux_clk",
  63. .parent = &pll0_clk,
  64. .flags = CLK_PLL | PRE_PLL,
  65. };
  66. static struct clk pll0_sysclk1 = {
  67. .name = "pll0_sysclk1",
  68. .parent = &pll0_clk,
  69. .flags = CLK_PLL,
  70. .div_reg = PLLDIV1,
  71. };
  72. static struct clk pll0_sysclk2 = {
  73. .name = "pll0_sysclk2",
  74. .parent = &pll0_clk,
  75. .flags = CLK_PLL,
  76. .div_reg = PLLDIV2,
  77. };
  78. static struct clk pll0_sysclk3 = {
  79. .name = "pll0_sysclk3",
  80. .parent = &pll0_clk,
  81. .flags = CLK_PLL,
  82. .div_reg = PLLDIV3,
  83. .set_rate = davinci_set_sysclk_rate,
  84. .maxrate = 100000000,
  85. };
  86. static struct clk pll0_sysclk4 = {
  87. .name = "pll0_sysclk4",
  88. .parent = &pll0_clk,
  89. .flags = CLK_PLL,
  90. .div_reg = PLLDIV4,
  91. };
  92. static struct clk pll0_sysclk5 = {
  93. .name = "pll0_sysclk5",
  94. .parent = &pll0_clk,
  95. .flags = CLK_PLL,
  96. .div_reg = PLLDIV5,
  97. };
  98. static struct clk pll0_sysclk6 = {
  99. .name = "pll0_sysclk6",
  100. .parent = &pll0_clk,
  101. .flags = CLK_PLL,
  102. .div_reg = PLLDIV6,
  103. };
  104. static struct clk pll0_sysclk7 = {
  105. .name = "pll0_sysclk7",
  106. .parent = &pll0_clk,
  107. .flags = CLK_PLL,
  108. .div_reg = PLLDIV7,
  109. };
  110. static struct pll_data pll1_data = {
  111. .num = 2,
  112. .phys_base = DA850_PLL1_BASE,
  113. .flags = PLL_HAS_POSTDIV,
  114. };
  115. static struct clk pll1_clk = {
  116. .name = "pll1",
  117. .parent = &ref_clk,
  118. .pll_data = &pll1_data,
  119. .flags = CLK_PLL,
  120. };
  121. static struct clk pll1_aux_clk = {
  122. .name = "pll1_aux_clk",
  123. .parent = &pll1_clk,
  124. .flags = CLK_PLL | PRE_PLL,
  125. };
  126. static struct clk pll1_sysclk2 = {
  127. .name = "pll1_sysclk2",
  128. .parent = &pll1_clk,
  129. .flags = CLK_PLL,
  130. .div_reg = PLLDIV2,
  131. };
  132. static struct clk pll1_sysclk3 = {
  133. .name = "pll1_sysclk3",
  134. .parent = &pll1_clk,
  135. .flags = CLK_PLL,
  136. .div_reg = PLLDIV3,
  137. };
  138. static struct clk i2c0_clk = {
  139. .name = "i2c0",
  140. .parent = &pll0_aux_clk,
  141. };
  142. static struct clk timerp64_0_clk = {
  143. .name = "timer0",
  144. .parent = &pll0_aux_clk,
  145. };
  146. static struct clk timerp64_1_clk = {
  147. .name = "timer1",
  148. .parent = &pll0_aux_clk,
  149. };
  150. static struct clk arm_rom_clk = {
  151. .name = "arm_rom",
  152. .parent = &pll0_sysclk2,
  153. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  154. .flags = ALWAYS_ENABLED,
  155. };
  156. static struct clk tpcc0_clk = {
  157. .name = "tpcc0",
  158. .parent = &pll0_sysclk2,
  159. .lpsc = DA8XX_LPSC0_TPCC,
  160. .flags = ALWAYS_ENABLED | CLK_PSC,
  161. };
  162. static struct clk tptc0_clk = {
  163. .name = "tptc0",
  164. .parent = &pll0_sysclk2,
  165. .lpsc = DA8XX_LPSC0_TPTC0,
  166. .flags = ALWAYS_ENABLED,
  167. };
  168. static struct clk tptc1_clk = {
  169. .name = "tptc1",
  170. .parent = &pll0_sysclk2,
  171. .lpsc = DA8XX_LPSC0_TPTC1,
  172. .flags = ALWAYS_ENABLED,
  173. };
  174. static struct clk tpcc1_clk = {
  175. .name = "tpcc1",
  176. .parent = &pll0_sysclk2,
  177. .lpsc = DA850_LPSC1_TPCC1,
  178. .gpsc = 1,
  179. .flags = CLK_PSC | ALWAYS_ENABLED,
  180. };
  181. static struct clk tptc2_clk = {
  182. .name = "tptc2",
  183. .parent = &pll0_sysclk2,
  184. .lpsc = DA850_LPSC1_TPTC2,
  185. .gpsc = 1,
  186. .flags = ALWAYS_ENABLED,
  187. };
  188. static struct clk pruss_clk = {
  189. .name = "pruss",
  190. .parent = &pll0_sysclk2,
  191. .lpsc = DA8XX_LPSC0_PRUSS,
  192. };
  193. static struct clk uart0_clk = {
  194. .name = "uart0",
  195. .parent = &pll0_sysclk2,
  196. .lpsc = DA8XX_LPSC0_UART0,
  197. };
  198. static struct clk uart1_clk = {
  199. .name = "uart1",
  200. .parent = &pll0_sysclk2,
  201. .lpsc = DA8XX_LPSC1_UART1,
  202. .gpsc = 1,
  203. .flags = DA850_CLK_ASYNC3,
  204. };
  205. static struct clk uart2_clk = {
  206. .name = "uart2",
  207. .parent = &pll0_sysclk2,
  208. .lpsc = DA8XX_LPSC1_UART2,
  209. .gpsc = 1,
  210. .flags = DA850_CLK_ASYNC3,
  211. };
  212. static struct clk aintc_clk = {
  213. .name = "aintc",
  214. .parent = &pll0_sysclk4,
  215. .lpsc = DA8XX_LPSC0_AINTC,
  216. .flags = ALWAYS_ENABLED,
  217. };
  218. static struct clk gpio_clk = {
  219. .name = "gpio",
  220. .parent = &pll0_sysclk4,
  221. .lpsc = DA8XX_LPSC1_GPIO,
  222. .gpsc = 1,
  223. };
  224. static struct clk i2c1_clk = {
  225. .name = "i2c1",
  226. .parent = &pll0_sysclk4,
  227. .lpsc = DA8XX_LPSC1_I2C,
  228. .gpsc = 1,
  229. };
  230. static struct clk emif3_clk = {
  231. .name = "emif3",
  232. .parent = &pll0_sysclk5,
  233. .lpsc = DA8XX_LPSC1_EMIF3C,
  234. .gpsc = 1,
  235. .flags = ALWAYS_ENABLED,
  236. };
  237. static struct clk arm_clk = {
  238. .name = "arm",
  239. .parent = &pll0_sysclk6,
  240. .lpsc = DA8XX_LPSC0_ARM,
  241. .flags = ALWAYS_ENABLED,
  242. .set_rate = da850_set_armrate,
  243. .round_rate = da850_round_armrate,
  244. };
  245. static struct clk rmii_clk = {
  246. .name = "rmii",
  247. .parent = &pll0_sysclk7,
  248. };
  249. static struct clk emac_clk = {
  250. .name = "emac",
  251. .parent = &pll0_sysclk4,
  252. .lpsc = DA8XX_LPSC1_CPGMAC,
  253. .gpsc = 1,
  254. };
  255. static struct clk mcasp_clk = {
  256. .name = "mcasp",
  257. .parent = &pll0_sysclk2,
  258. .lpsc = DA8XX_LPSC1_McASP0,
  259. .gpsc = 1,
  260. .flags = DA850_CLK_ASYNC3,
  261. };
  262. static struct clk lcdc_clk = {
  263. .name = "lcdc",
  264. .parent = &pll0_sysclk2,
  265. .lpsc = DA8XX_LPSC1_LCDC,
  266. .gpsc = 1,
  267. };
  268. static struct clk mmcsd0_clk = {
  269. .name = "mmcsd0",
  270. .parent = &pll0_sysclk2,
  271. .lpsc = DA8XX_LPSC0_MMC_SD,
  272. };
  273. static struct clk mmcsd1_clk = {
  274. .name = "mmcsd1",
  275. .parent = &pll0_sysclk2,
  276. .lpsc = DA850_LPSC1_MMC_SD1,
  277. .gpsc = 1,
  278. };
  279. static struct clk aemif_clk = {
  280. .name = "aemif",
  281. .parent = &pll0_sysclk3,
  282. .lpsc = DA8XX_LPSC0_EMIF25,
  283. .flags = ALWAYS_ENABLED,
  284. };
  285. static struct clk usb11_clk = {
  286. .name = "usb11",
  287. .parent = &pll0_sysclk4,
  288. .lpsc = DA8XX_LPSC1_USB11,
  289. .gpsc = 1,
  290. };
  291. static struct clk usb20_clk = {
  292. .name = "usb20",
  293. .parent = &pll0_sysclk2,
  294. .lpsc = DA8XX_LPSC1_USB20,
  295. .gpsc = 1,
  296. };
  297. static struct clk spi0_clk = {
  298. .name = "spi0",
  299. .parent = &pll0_sysclk2,
  300. .lpsc = DA8XX_LPSC0_SPI0,
  301. };
  302. static struct clk spi1_clk = {
  303. .name = "spi1",
  304. .parent = &pll0_sysclk2,
  305. .lpsc = DA8XX_LPSC1_SPI1,
  306. .gpsc = 1,
  307. .flags = DA850_CLK_ASYNC3,
  308. };
  309. static struct clk vpif_clk = {
  310. .name = "vpif",
  311. .parent = &pll0_sysclk2,
  312. .lpsc = DA850_LPSC1_VPIF,
  313. .gpsc = 1,
  314. };
  315. static struct clk sata_clk = {
  316. .name = "sata",
  317. .parent = &pll0_sysclk2,
  318. .lpsc = DA850_LPSC1_SATA,
  319. .gpsc = 1,
  320. .flags = PSC_FORCE,
  321. };
  322. static struct clk dsp_clk = {
  323. .name = "dsp",
  324. .parent = &pll0_sysclk1,
  325. .domain = DAVINCI_GPSC_DSPDOMAIN,
  326. .lpsc = DA8XX_LPSC0_GEM,
  327. .flags = PSC_LRST | PSC_FORCE,
  328. };
  329. static struct clk_lookup da850_clks[] = {
  330. CLK(NULL, "ref", &ref_clk),
  331. CLK(NULL, "pll0", &pll0_clk),
  332. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  333. CLK(NULL, "pll0_sysclk1", &pll0_sysclk1),
  334. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  335. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  336. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  337. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  338. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  339. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  340. CLK(NULL, "pll1", &pll1_clk),
  341. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  342. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  343. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  344. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  345. CLK(NULL, "timer0", &timerp64_0_clk),
  346. CLK("watchdog", NULL, &timerp64_1_clk),
  347. CLK(NULL, "arm_rom", &arm_rom_clk),
  348. CLK(NULL, "tpcc0", &tpcc0_clk),
  349. CLK(NULL, "tptc0", &tptc0_clk),
  350. CLK(NULL, "tptc1", &tptc1_clk),
  351. CLK(NULL, "tpcc1", &tpcc1_clk),
  352. CLK(NULL, "tptc2", &tptc2_clk),
  353. CLK("pruss_uio", "pruss", &pruss_clk),
  354. CLK(NULL, "uart0", &uart0_clk),
  355. CLK(NULL, "uart1", &uart1_clk),
  356. CLK(NULL, "uart2", &uart2_clk),
  357. CLK(NULL, "aintc", &aintc_clk),
  358. CLK(NULL, "gpio", &gpio_clk),
  359. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  360. CLK(NULL, "emif3", &emif3_clk),
  361. CLK(NULL, "arm", &arm_clk),
  362. CLK(NULL, "rmii", &rmii_clk),
  363. CLK("davinci_emac.1", NULL, &emac_clk),
  364. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  365. CLK("da8xx_lcdc.0", "fck", &lcdc_clk),
  366. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  367. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  368. CLK(NULL, "aemif", &aemif_clk),
  369. CLK(NULL, "usb11", &usb11_clk),
  370. CLK(NULL, "usb20", &usb20_clk),
  371. CLK("spi_davinci.0", NULL, &spi0_clk),
  372. CLK("spi_davinci.1", NULL, &spi1_clk),
  373. CLK("vpif", NULL, &vpif_clk),
  374. CLK("ahci", NULL, &sata_clk),
  375. CLK("davinci-rproc.0", NULL, &dsp_clk),
  376. CLK(NULL, NULL, NULL),
  377. };
  378. /*
  379. * Device specific mux setup
  380. *
  381. * soc description mux mode mode mux dbg
  382. * reg offset mask mode
  383. */
  384. static const struct mux_config da850_pins[] = {
  385. #ifdef CONFIG_DAVINCI_MUX
  386. /* UART0 function */
  387. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  388. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  389. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  390. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  391. /* UART1 function */
  392. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  393. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  394. /* UART2 function */
  395. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  396. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  397. /* I2C1 function */
  398. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  399. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  400. /* I2C0 function */
  401. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  402. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  403. /* EMAC function */
  404. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  405. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  406. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  407. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  408. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  409. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  410. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  411. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  412. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  413. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  414. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  415. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  416. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  417. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  418. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  419. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  420. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  421. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  422. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  423. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  424. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  425. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  426. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  427. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  428. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  429. /* McASP function */
  430. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  431. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  432. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  433. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  434. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  435. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  436. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  437. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  438. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  439. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  440. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  441. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  442. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  443. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  444. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  445. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  446. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  447. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  448. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  449. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  450. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  451. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  452. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  453. /* LCD function */
  454. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  455. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  456. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  457. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  458. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  459. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  460. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  461. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  462. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  463. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  464. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  465. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  466. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  467. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  468. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  469. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  470. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  471. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  472. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  473. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  474. /* MMC/SD0 function */
  475. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  476. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  477. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  478. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  479. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  480. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  481. /* MMC/SD1 function */
  482. MUX_CFG(DA850, MMCSD1_DAT_0, 18, 8, 15, 2, false)
  483. MUX_CFG(DA850, MMCSD1_DAT_1, 19, 16, 15, 2, false)
  484. MUX_CFG(DA850, MMCSD1_DAT_2, 19, 12, 15, 2, false)
  485. MUX_CFG(DA850, MMCSD1_DAT_3, 19, 8, 15, 2, false)
  486. MUX_CFG(DA850, MMCSD1_CLK, 18, 12, 15, 2, false)
  487. MUX_CFG(DA850, MMCSD1_CMD, 18, 16, 15, 2, false)
  488. /* EMIF2.5/EMIFA function */
  489. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  490. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  491. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  492. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  493. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  494. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  495. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  496. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  497. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  498. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  499. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  500. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  501. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  502. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  503. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  504. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  505. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  506. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  507. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  508. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  509. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  510. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  511. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  512. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  513. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  514. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  515. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  516. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  517. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  518. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  519. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  520. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  521. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  522. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  523. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  524. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  525. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  526. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  527. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  528. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  529. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  530. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  531. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  532. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  533. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  534. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  535. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  536. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  537. /* GPIO function */
  538. MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
  539. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  540. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  541. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  542. MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
  543. MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
  544. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  545. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  546. MUX_CFG(DA850, GPIO6_9, 13, 24, 15, 8, false)
  547. MUX_CFG(DA850, GPIO6_10, 13, 20, 15, 8, false)
  548. MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
  549. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  550. /* VPIF Capture */
  551. MUX_CFG(DA850, VPIF_DIN0, 15, 4, 15, 1, false)
  552. MUX_CFG(DA850, VPIF_DIN1, 15, 0, 15, 1, false)
  553. MUX_CFG(DA850, VPIF_DIN2, 14, 28, 15, 1, false)
  554. MUX_CFG(DA850, VPIF_DIN3, 14, 24, 15, 1, false)
  555. MUX_CFG(DA850, VPIF_DIN4, 14, 20, 15, 1, false)
  556. MUX_CFG(DA850, VPIF_DIN5, 14, 16, 15, 1, false)
  557. MUX_CFG(DA850, VPIF_DIN6, 14, 12, 15, 1, false)
  558. MUX_CFG(DA850, VPIF_DIN7, 14, 8, 15, 1, false)
  559. MUX_CFG(DA850, VPIF_DIN8, 16, 4, 15, 1, false)
  560. MUX_CFG(DA850, VPIF_DIN9, 16, 0, 15, 1, false)
  561. MUX_CFG(DA850, VPIF_DIN10, 15, 28, 15, 1, false)
  562. MUX_CFG(DA850, VPIF_DIN11, 15, 24, 15, 1, false)
  563. MUX_CFG(DA850, VPIF_DIN12, 15, 20, 15, 1, false)
  564. MUX_CFG(DA850, VPIF_DIN13, 15, 16, 15, 1, false)
  565. MUX_CFG(DA850, VPIF_DIN14, 15, 12, 15, 1, false)
  566. MUX_CFG(DA850, VPIF_DIN15, 15, 8, 15, 1, false)
  567. MUX_CFG(DA850, VPIF_CLKIN0, 14, 0, 15, 1, false)
  568. MUX_CFG(DA850, VPIF_CLKIN1, 14, 4, 15, 1, false)
  569. MUX_CFG(DA850, VPIF_CLKIN2, 19, 8, 15, 1, false)
  570. MUX_CFG(DA850, VPIF_CLKIN3, 19, 16, 15, 1, false)
  571. /* VPIF Display */
  572. MUX_CFG(DA850, VPIF_DOUT0, 17, 4, 15, 1, false)
  573. MUX_CFG(DA850, VPIF_DOUT1, 17, 0, 15, 1, false)
  574. MUX_CFG(DA850, VPIF_DOUT2, 16, 28, 15, 1, false)
  575. MUX_CFG(DA850, VPIF_DOUT3, 16, 24, 15, 1, false)
  576. MUX_CFG(DA850, VPIF_DOUT4, 16, 20, 15, 1, false)
  577. MUX_CFG(DA850, VPIF_DOUT5, 16, 16, 15, 1, false)
  578. MUX_CFG(DA850, VPIF_DOUT6, 16, 12, 15, 1, false)
  579. MUX_CFG(DA850, VPIF_DOUT7, 16, 8, 15, 1, false)
  580. MUX_CFG(DA850, VPIF_DOUT8, 18, 4, 15, 1, false)
  581. MUX_CFG(DA850, VPIF_DOUT9, 18, 0, 15, 1, false)
  582. MUX_CFG(DA850, VPIF_DOUT10, 17, 28, 15, 1, false)
  583. MUX_CFG(DA850, VPIF_DOUT11, 17, 24, 15, 1, false)
  584. MUX_CFG(DA850, VPIF_DOUT12, 17, 20, 15, 1, false)
  585. MUX_CFG(DA850, VPIF_DOUT13, 17, 16, 15, 1, false)
  586. MUX_CFG(DA850, VPIF_DOUT14, 17, 12, 15, 1, false)
  587. MUX_CFG(DA850, VPIF_DOUT15, 17, 8, 15, 1, false)
  588. MUX_CFG(DA850, VPIF_CLKO2, 19, 12, 15, 1, false)
  589. MUX_CFG(DA850, VPIF_CLKO3, 19, 20, 15, 1, false)
  590. #endif
  591. };
  592. const short da850_i2c0_pins[] __initconst = {
  593. DA850_I2C0_SDA, DA850_I2C0_SCL,
  594. -1
  595. };
  596. const short da850_i2c1_pins[] __initconst = {
  597. DA850_I2C1_SCL, DA850_I2C1_SDA,
  598. -1
  599. };
  600. const short da850_lcdcntl_pins[] __initconst = {
  601. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  602. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  603. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  604. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  605. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  606. -1
  607. };
  608. const short da850_vpif_capture_pins[] __initdata = {
  609. DA850_VPIF_DIN0, DA850_VPIF_DIN1, DA850_VPIF_DIN2, DA850_VPIF_DIN3,
  610. DA850_VPIF_DIN4, DA850_VPIF_DIN5, DA850_VPIF_DIN6, DA850_VPIF_DIN7,
  611. DA850_VPIF_DIN8, DA850_VPIF_DIN9, DA850_VPIF_DIN10, DA850_VPIF_DIN11,
  612. DA850_VPIF_DIN12, DA850_VPIF_DIN13, DA850_VPIF_DIN14, DA850_VPIF_DIN15,
  613. DA850_VPIF_CLKIN0, DA850_VPIF_CLKIN1, DA850_VPIF_CLKIN2,
  614. DA850_VPIF_CLKIN3,
  615. -1
  616. };
  617. const short da850_vpif_display_pins[] __initdata = {
  618. DA850_VPIF_DOUT0, DA850_VPIF_DOUT1, DA850_VPIF_DOUT2, DA850_VPIF_DOUT3,
  619. DA850_VPIF_DOUT4, DA850_VPIF_DOUT5, DA850_VPIF_DOUT6, DA850_VPIF_DOUT7,
  620. DA850_VPIF_DOUT8, DA850_VPIF_DOUT9, DA850_VPIF_DOUT10,
  621. DA850_VPIF_DOUT11, DA850_VPIF_DOUT12, DA850_VPIF_DOUT13,
  622. DA850_VPIF_DOUT14, DA850_VPIF_DOUT15, DA850_VPIF_CLKO2,
  623. DA850_VPIF_CLKO3,
  624. -1
  625. };
  626. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  627. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  628. [IRQ_DA8XX_COMMTX] = 7,
  629. [IRQ_DA8XX_COMMRX] = 7,
  630. [IRQ_DA8XX_NINT] = 7,
  631. [IRQ_DA8XX_EVTOUT0] = 7,
  632. [IRQ_DA8XX_EVTOUT1] = 7,
  633. [IRQ_DA8XX_EVTOUT2] = 7,
  634. [IRQ_DA8XX_EVTOUT3] = 7,
  635. [IRQ_DA8XX_EVTOUT4] = 7,
  636. [IRQ_DA8XX_EVTOUT5] = 7,
  637. [IRQ_DA8XX_EVTOUT6] = 7,
  638. [IRQ_DA8XX_EVTOUT7] = 7,
  639. [IRQ_DA8XX_CCINT0] = 7,
  640. [IRQ_DA8XX_CCERRINT] = 7,
  641. [IRQ_DA8XX_TCERRINT0] = 7,
  642. [IRQ_DA8XX_AEMIFINT] = 7,
  643. [IRQ_DA8XX_I2CINT0] = 7,
  644. [IRQ_DA8XX_MMCSDINT0] = 7,
  645. [IRQ_DA8XX_MMCSDINT1] = 7,
  646. [IRQ_DA8XX_ALLINT0] = 7,
  647. [IRQ_DA8XX_RTC] = 7,
  648. [IRQ_DA8XX_SPINT0] = 7,
  649. [IRQ_DA8XX_TINT12_0] = 7,
  650. [IRQ_DA8XX_TINT34_0] = 7,
  651. [IRQ_DA8XX_TINT12_1] = 7,
  652. [IRQ_DA8XX_TINT34_1] = 7,
  653. [IRQ_DA8XX_UARTINT0] = 7,
  654. [IRQ_DA8XX_KEYMGRINT] = 7,
  655. [IRQ_DA850_MPUADDRERR0] = 7,
  656. [IRQ_DA8XX_CHIPINT0] = 7,
  657. [IRQ_DA8XX_CHIPINT1] = 7,
  658. [IRQ_DA8XX_CHIPINT2] = 7,
  659. [IRQ_DA8XX_CHIPINT3] = 7,
  660. [IRQ_DA8XX_TCERRINT1] = 7,
  661. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  662. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  663. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  664. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  665. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  666. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  667. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  668. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  669. [IRQ_DA8XX_MEMERR] = 7,
  670. [IRQ_DA8XX_GPIO0] = 7,
  671. [IRQ_DA8XX_GPIO1] = 7,
  672. [IRQ_DA8XX_GPIO2] = 7,
  673. [IRQ_DA8XX_GPIO3] = 7,
  674. [IRQ_DA8XX_GPIO4] = 7,
  675. [IRQ_DA8XX_GPIO5] = 7,
  676. [IRQ_DA8XX_GPIO6] = 7,
  677. [IRQ_DA8XX_GPIO7] = 7,
  678. [IRQ_DA8XX_GPIO8] = 7,
  679. [IRQ_DA8XX_I2CINT1] = 7,
  680. [IRQ_DA8XX_LCDINT] = 7,
  681. [IRQ_DA8XX_UARTINT1] = 7,
  682. [IRQ_DA8XX_MCASPINT] = 7,
  683. [IRQ_DA8XX_ALLINT1] = 7,
  684. [IRQ_DA8XX_SPINT1] = 7,
  685. [IRQ_DA8XX_UHPI_INT1] = 7,
  686. [IRQ_DA8XX_USB_INT] = 7,
  687. [IRQ_DA8XX_IRQN] = 7,
  688. [IRQ_DA8XX_RWAKEUP] = 7,
  689. [IRQ_DA8XX_UARTINT2] = 7,
  690. [IRQ_DA8XX_DFTSSINT] = 7,
  691. [IRQ_DA8XX_EHRPWM0] = 7,
  692. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  693. [IRQ_DA8XX_EHRPWM1] = 7,
  694. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  695. [IRQ_DA850_SATAINT] = 7,
  696. [IRQ_DA850_TINTALL_2] = 7,
  697. [IRQ_DA8XX_ECAP0] = 7,
  698. [IRQ_DA8XX_ECAP1] = 7,
  699. [IRQ_DA8XX_ECAP2] = 7,
  700. [IRQ_DA850_MMCSDINT0_1] = 7,
  701. [IRQ_DA850_MMCSDINT1_1] = 7,
  702. [IRQ_DA850_T12CMPINT0_2] = 7,
  703. [IRQ_DA850_T12CMPINT1_2] = 7,
  704. [IRQ_DA850_T12CMPINT2_2] = 7,
  705. [IRQ_DA850_T12CMPINT3_2] = 7,
  706. [IRQ_DA850_T12CMPINT4_2] = 7,
  707. [IRQ_DA850_T12CMPINT5_2] = 7,
  708. [IRQ_DA850_T12CMPINT6_2] = 7,
  709. [IRQ_DA850_T12CMPINT7_2] = 7,
  710. [IRQ_DA850_T12CMPINT0_3] = 7,
  711. [IRQ_DA850_T12CMPINT1_3] = 7,
  712. [IRQ_DA850_T12CMPINT2_3] = 7,
  713. [IRQ_DA850_T12CMPINT3_3] = 7,
  714. [IRQ_DA850_T12CMPINT4_3] = 7,
  715. [IRQ_DA850_T12CMPINT5_3] = 7,
  716. [IRQ_DA850_T12CMPINT6_3] = 7,
  717. [IRQ_DA850_T12CMPINT7_3] = 7,
  718. [IRQ_DA850_RPIINT] = 7,
  719. [IRQ_DA850_VPIFINT] = 7,
  720. [IRQ_DA850_CCINT1] = 7,
  721. [IRQ_DA850_CCERRINT1] = 7,
  722. [IRQ_DA850_TCERRINT2] = 7,
  723. [IRQ_DA850_TINTALL_3] = 7,
  724. [IRQ_DA850_MCBSP0RINT] = 7,
  725. [IRQ_DA850_MCBSP0XINT] = 7,
  726. [IRQ_DA850_MCBSP1RINT] = 7,
  727. [IRQ_DA850_MCBSP1XINT] = 7,
  728. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  729. };
  730. static struct map_desc da850_io_desc[] = {
  731. {
  732. .virtual = IO_VIRT,
  733. .pfn = __phys_to_pfn(IO_PHYS),
  734. .length = IO_SIZE,
  735. .type = MT_DEVICE
  736. },
  737. {
  738. .virtual = DA8XX_CP_INTC_VIRT,
  739. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  740. .length = DA8XX_CP_INTC_SIZE,
  741. .type = MT_DEVICE
  742. },
  743. };
  744. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  745. /* Contents of JTAG ID register used to identify exact cpu type */
  746. static struct davinci_id da850_ids[] = {
  747. {
  748. .variant = 0x0,
  749. .part_no = 0xb7d1,
  750. .manufacturer = 0x017, /* 0x02f >> 1 */
  751. .cpu_id = DAVINCI_CPU_ID_DA850,
  752. .name = "da850/omap-l138",
  753. },
  754. {
  755. .variant = 0x1,
  756. .part_no = 0xb7d1,
  757. .manufacturer = 0x017, /* 0x02f >> 1 */
  758. .cpu_id = DAVINCI_CPU_ID_DA850,
  759. .name = "da850/omap-l138/am18x",
  760. },
  761. };
  762. static struct davinci_timer_instance da850_timer_instance[4] = {
  763. {
  764. .base = DA8XX_TIMER64P0_BASE,
  765. .bottom_irq = IRQ_DA8XX_TINT12_0,
  766. .top_irq = IRQ_DA8XX_TINT34_0,
  767. },
  768. {
  769. .base = DA8XX_TIMER64P1_BASE,
  770. .bottom_irq = IRQ_DA8XX_TINT12_1,
  771. .top_irq = IRQ_DA8XX_TINT34_1,
  772. },
  773. {
  774. .base = DA850_TIMER64P2_BASE,
  775. .bottom_irq = IRQ_DA850_TINT12_2,
  776. .top_irq = IRQ_DA850_TINT34_2,
  777. },
  778. {
  779. .base = DA850_TIMER64P3_BASE,
  780. .bottom_irq = IRQ_DA850_TINT12_3,
  781. .top_irq = IRQ_DA850_TINT34_3,
  782. },
  783. };
  784. /*
  785. * T0_BOT: Timer 0, bottom : Used for clock_event
  786. * T0_TOP: Timer 0, top : Used for clocksource
  787. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  788. */
  789. static struct davinci_timer_info da850_timer_info = {
  790. .timers = da850_timer_instance,
  791. .clockevent_id = T0_BOT,
  792. .clocksource_id = T0_TOP,
  793. };
  794. static void da850_set_async3_src(int pllnum)
  795. {
  796. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  797. struct clk_lookup *c;
  798. unsigned int v;
  799. int ret;
  800. for (c = da850_clks; c->clk; c++) {
  801. clk = c->clk;
  802. if (clk->flags & DA850_CLK_ASYNC3) {
  803. ret = clk_set_parent(clk, newparent);
  804. WARN(ret, "DA850: unable to re-parent clock %s",
  805. clk->name);
  806. }
  807. }
  808. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  809. if (pllnum)
  810. v |= CFGCHIP3_ASYNC3_CLKSRC;
  811. else
  812. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  813. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  814. }
  815. #ifdef CONFIG_CPU_FREQ
  816. /*
  817. * Notes:
  818. * According to the TRM, minimum PLLM results in maximum power savings.
  819. * The OPP definitions below should keep the PLLM as low as possible.
  820. *
  821. * The output of the PLLM must be between 300 to 600 MHz.
  822. */
  823. struct da850_opp {
  824. unsigned int freq; /* in KHz */
  825. unsigned int prediv;
  826. unsigned int mult;
  827. unsigned int postdiv;
  828. unsigned int cvdd_min; /* in uV */
  829. unsigned int cvdd_max; /* in uV */
  830. };
  831. static const struct da850_opp da850_opp_456 = {
  832. .freq = 456000,
  833. .prediv = 1,
  834. .mult = 19,
  835. .postdiv = 1,
  836. .cvdd_min = 1300000,
  837. .cvdd_max = 1350000,
  838. };
  839. static const struct da850_opp da850_opp_408 = {
  840. .freq = 408000,
  841. .prediv = 1,
  842. .mult = 17,
  843. .postdiv = 1,
  844. .cvdd_min = 1300000,
  845. .cvdd_max = 1350000,
  846. };
  847. static const struct da850_opp da850_opp_372 = {
  848. .freq = 372000,
  849. .prediv = 2,
  850. .mult = 31,
  851. .postdiv = 1,
  852. .cvdd_min = 1200000,
  853. .cvdd_max = 1320000,
  854. };
  855. static const struct da850_opp da850_opp_300 = {
  856. .freq = 300000,
  857. .prediv = 1,
  858. .mult = 25,
  859. .postdiv = 2,
  860. .cvdd_min = 1200000,
  861. .cvdd_max = 1320000,
  862. };
  863. static const struct da850_opp da850_opp_200 = {
  864. .freq = 200000,
  865. .prediv = 1,
  866. .mult = 25,
  867. .postdiv = 3,
  868. .cvdd_min = 1100000,
  869. .cvdd_max = 1160000,
  870. };
  871. static const struct da850_opp da850_opp_96 = {
  872. .freq = 96000,
  873. .prediv = 1,
  874. .mult = 20,
  875. .postdiv = 5,
  876. .cvdd_min = 1000000,
  877. .cvdd_max = 1050000,
  878. };
  879. #define OPP(freq) \
  880. { \
  881. .index = (unsigned int) &da850_opp_##freq, \
  882. .frequency = freq * 1000, \
  883. }
  884. static struct cpufreq_frequency_table da850_freq_table[] = {
  885. OPP(456),
  886. OPP(408),
  887. OPP(372),
  888. OPP(300),
  889. OPP(200),
  890. OPP(96),
  891. {
  892. .index = 0,
  893. .frequency = CPUFREQ_TABLE_END,
  894. },
  895. };
  896. #ifdef CONFIG_REGULATOR
  897. static int da850_set_voltage(unsigned int index);
  898. static int da850_regulator_init(void);
  899. #endif
  900. static struct davinci_cpufreq_config cpufreq_info = {
  901. .freq_table = da850_freq_table,
  902. #ifdef CONFIG_REGULATOR
  903. .init = da850_regulator_init,
  904. .set_voltage = da850_set_voltage,
  905. #endif
  906. };
  907. #ifdef CONFIG_REGULATOR
  908. static struct regulator *cvdd;
  909. static int da850_set_voltage(unsigned int index)
  910. {
  911. struct da850_opp *opp;
  912. if (!cvdd)
  913. return -ENODEV;
  914. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  915. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  916. }
  917. static int da850_regulator_init(void)
  918. {
  919. cvdd = regulator_get(NULL, "cvdd");
  920. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  921. " voltage scaling unsupported\n")) {
  922. return PTR_ERR(cvdd);
  923. }
  924. return 0;
  925. }
  926. #endif
  927. static struct platform_device da850_cpufreq_device = {
  928. .name = "cpufreq-davinci",
  929. .dev = {
  930. .platform_data = &cpufreq_info,
  931. },
  932. .id = -1,
  933. };
  934. unsigned int da850_max_speed = 300000;
  935. int da850_register_cpufreq(char *async_clk)
  936. {
  937. int i;
  938. /* cpufreq driver can help keep an "async" clock constant */
  939. if (async_clk)
  940. clk_add_alias("async", da850_cpufreq_device.name,
  941. async_clk, NULL);
  942. for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
  943. if (da850_freq_table[i].frequency <= da850_max_speed) {
  944. cpufreq_info.freq_table = &da850_freq_table[i];
  945. break;
  946. }
  947. }
  948. return platform_device_register(&da850_cpufreq_device);
  949. }
  950. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  951. {
  952. int i, ret = 0, diff;
  953. unsigned int best = (unsigned int) -1;
  954. struct cpufreq_frequency_table *table = cpufreq_info.freq_table;
  955. rate /= 1000; /* convert to kHz */
  956. for (i = 0; table[i].frequency != CPUFREQ_TABLE_END; i++) {
  957. diff = table[i].frequency - rate;
  958. if (diff < 0)
  959. diff = -diff;
  960. if (diff < best) {
  961. best = diff;
  962. ret = table[i].frequency;
  963. }
  964. }
  965. return ret * 1000;
  966. }
  967. static int da850_set_armrate(struct clk *clk, unsigned long index)
  968. {
  969. struct clk *pllclk = &pll0_clk;
  970. return clk_set_rate(pllclk, index);
  971. }
  972. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  973. {
  974. unsigned int prediv, mult, postdiv;
  975. struct da850_opp *opp;
  976. struct pll_data *pll = clk->pll_data;
  977. int ret;
  978. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  979. prediv = opp->prediv;
  980. mult = opp->mult;
  981. postdiv = opp->postdiv;
  982. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  983. if (WARN_ON(ret))
  984. return ret;
  985. return 0;
  986. }
  987. #else
  988. int __init da850_register_cpufreq(char *async_clk)
  989. {
  990. return 0;
  991. }
  992. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  993. {
  994. return -EINVAL;
  995. }
  996. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  997. {
  998. return -EINVAL;
  999. }
  1000. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  1001. {
  1002. return clk->rate;
  1003. }
  1004. #endif
  1005. int __init da850_register_pm(struct platform_device *pdev)
  1006. {
  1007. int ret;
  1008. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  1009. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  1010. if (ret)
  1011. return ret;
  1012. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  1013. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  1014. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  1015. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  1016. if (!pdata->cpupll_reg_base)
  1017. return -ENOMEM;
  1018. pdata->ddrpll_reg_base = ioremap(DA850_PLL1_BASE, SZ_4K);
  1019. if (!pdata->ddrpll_reg_base) {
  1020. ret = -ENOMEM;
  1021. goto no_ddrpll_mem;
  1022. }
  1023. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  1024. if (!pdata->ddrpsc_reg_base) {
  1025. ret = -ENOMEM;
  1026. goto no_ddrpsc_mem;
  1027. }
  1028. return platform_device_register(pdev);
  1029. no_ddrpsc_mem:
  1030. iounmap(pdata->ddrpll_reg_base);
  1031. no_ddrpll_mem:
  1032. iounmap(pdata->cpupll_reg_base);
  1033. return ret;
  1034. }
  1035. /* VPIF resource, platform data */
  1036. static u64 da850_vpif_dma_mask = DMA_BIT_MASK(32);
  1037. static struct resource da850_vpif_resource[] = {
  1038. {
  1039. .start = DA8XX_VPIF_BASE,
  1040. .end = DA8XX_VPIF_BASE + 0xfff,
  1041. .flags = IORESOURCE_MEM,
  1042. }
  1043. };
  1044. static struct platform_device da850_vpif_dev = {
  1045. .name = "vpif",
  1046. .id = -1,
  1047. .dev = {
  1048. .dma_mask = &da850_vpif_dma_mask,
  1049. .coherent_dma_mask = DMA_BIT_MASK(32),
  1050. },
  1051. .resource = da850_vpif_resource,
  1052. .num_resources = ARRAY_SIZE(da850_vpif_resource),
  1053. };
  1054. static struct resource da850_vpif_display_resource[] = {
  1055. {
  1056. .start = IRQ_DA850_VPIFINT,
  1057. .end = IRQ_DA850_VPIFINT,
  1058. .flags = IORESOURCE_IRQ,
  1059. },
  1060. };
  1061. static struct platform_device da850_vpif_display_dev = {
  1062. .name = "vpif_display",
  1063. .id = -1,
  1064. .dev = {
  1065. .dma_mask = &da850_vpif_dma_mask,
  1066. .coherent_dma_mask = DMA_BIT_MASK(32),
  1067. },
  1068. .resource = da850_vpif_display_resource,
  1069. .num_resources = ARRAY_SIZE(da850_vpif_display_resource),
  1070. };
  1071. static struct resource da850_vpif_capture_resource[] = {
  1072. {
  1073. .start = IRQ_DA850_VPIFINT,
  1074. .end = IRQ_DA850_VPIFINT,
  1075. .flags = IORESOURCE_IRQ,
  1076. },
  1077. {
  1078. .start = IRQ_DA850_VPIFINT,
  1079. .end = IRQ_DA850_VPIFINT,
  1080. .flags = IORESOURCE_IRQ,
  1081. },
  1082. };
  1083. static struct platform_device da850_vpif_capture_dev = {
  1084. .name = "vpif_capture",
  1085. .id = -1,
  1086. .dev = {
  1087. .dma_mask = &da850_vpif_dma_mask,
  1088. .coherent_dma_mask = DMA_BIT_MASK(32),
  1089. },
  1090. .resource = da850_vpif_capture_resource,
  1091. .num_resources = ARRAY_SIZE(da850_vpif_capture_resource),
  1092. };
  1093. int __init da850_register_vpif(void)
  1094. {
  1095. return platform_device_register(&da850_vpif_dev);
  1096. }
  1097. int __init da850_register_vpif_display(struct vpif_display_config
  1098. *display_config)
  1099. {
  1100. da850_vpif_display_dev.dev.platform_data = display_config;
  1101. return platform_device_register(&da850_vpif_display_dev);
  1102. }
  1103. int __init da850_register_vpif_capture(struct vpif_capture_config
  1104. *capture_config)
  1105. {
  1106. da850_vpif_capture_dev.dev.platform_data = capture_config;
  1107. return platform_device_register(&da850_vpif_capture_dev);
  1108. }
  1109. static struct davinci_soc_info davinci_soc_info_da850 = {
  1110. .io_desc = da850_io_desc,
  1111. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  1112. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  1113. .ids = da850_ids,
  1114. .ids_num = ARRAY_SIZE(da850_ids),
  1115. .cpu_clks = da850_clks,
  1116. .psc_bases = da850_psc_bases,
  1117. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  1118. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  1119. .pinmux_pins = da850_pins,
  1120. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  1121. .intc_base = DA8XX_CP_INTC_BASE,
  1122. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  1123. .intc_irq_prios = da850_default_priorities,
  1124. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  1125. .timer_info = &da850_timer_info,
  1126. .gpio_type = GPIO_TYPE_DAVINCI,
  1127. .gpio_base = DA8XX_GPIO_BASE,
  1128. .gpio_num = 144,
  1129. .gpio_irq = IRQ_DA8XX_GPIO0,
  1130. .serial_dev = &da8xx_serial_device,
  1131. .emac_pdata = &da8xx_emac_pdata,
  1132. .sram_dma = DA8XX_SHARED_RAM_BASE,
  1133. .sram_len = SZ_128K,
  1134. };
  1135. void __init da850_init(void)
  1136. {
  1137. unsigned int v;
  1138. davinci_common_init(&davinci_soc_info_da850);
  1139. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  1140. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  1141. return;
  1142. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  1143. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  1144. return;
  1145. /*
  1146. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  1147. * This helps keeping the peripherals on this domain insulated
  1148. * from CPU frequency changes caused by DVFS. The firmware sets
  1149. * both PLL0 and PLL1 to the same frequency so, there should not
  1150. * be any noticeable change even in non-DVFS use cases.
  1151. */
  1152. da850_set_async3_src(1);
  1153. /* Unlock writing to PLL0 registers */
  1154. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1155. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1156. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1157. /* Unlock writing to PLL1 registers */
  1158. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1159. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1160. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1161. }