at91rm9200.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/system_misc.h>
  17. #include <mach/at91rm9200.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_st.h>
  20. #include <mach/cpu.h>
  21. #include "at91_aic.h"
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. #include "sam9_smc.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk udc_clk = {
  33. .name = "udc_clk",
  34. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk ohci_clk = {
  38. .name = "ohci_clk",
  39. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk ether_clk = {
  43. .name = "ether_clk",
  44. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk mmc_clk = {
  48. .name = "mci_clk",
  49. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk twi_clk = {
  53. .name = "twi_clk",
  54. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart0_clk = {
  58. .name = "usart0_clk",
  59. .pmc_mask = 1 << AT91RM9200_ID_US0,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart1_clk = {
  63. .name = "usart1_clk",
  64. .pmc_mask = 1 << AT91RM9200_ID_US1,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart2_clk = {
  68. .name = "usart2_clk",
  69. .pmc_mask = 1 << AT91RM9200_ID_US2,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart3_clk = {
  73. .name = "usart3_clk",
  74. .pmc_mask = 1 << AT91RM9200_ID_US3,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk spi_clk = {
  78. .name = "spi_clk",
  79. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk pioA_clk = {
  83. .name = "pioA_clk",
  84. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk pioB_clk = {
  88. .name = "pioB_clk",
  89. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk pioC_clk = {
  93. .name = "pioC_clk",
  94. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk pioD_clk = {
  98. .name = "pioD_clk",
  99. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ssc0_clk = {
  103. .name = "ssc0_clk",
  104. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk ssc1_clk = {
  108. .name = "ssc1_clk",
  109. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ssc2_clk = {
  113. .name = "ssc2_clk",
  114. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk tc0_clk = {
  118. .name = "tc0_clk",
  119. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk tc1_clk = {
  123. .name = "tc1_clk",
  124. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk tc2_clk = {
  128. .name = "tc2_clk",
  129. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk tc3_clk = {
  133. .name = "tc3_clk",
  134. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk tc4_clk = {
  138. .name = "tc4_clk",
  139. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk tc5_clk = {
  143. .name = "tc5_clk",
  144. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk *periph_clocks[] __initdata = {
  148. &pioA_clk,
  149. &pioB_clk,
  150. &pioC_clk,
  151. &pioD_clk,
  152. &usart0_clk,
  153. &usart1_clk,
  154. &usart2_clk,
  155. &usart3_clk,
  156. &mmc_clk,
  157. &udc_clk,
  158. &twi_clk,
  159. &spi_clk,
  160. &ssc0_clk,
  161. &ssc1_clk,
  162. &ssc2_clk,
  163. &tc0_clk,
  164. &tc1_clk,
  165. &tc2_clk,
  166. &tc3_clk,
  167. &tc4_clk,
  168. &tc5_clk,
  169. &ohci_clk,
  170. &ether_clk,
  171. // irq0 .. irq6
  172. };
  173. static struct clk_lookup periph_clocks_lookups[] = {
  174. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  175. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  176. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  177. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  178. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  179. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  180. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  181. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  182. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
  185. CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
  186. CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
  187. /* fake hclk clock */
  188. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  189. CLKDEV_CON_ID("pioA", &pioA_clk),
  190. CLKDEV_CON_ID("pioB", &pioB_clk),
  191. CLKDEV_CON_ID("pioC", &pioC_clk),
  192. CLKDEV_CON_ID("pioD", &pioD_clk),
  193. /* usart lookup table for DT entries */
  194. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  195. CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
  196. CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
  197. CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
  198. CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
  199. /* tc lookup table for DT entries */
  200. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  201. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  202. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  203. CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
  204. CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
  205. CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
  206. CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
  207. CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
  208. CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
  209. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  210. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  211. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  212. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
  213. };
  214. static struct clk_lookup usart_clocks_lookups[] = {
  215. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  216. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  217. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  218. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  219. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  220. };
  221. /*
  222. * The four programmable clocks.
  223. * You must configure pin multiplexing to bring these signals out.
  224. */
  225. static struct clk pck0 = {
  226. .name = "pck0",
  227. .pmc_mask = AT91_PMC_PCK0,
  228. .type = CLK_TYPE_PROGRAMMABLE,
  229. .id = 0,
  230. };
  231. static struct clk pck1 = {
  232. .name = "pck1",
  233. .pmc_mask = AT91_PMC_PCK1,
  234. .type = CLK_TYPE_PROGRAMMABLE,
  235. .id = 1,
  236. };
  237. static struct clk pck2 = {
  238. .name = "pck2",
  239. .pmc_mask = AT91_PMC_PCK2,
  240. .type = CLK_TYPE_PROGRAMMABLE,
  241. .id = 2,
  242. };
  243. static struct clk pck3 = {
  244. .name = "pck3",
  245. .pmc_mask = AT91_PMC_PCK3,
  246. .type = CLK_TYPE_PROGRAMMABLE,
  247. .id = 3,
  248. };
  249. static void __init at91rm9200_register_clocks(void)
  250. {
  251. int i;
  252. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  253. clk_register(periph_clocks[i]);
  254. clkdev_add_table(periph_clocks_lookups,
  255. ARRAY_SIZE(periph_clocks_lookups));
  256. clkdev_add_table(usart_clocks_lookups,
  257. ARRAY_SIZE(usart_clocks_lookups));
  258. clk_register(&pck0);
  259. clk_register(&pck1);
  260. clk_register(&pck2);
  261. clk_register(&pck3);
  262. }
  263. /* --------------------------------------------------------------------
  264. * GPIO
  265. * -------------------------------------------------------------------- */
  266. static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
  267. {
  268. .id = AT91RM9200_ID_PIOA,
  269. .regbase = AT91RM9200_BASE_PIOA,
  270. }, {
  271. .id = AT91RM9200_ID_PIOB,
  272. .regbase = AT91RM9200_BASE_PIOB,
  273. }, {
  274. .id = AT91RM9200_ID_PIOC,
  275. .regbase = AT91RM9200_BASE_PIOC,
  276. }, {
  277. .id = AT91RM9200_ID_PIOD,
  278. .regbase = AT91RM9200_BASE_PIOD,
  279. }
  280. };
  281. static void at91rm9200_idle(void)
  282. {
  283. /*
  284. * Disable the processor clock. The processor will be automatically
  285. * re-enabled by an interrupt or by a reset.
  286. */
  287. at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  288. }
  289. static void at91rm9200_restart(char mode, const char *cmd)
  290. {
  291. /*
  292. * Perform a hardware reset with the use of the Watchdog timer.
  293. */
  294. at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  295. at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
  296. }
  297. /* --------------------------------------------------------------------
  298. * AT91RM9200 processor initialization
  299. * -------------------------------------------------------------------- */
  300. static void __init at91rm9200_map_io(void)
  301. {
  302. /* Map peripherals */
  303. at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
  304. }
  305. static void __init at91rm9200_ioremap_registers(void)
  306. {
  307. at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
  308. at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
  309. }
  310. static void __init at91rm9200_initialize(void)
  311. {
  312. arm_pm_idle = at91rm9200_idle;
  313. arm_pm_restart = at91rm9200_restart;
  314. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  315. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  316. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  317. | (1 << AT91RM9200_ID_IRQ6);
  318. /* Initialize GPIO subsystem */
  319. at91_gpio_init(at91rm9200_gpio,
  320. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  321. }
  322. /* --------------------------------------------------------------------
  323. * Interrupt initialization
  324. * -------------------------------------------------------------------- */
  325. /*
  326. * The default interrupt priority levels (0 = lowest, 7 = highest).
  327. */
  328. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  329. 7, /* Advanced Interrupt Controller (FIQ) */
  330. 7, /* System Peripherals */
  331. 1, /* Parallel IO Controller A */
  332. 1, /* Parallel IO Controller B */
  333. 1, /* Parallel IO Controller C */
  334. 1, /* Parallel IO Controller D */
  335. 5, /* USART 0 */
  336. 5, /* USART 1 */
  337. 5, /* USART 2 */
  338. 5, /* USART 3 */
  339. 0, /* Multimedia Card Interface */
  340. 2, /* USB Device Port */
  341. 6, /* Two-Wire Interface */
  342. 5, /* Serial Peripheral Interface */
  343. 4, /* Serial Synchronous Controller 0 */
  344. 4, /* Serial Synchronous Controller 1 */
  345. 4, /* Serial Synchronous Controller 2 */
  346. 0, /* Timer Counter 0 */
  347. 0, /* Timer Counter 1 */
  348. 0, /* Timer Counter 2 */
  349. 0, /* Timer Counter 3 */
  350. 0, /* Timer Counter 4 */
  351. 0, /* Timer Counter 5 */
  352. 2, /* USB Host port */
  353. 3, /* Ethernet MAC */
  354. 0, /* Advanced Interrupt Controller (IRQ0) */
  355. 0, /* Advanced Interrupt Controller (IRQ1) */
  356. 0, /* Advanced Interrupt Controller (IRQ2) */
  357. 0, /* Advanced Interrupt Controller (IRQ3) */
  358. 0, /* Advanced Interrupt Controller (IRQ4) */
  359. 0, /* Advanced Interrupt Controller (IRQ5) */
  360. 0 /* Advanced Interrupt Controller (IRQ6) */
  361. };
  362. AT91_SOC_START(rm9200)
  363. .map_io = at91rm9200_map_io,
  364. .default_irq_priority = at91rm9200_default_irq_priority,
  365. .ioremap_registers = at91rm9200_ioremap_registers,
  366. .register_clocks = at91rm9200_register_clocks,
  367. .init = at91rm9200_initialize,
  368. AT91_SOC_END