bios32.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * linux/arch/arm/kernel/bios32.c
  3. *
  4. * PCI bios-type initialisation for PCI machines
  5. *
  6. * Bits taken from various places.
  7. */
  8. #include <linux/export.h>
  9. #include <linux/kernel.h>
  10. #include <linux/pci.h>
  11. #include <linux/slab.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <asm/mach-types.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/mach/pci.h>
  17. static int debug_pci;
  18. /*
  19. * We can't use pci_find_device() here since we are
  20. * called from interrupt context.
  21. */
  22. static void pcibios_bus_report_status(struct pci_bus *bus, u_int status_mask, int warn)
  23. {
  24. struct pci_dev *dev;
  25. list_for_each_entry(dev, &bus->devices, bus_list) {
  26. u16 status;
  27. /*
  28. * ignore host bridge - we handle
  29. * that separately
  30. */
  31. if (dev->bus->number == 0 && dev->devfn == 0)
  32. continue;
  33. pci_read_config_word(dev, PCI_STATUS, &status);
  34. if (status == 0xffff)
  35. continue;
  36. if ((status & status_mask) == 0)
  37. continue;
  38. /* clear the status errors */
  39. pci_write_config_word(dev, PCI_STATUS, status & status_mask);
  40. if (warn)
  41. printk("(%s: %04X) ", pci_name(dev), status);
  42. }
  43. list_for_each_entry(dev, &bus->devices, bus_list)
  44. if (dev->subordinate)
  45. pcibios_bus_report_status(dev->subordinate, status_mask, warn);
  46. }
  47. void pcibios_report_status(u_int status_mask, int warn)
  48. {
  49. struct list_head *l;
  50. list_for_each(l, &pci_root_buses) {
  51. struct pci_bus *bus = pci_bus_b(l);
  52. pcibios_bus_report_status(bus, status_mask, warn);
  53. }
  54. }
  55. /*
  56. * We don't use this to fix the device, but initialisation of it.
  57. * It's not the correct use for this, but it works.
  58. * Note that the arbiter/ISA bridge appears to be buggy, specifically in
  59. * the following area:
  60. * 1. park on CPU
  61. * 2. ISA bridge ping-pong
  62. * 3. ISA bridge master handling of target RETRY
  63. *
  64. * Bug 3 is responsible for the sound DMA grinding to a halt. We now
  65. * live with bug 2.
  66. */
  67. static void pci_fixup_83c553(struct pci_dev *dev)
  68. {
  69. /*
  70. * Set memory region to start at address 0, and enable IO
  71. */
  72. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, PCI_BASE_ADDRESS_SPACE_MEMORY);
  73. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO);
  74. dev->resource[0].end -= dev->resource[0].start;
  75. dev->resource[0].start = 0;
  76. /*
  77. * All memory requests from ISA to be channelled to PCI
  78. */
  79. pci_write_config_byte(dev, 0x48, 0xff);
  80. /*
  81. * Enable ping-pong on bus master to ISA bridge transactions.
  82. * This improves the sound DMA substantially. The fixed
  83. * priority arbiter also helps (see below).
  84. */
  85. pci_write_config_byte(dev, 0x42, 0x01);
  86. /*
  87. * Enable PCI retry
  88. */
  89. pci_write_config_byte(dev, 0x40, 0x22);
  90. /*
  91. * We used to set the arbiter to "park on last master" (bit
  92. * 1 set), but unfortunately the CyberPro does not park the
  93. * bus. We must therefore park on CPU. Unfortunately, this
  94. * may trigger yet another bug in the 553.
  95. */
  96. pci_write_config_byte(dev, 0x83, 0x02);
  97. /*
  98. * Make the ISA DMA request lowest priority, and disable
  99. * rotating priorities completely.
  100. */
  101. pci_write_config_byte(dev, 0x80, 0x11);
  102. pci_write_config_byte(dev, 0x81, 0x00);
  103. /*
  104. * Route INTA input to IRQ 11, and set IRQ11 to be level
  105. * sensitive.
  106. */
  107. pci_write_config_word(dev, 0x44, 0xb000);
  108. outb(0x08, 0x4d1);
  109. }
  110. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_83C553, pci_fixup_83c553);
  111. static void pci_fixup_unassign(struct pci_dev *dev)
  112. {
  113. dev->resource[0].end -= dev->resource[0].start;
  114. dev->resource[0].start = 0;
  115. }
  116. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND2, PCI_DEVICE_ID_WINBOND2_89C940F, pci_fixup_unassign);
  117. /*
  118. * Prevent the PCI layer from seeing the resources allocated to this device
  119. * if it is the host bridge by marking it as such. These resources are of
  120. * no consequence to the PCI layer (they are handled elsewhere).
  121. */
  122. static void pci_fixup_dec21285(struct pci_dev *dev)
  123. {
  124. int i;
  125. if (dev->devfn == 0) {
  126. dev->class &= 0xff;
  127. dev->class |= PCI_CLASS_BRIDGE_HOST << 8;
  128. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  129. dev->resource[i].start = 0;
  130. dev->resource[i].end = 0;
  131. dev->resource[i].flags = 0;
  132. }
  133. }
  134. }
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21285, pci_fixup_dec21285);
  136. /*
  137. * PCI IDE controllers use non-standard I/O port decoding, respect it.
  138. */
  139. static void pci_fixup_ide_bases(struct pci_dev *dev)
  140. {
  141. struct resource *r;
  142. int i;
  143. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  144. return;
  145. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  146. r = dev->resource + i;
  147. if ((r->start & ~0x80) == 0x374) {
  148. r->start |= 2;
  149. r->end = r->start;
  150. }
  151. }
  152. }
  153. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
  154. /*
  155. * Put the DEC21142 to sleep
  156. */
  157. static void pci_fixup_dec21142(struct pci_dev *dev)
  158. {
  159. pci_write_config_dword(dev, 0x40, 0x80000000);
  160. }
  161. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142, pci_fixup_dec21142);
  162. /*
  163. * The CY82C693 needs some rather major fixups to ensure that it does
  164. * the right thing. Idea from the Alpha people, with a few additions.
  165. *
  166. * We ensure that the IDE base registers are set to 1f0/3f4 for the
  167. * primary bus, and 170/374 for the secondary bus. Also, hide them
  168. * from the PCI subsystem view as well so we won't try to perform
  169. * our own auto-configuration on them.
  170. *
  171. * In addition, we ensure that the PCI IDE interrupts are routed to
  172. * IRQ 14 and IRQ 15 respectively.
  173. *
  174. * The above gets us to a point where the IDE on this device is
  175. * functional. However, The CY82C693U _does not work_ in bus
  176. * master mode without locking the PCI bus solid.
  177. */
  178. static void pci_fixup_cy82c693(struct pci_dev *dev)
  179. {
  180. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  181. u32 base0, base1;
  182. if (dev->class & 0x80) { /* primary */
  183. base0 = 0x1f0;
  184. base1 = 0x3f4;
  185. } else { /* secondary */
  186. base0 = 0x170;
  187. base1 = 0x374;
  188. }
  189. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  190. base0 | PCI_BASE_ADDRESS_SPACE_IO);
  191. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  192. base1 | PCI_BASE_ADDRESS_SPACE_IO);
  193. dev->resource[0].start = 0;
  194. dev->resource[0].end = 0;
  195. dev->resource[0].flags = 0;
  196. dev->resource[1].start = 0;
  197. dev->resource[1].end = 0;
  198. dev->resource[1].flags = 0;
  199. } else if (PCI_FUNC(dev->devfn) == 0) {
  200. /*
  201. * Setup IDE IRQ routing.
  202. */
  203. pci_write_config_byte(dev, 0x4b, 14);
  204. pci_write_config_byte(dev, 0x4c, 15);
  205. /*
  206. * Disable FREQACK handshake, enable USB.
  207. */
  208. pci_write_config_byte(dev, 0x4d, 0x41);
  209. /*
  210. * Enable PCI retry, and PCI post-write buffer.
  211. */
  212. pci_write_config_byte(dev, 0x44, 0x17);
  213. /*
  214. * Enable ISA master and DMA post write buffering.
  215. */
  216. pci_write_config_byte(dev, 0x45, 0x03);
  217. }
  218. }
  219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, pci_fixup_cy82c693);
  220. static void pci_fixup_it8152(struct pci_dev *dev)
  221. {
  222. int i;
  223. /* fixup for ITE 8152 devices */
  224. /* FIXME: add defines for class 0x68000 and 0x80103 */
  225. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST ||
  226. dev->class == 0x68000 ||
  227. dev->class == 0x80103) {
  228. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  229. dev->resource[i].start = 0;
  230. dev->resource[i].end = 0;
  231. dev->resource[i].flags = 0;
  232. }
  233. }
  234. }
  235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8152, pci_fixup_it8152);
  236. /*
  237. * If the bus contains any of these devices, then we must not turn on
  238. * parity checking of any kind. Currently this is CyberPro 20x0 only.
  239. */
  240. static inline int pdev_bad_for_parity(struct pci_dev *dev)
  241. {
  242. return ((dev->vendor == PCI_VENDOR_ID_INTERG &&
  243. (dev->device == PCI_DEVICE_ID_INTERG_2000 ||
  244. dev->device == PCI_DEVICE_ID_INTERG_2010)) ||
  245. (dev->vendor == PCI_VENDOR_ID_ITE &&
  246. dev->device == PCI_DEVICE_ID_ITE_8152));
  247. }
  248. /*
  249. * pcibios_fixup_bus - Called after each bus is probed,
  250. * but before its children are examined.
  251. */
  252. void pcibios_fixup_bus(struct pci_bus *bus)
  253. {
  254. struct pci_dev *dev;
  255. u16 features = PCI_COMMAND_SERR | PCI_COMMAND_PARITY | PCI_COMMAND_FAST_BACK;
  256. /*
  257. * Walk the devices on this bus, working out what we can
  258. * and can't support.
  259. */
  260. list_for_each_entry(dev, &bus->devices, bus_list) {
  261. u16 status;
  262. pci_read_config_word(dev, PCI_STATUS, &status);
  263. /*
  264. * If any device on this bus does not support fast back
  265. * to back transfers, then the bus as a whole is not able
  266. * to support them. Having fast back to back transfers
  267. * on saves us one PCI cycle per transaction.
  268. */
  269. if (!(status & PCI_STATUS_FAST_BACK))
  270. features &= ~PCI_COMMAND_FAST_BACK;
  271. if (pdev_bad_for_parity(dev))
  272. features &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  273. switch (dev->class >> 8) {
  274. case PCI_CLASS_BRIDGE_PCI:
  275. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &status);
  276. status |= PCI_BRIDGE_CTL_PARITY|PCI_BRIDGE_CTL_MASTER_ABORT;
  277. status &= ~(PCI_BRIDGE_CTL_BUS_RESET|PCI_BRIDGE_CTL_FAST_BACK);
  278. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, status);
  279. break;
  280. case PCI_CLASS_BRIDGE_CARDBUS:
  281. pci_read_config_word(dev, PCI_CB_BRIDGE_CONTROL, &status);
  282. status |= PCI_CB_BRIDGE_CTL_PARITY|PCI_CB_BRIDGE_CTL_MASTER_ABORT;
  283. pci_write_config_word(dev, PCI_CB_BRIDGE_CONTROL, status);
  284. break;
  285. }
  286. }
  287. /*
  288. * Now walk the devices again, this time setting them up.
  289. */
  290. list_for_each_entry(dev, &bus->devices, bus_list) {
  291. u16 cmd;
  292. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  293. cmd |= features;
  294. pci_write_config_word(dev, PCI_COMMAND, cmd);
  295. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
  296. L1_CACHE_BYTES >> 2);
  297. }
  298. /*
  299. * Propagate the flags to the PCI bridge.
  300. */
  301. if (bus->self && bus->self->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  302. if (features & PCI_COMMAND_FAST_BACK)
  303. bus->bridge_ctl |= PCI_BRIDGE_CTL_FAST_BACK;
  304. if (features & PCI_COMMAND_PARITY)
  305. bus->bridge_ctl |= PCI_BRIDGE_CTL_PARITY;
  306. }
  307. /*
  308. * Report what we did for this bus
  309. */
  310. printk(KERN_INFO "PCI: bus%d: Fast back to back transfers %sabled\n",
  311. bus->number, (features & PCI_COMMAND_FAST_BACK) ? "en" : "dis");
  312. }
  313. EXPORT_SYMBOL(pcibios_fixup_bus);
  314. /*
  315. * Swizzle the device pin each time we cross a bridge. If a platform does
  316. * not provide a swizzle function, we perform the standard PCI swizzling.
  317. *
  318. * The default swizzling walks up the bus tree one level at a time, applying
  319. * the standard swizzle function at each step, stopping when it finds the PCI
  320. * root bus. This will return the slot number of the bridge device on the
  321. * root bus and the interrupt pin on that device which should correspond
  322. * with the downstream device interrupt.
  323. *
  324. * Platforms may override this, in which case the slot and pin returned
  325. * depend entirely on the platform code. However, please note that the
  326. * PCI standard swizzle is implemented on plug-in cards and Cardbus based
  327. * PCI extenders, so it can not be ignored.
  328. */
  329. static u8 pcibios_swizzle(struct pci_dev *dev, u8 *pin)
  330. {
  331. struct pci_sys_data *sys = dev->sysdata;
  332. int slot, oldpin = *pin;
  333. if (sys->swizzle)
  334. slot = sys->swizzle(dev, pin);
  335. else
  336. slot = pci_common_swizzle(dev, pin);
  337. if (debug_pci)
  338. printk("PCI: %s swizzling pin %d => pin %d slot %d\n",
  339. pci_name(dev), oldpin, *pin, slot);
  340. return slot;
  341. }
  342. /*
  343. * Map a slot/pin to an IRQ.
  344. */
  345. static int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  346. {
  347. struct pci_sys_data *sys = dev->sysdata;
  348. int irq = -1;
  349. if (sys->map_irq)
  350. irq = sys->map_irq(dev, slot, pin);
  351. if (debug_pci)
  352. printk("PCI: %s mapping slot %d pin %d => irq %d\n",
  353. pci_name(dev), slot, pin, irq);
  354. return irq;
  355. }
  356. static int pcibios_init_resources(int busnr, struct pci_sys_data *sys)
  357. {
  358. int ret;
  359. struct pci_host_bridge_window *window;
  360. if (list_empty(&sys->resources)) {
  361. pci_add_resource_offset(&sys->resources,
  362. &iomem_resource, sys->mem_offset);
  363. }
  364. list_for_each_entry(window, &sys->resources, list) {
  365. if (resource_type(window->res) == IORESOURCE_IO)
  366. return 0;
  367. }
  368. sys->io_res.start = (busnr * SZ_64K) ? : pcibios_min_io;
  369. sys->io_res.end = (busnr + 1) * SZ_64K - 1;
  370. sys->io_res.flags = IORESOURCE_IO;
  371. sys->io_res.name = sys->io_res_name;
  372. sprintf(sys->io_res_name, "PCI%d I/O", busnr);
  373. ret = request_resource(&ioport_resource, &sys->io_res);
  374. if (ret) {
  375. pr_err("PCI: unable to allocate I/O port region (%d)\n", ret);
  376. return ret;
  377. }
  378. pci_add_resource_offset(&sys->resources, &sys->io_res,
  379. sys->io_offset);
  380. return 0;
  381. }
  382. static void pcibios_init_hw(struct hw_pci *hw, struct list_head *head)
  383. {
  384. struct pci_sys_data *sys = NULL;
  385. int ret;
  386. int nr, busnr;
  387. for (nr = busnr = 0; nr < hw->nr_controllers; nr++) {
  388. sys = kzalloc(sizeof(struct pci_sys_data), GFP_KERNEL);
  389. if (!sys)
  390. panic("PCI: unable to allocate sys data!");
  391. #ifdef CONFIG_PCI_DOMAINS
  392. sys->domain = hw->domain;
  393. #endif
  394. sys->busnr = busnr;
  395. sys->swizzle = hw->swizzle;
  396. sys->map_irq = hw->map_irq;
  397. INIT_LIST_HEAD(&sys->resources);
  398. if (hw->private_data)
  399. sys->private_data = hw->private_data[nr];
  400. ret = hw->setup(nr, sys);
  401. if (ret > 0) {
  402. ret = pcibios_init_resources(nr, sys);
  403. if (ret) {
  404. kfree(sys);
  405. break;
  406. }
  407. if (hw->scan)
  408. sys->bus = hw->scan(nr, sys);
  409. else
  410. sys->bus = pci_scan_root_bus(NULL, sys->busnr,
  411. hw->ops, sys, &sys->resources);
  412. if (!sys->bus)
  413. panic("PCI: unable to scan bus!");
  414. busnr = sys->bus->busn_res.end + 1;
  415. list_add(&sys->node, head);
  416. } else {
  417. kfree(sys);
  418. if (ret < 0)
  419. break;
  420. }
  421. }
  422. }
  423. void pci_common_init(struct hw_pci *hw)
  424. {
  425. struct pci_sys_data *sys;
  426. LIST_HEAD(head);
  427. pci_add_flags(PCI_REASSIGN_ALL_RSRC);
  428. if (hw->preinit)
  429. hw->preinit();
  430. pcibios_init_hw(hw, &head);
  431. if (hw->postinit)
  432. hw->postinit();
  433. pci_fixup_irqs(pcibios_swizzle, pcibios_map_irq);
  434. list_for_each_entry(sys, &head, node) {
  435. struct pci_bus *bus = sys->bus;
  436. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  437. /*
  438. * Size the bridge windows.
  439. */
  440. pci_bus_size_bridges(bus);
  441. /*
  442. * Assign resources.
  443. */
  444. pci_bus_assign_resources(bus);
  445. /*
  446. * Enable bridges
  447. */
  448. pci_enable_bridges(bus);
  449. }
  450. /*
  451. * Tell drivers about devices found.
  452. */
  453. pci_bus_add_devices(bus);
  454. }
  455. }
  456. #ifndef CONFIG_PCI_HOST_ITE8152
  457. void pcibios_set_master(struct pci_dev *dev)
  458. {
  459. /* No special bus mastering setup handling */
  460. }
  461. #endif
  462. char * __init pcibios_setup(char *str)
  463. {
  464. if (!strcmp(str, "debug")) {
  465. debug_pci = 1;
  466. return NULL;
  467. } else if (!strcmp(str, "firmware")) {
  468. pci_add_flags(PCI_PROBE_ONLY);
  469. return NULL;
  470. }
  471. return str;
  472. }
  473. /*
  474. * From arch/i386/kernel/pci-i386.c:
  475. *
  476. * We need to avoid collisions with `mirrored' VGA ports
  477. * and other strange ISA hardware, so we always want the
  478. * addresses to be allocated in the 0x000-0x0ff region
  479. * modulo 0x400.
  480. *
  481. * Why? Because some silly external IO cards only decode
  482. * the low 10 bits of the IO address. The 0x00-0xff region
  483. * is reserved for motherboard devices that decode all 16
  484. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  485. * but we want to try to avoid allocating at 0x2900-0x2bff
  486. * which might be mirrored at 0x0100-0x03ff..
  487. */
  488. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  489. resource_size_t size, resource_size_t align)
  490. {
  491. resource_size_t start = res->start;
  492. if (res->flags & IORESOURCE_IO && start & 0x300)
  493. start = (start + 0x3ff) & ~0x3ff;
  494. start = (start + align - 1) & ~(align - 1);
  495. return start;
  496. }
  497. /**
  498. * pcibios_enable_device - Enable I/O and memory.
  499. * @dev: PCI device to be enabled
  500. */
  501. int pcibios_enable_device(struct pci_dev *dev, int mask)
  502. {
  503. u16 cmd, old_cmd;
  504. int idx;
  505. struct resource *r;
  506. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  507. old_cmd = cmd;
  508. for (idx = 0; idx < 6; idx++) {
  509. /* Only set up the requested stuff */
  510. if (!(mask & (1 << idx)))
  511. continue;
  512. r = dev->resource + idx;
  513. if (!r->start && r->end) {
  514. printk(KERN_ERR "PCI: Device %s not available because"
  515. " of resource collisions\n", pci_name(dev));
  516. return -EINVAL;
  517. }
  518. if (r->flags & IORESOURCE_IO)
  519. cmd |= PCI_COMMAND_IO;
  520. if (r->flags & IORESOURCE_MEM)
  521. cmd |= PCI_COMMAND_MEMORY;
  522. }
  523. /*
  524. * Bridges (eg, cardbus bridges) need to be fully enabled
  525. */
  526. if ((dev->class >> 16) == PCI_BASE_CLASS_BRIDGE)
  527. cmd |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
  528. if (cmd != old_cmd) {
  529. printk("PCI: enabling device %s (%04x -> %04x)\n",
  530. pci_name(dev), old_cmd, cmd);
  531. pci_write_config_word(dev, PCI_COMMAND, cmd);
  532. }
  533. return 0;
  534. }
  535. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  536. enum pci_mmap_state mmap_state, int write_combine)
  537. {
  538. struct pci_sys_data *root = dev->sysdata;
  539. unsigned long phys;
  540. if (mmap_state == pci_mmap_io) {
  541. return -EINVAL;
  542. } else {
  543. phys = vma->vm_pgoff + (root->mem_offset >> PAGE_SHIFT);
  544. }
  545. /*
  546. * Mark this as IO
  547. */
  548. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  549. if (remap_pfn_range(vma, vma->vm_start, phys,
  550. vma->vm_end - vma->vm_start,
  551. vma->vm_page_prot))
  552. return -EAGAIN;
  553. return 0;
  554. }
  555. void __init pci_map_io_early(unsigned long pfn)
  556. {
  557. struct map_desc pci_io_desc = {
  558. .virtual = PCI_IO_VIRT_BASE,
  559. .type = MT_DEVICE,
  560. .length = SZ_64K,
  561. };
  562. pci_io_desc.pfn = pfn;
  563. iotable_init(&pci_io_desc, 1);
  564. }