Kconfig 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_STRNCPY_FROM_USER
  20. select GENERIC_STRNLEN_USER
  21. select HARDIRQS_SW_RESEND
  22. select HAVE_AOUT
  23. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  24. select HAVE_ARCH_KGDB
  25. select HAVE_ARCH_SECCOMP_FILTER
  26. select HAVE_ARCH_TRACEHOOK
  27. select HAVE_BPF_JIT
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_DEBUG_KMEMLEAK
  30. select HAVE_DMA_API_DEBUG
  31. select HAVE_DMA_ATTRS
  32. select HAVE_DMA_CONTIGUOUS if MMU
  33. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  34. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  35. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  36. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  37. select HAVE_GENERIC_DMA_COHERENT
  38. select HAVE_GENERIC_HARDIRQS
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_IDE if PCI || ISA || PCMCIA
  41. select HAVE_KERNEL_GZIP
  42. select HAVE_KERNEL_LZMA
  43. select HAVE_KERNEL_LZO
  44. select HAVE_KERNEL_XZ
  45. select HAVE_KPROBES if !XIP_KERNEL
  46. select HAVE_KRETPROBES if (HAVE_KPROBES)
  47. select HAVE_MEMBLOCK
  48. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  49. select HAVE_PERF_EVENTS
  50. select HAVE_REGS_AND_STACK_ACCESS_API
  51. select HAVE_SYSCALL_TRACEPOINTS
  52. select HAVE_UID16
  53. select KTIME_SCALAR
  54. select PERF_USE_VMALLOC
  55. select RTC_LIB
  56. select SYS_SUPPORTS_APM_EMULATION
  57. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  58. select MODULES_USE_ELF_REL
  59. select CLONE_BACKWARDS
  60. select OLD_SIGSUSPEND3
  61. select OLD_SIGACTION
  62. help
  63. The ARM series is a line of low-power-consumption RISC chip designs
  64. licensed by ARM Ltd and targeted at embedded applications and
  65. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  66. manufactured, but legacy ARM-based PC hardware remains popular in
  67. Europe. There is an ARM Linux project with a web page at
  68. <http://www.arm.linux.org.uk/>.
  69. config ARM_HAS_SG_CHAIN
  70. bool
  71. config NEED_SG_DMA_LENGTH
  72. bool
  73. config ARM_DMA_USE_IOMMU
  74. bool
  75. select ARM_HAS_SG_CHAIN
  76. select NEED_SG_DMA_LENGTH
  77. if ARM_DMA_USE_IOMMU
  78. config ARM_DMA_IOMMU_ALIGNMENT
  79. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  80. range 4 9
  81. default 8
  82. help
  83. DMA mapping framework by default aligns all buffers to the smallest
  84. PAGE_SIZE order which is greater than or equal to the requested buffer
  85. size. This works well for buffers up to a few hundreds kilobytes, but
  86. for larger buffers it just a waste of address space. Drivers which has
  87. relatively small addressing window (like 64Mib) might run out of
  88. virtual space with just a few allocations.
  89. With this parameter you can specify the maximum PAGE_SIZE order for
  90. DMA IOMMU buffers. Larger buffers will be aligned only to this
  91. specified order. The order is expressed as a power of two multiplied
  92. by the PAGE_SIZE.
  93. endif
  94. config HAVE_PWM
  95. bool
  96. config MIGHT_HAVE_PCI
  97. bool
  98. config SYS_SUPPORTS_APM_EMULATION
  99. bool
  100. config GENERIC_GPIO
  101. bool
  102. config HAVE_TCM
  103. bool
  104. select GENERIC_ALLOCATOR
  105. config HAVE_PROC_CPU
  106. bool
  107. config NO_IOPORT
  108. bool
  109. config EISA
  110. bool
  111. ---help---
  112. The Extended Industry Standard Architecture (EISA) bus was
  113. developed as an open alternative to the IBM MicroChannel bus.
  114. The EISA bus provided some of the features of the IBM MicroChannel
  115. bus while maintaining backward compatibility with cards made for
  116. the older ISA bus. The EISA bus saw limited use between 1988 and
  117. 1995 when it was made obsolete by the PCI bus.
  118. Say Y here if you are building a kernel for an EISA-based machine.
  119. Otherwise, say N.
  120. config SBUS
  121. bool
  122. config STACKTRACE_SUPPORT
  123. bool
  124. default y
  125. config HAVE_LATENCYTOP_SUPPORT
  126. bool
  127. depends on !SMP
  128. default y
  129. config LOCKDEP_SUPPORT
  130. bool
  131. default y
  132. config TRACE_IRQFLAGS_SUPPORT
  133. bool
  134. default y
  135. config RWSEM_GENERIC_SPINLOCK
  136. bool
  137. default y
  138. config RWSEM_XCHGADD_ALGORITHM
  139. bool
  140. config ARCH_HAS_ILOG2_U32
  141. bool
  142. config ARCH_HAS_ILOG2_U64
  143. bool
  144. config ARCH_HAS_CPUFREQ
  145. bool
  146. help
  147. Internal node to signify that the ARCH has CPUFREQ support
  148. and that the relevant menu configurations are displayed for
  149. it.
  150. config GENERIC_HWEIGHT
  151. bool
  152. default y
  153. config GENERIC_CALIBRATE_DELAY
  154. bool
  155. default y
  156. config ARCH_MAY_HAVE_PC_FDC
  157. bool
  158. config ZONE_DMA
  159. bool
  160. config NEED_DMA_MAP_STATE
  161. def_bool y
  162. config ARCH_HAS_DMA_SET_COHERENT_MASK
  163. bool
  164. config GENERIC_ISA_DMA
  165. bool
  166. config FIQ
  167. bool
  168. config NEED_RET_TO_USER
  169. bool
  170. config ARCH_MTD_XIP
  171. bool
  172. config VECTORS_BASE
  173. hex
  174. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  175. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  176. default 0x00000000
  177. help
  178. The base address of exception vectors.
  179. config ARM_PATCH_PHYS_VIRT
  180. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  181. default y
  182. depends on !XIP_KERNEL && MMU
  183. depends on !ARCH_REALVIEW || !SPARSEMEM
  184. help
  185. Patch phys-to-virt and virt-to-phys translation functions at
  186. boot and module load time according to the position of the
  187. kernel in system memory.
  188. This can only be used with non-XIP MMU kernels where the base
  189. of physical memory is at a 16MB boundary.
  190. Only disable this option if you know that you do not require
  191. this feature (eg, building a kernel for a single machine) and
  192. you need to shrink the kernel to the minimal size.
  193. config NEED_MACH_GPIO_H
  194. bool
  195. help
  196. Select this when mach/gpio.h is required to provide special
  197. definitions for this platform. The need for mach/gpio.h should
  198. be avoided when possible.
  199. config NEED_MACH_IO_H
  200. bool
  201. help
  202. Select this when mach/io.h is required to provide special
  203. definitions for this platform. The need for mach/io.h should
  204. be avoided when possible.
  205. config NEED_MACH_MEMORY_H
  206. bool
  207. help
  208. Select this when mach/memory.h is required to provide special
  209. definitions for this platform. The need for mach/memory.h should
  210. be avoided when possible.
  211. config PHYS_OFFSET
  212. hex "Physical address of main memory" if MMU
  213. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  214. default DRAM_BASE if !MMU
  215. help
  216. Please provide the physical address corresponding to the
  217. location of main memory in your system.
  218. config GENERIC_BUG
  219. def_bool y
  220. depends on BUG
  221. source "init/Kconfig"
  222. source "kernel/Kconfig.freezer"
  223. menu "System Type"
  224. config MMU
  225. bool "MMU-based Paged Memory Management Support"
  226. default y
  227. help
  228. Select if you want MMU-based virtualised addressing space
  229. support by paged memory management. If unsure, say 'Y'.
  230. #
  231. # The "ARM system type" choice list is ordered alphabetically by option
  232. # text. Please add new entries in the option alphabetic order.
  233. #
  234. choice
  235. prompt "ARM system type"
  236. default ARCH_VERSATILE if !MMU
  237. default ARCH_MULTIPLATFORM if MMU
  238. config ARCH_MULTIPLATFORM
  239. bool "Allow multiple platforms to be selected"
  240. depends on MMU
  241. select ARM_PATCH_PHYS_VIRT
  242. select AUTO_ZRELADDR
  243. select COMMON_CLK
  244. select MULTI_IRQ_HANDLER
  245. select SPARSE_IRQ
  246. select USE_OF
  247. config ARCH_INTEGRATOR
  248. bool "ARM Ltd. Integrator family"
  249. select ARCH_HAS_CPUFREQ
  250. select ARM_AMBA
  251. select COMMON_CLK
  252. select COMMON_CLK_VERSATILE
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_TCM
  255. select ICST
  256. select MULTI_IRQ_HANDLER
  257. select NEED_MACH_MEMORY_H
  258. select PLAT_VERSATILE
  259. select SPARSE_IRQ
  260. select VERSATILE_FPGA_IRQ
  261. help
  262. Support for ARM's Integrator platform.
  263. config ARCH_REALVIEW
  264. bool "ARM Ltd. RealView family"
  265. select ARCH_WANT_OPTIONAL_GPIOLIB
  266. select ARM_AMBA
  267. select ARM_TIMER_SP804
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select GPIO_PL061 if GPIOLIB
  272. select ICST
  273. select NEED_MACH_MEMORY_H
  274. select PLAT_VERSATILE
  275. select PLAT_VERSATILE_CLCD
  276. help
  277. This enables support for ARM Ltd RealView boards.
  278. config ARCH_VERSATILE
  279. bool "ARM Ltd. Versatile family"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select ARM_VIC
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select HAVE_MACH_CLKDEV
  287. select ICST
  288. select PLAT_VERSATILE
  289. select PLAT_VERSATILE_CLCD
  290. select PLAT_VERSATILE_CLOCK
  291. select VERSATILE_FPGA_IRQ
  292. help
  293. This enables support for ARM Ltd Versatile board.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select CLKDEV_LOOKUP
  298. select HAVE_CLK
  299. select IRQ_DOMAIN
  300. select NEED_MACH_GPIO_H
  301. select NEED_MACH_IO_H if PCCARD
  302. select PINCTRL
  303. select PINCTRL_AT91 if USE_OF
  304. help
  305. This enables support for systems based on Atmel
  306. AT91RM9200 and AT91SAM9* processors.
  307. config ARCH_BCM2835
  308. bool "Broadcom BCM2835 family"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select ARM_AMBA
  311. select ARM_ERRATA_411920
  312. select ARM_TIMER_SP804
  313. select CLKDEV_LOOKUP
  314. select CLKSRC_OF
  315. select COMMON_CLK
  316. select CPU_V6
  317. select GENERIC_CLOCKEVENTS
  318. select MULTI_IRQ_HANDLER
  319. select PINCTRL
  320. select PINCTRL_BCM2835
  321. select SPARSE_IRQ
  322. select USE_OF
  323. help
  324. This enables support for the Broadcom BCM2835 SoC. This SoC is
  325. use in the Raspberry Pi, and Roku 2 devices.
  326. config ARCH_CNS3XXX
  327. bool "Cavium Networks CNS3XXX family"
  328. select ARM_GIC
  329. select CPU_V6K
  330. select GENERIC_CLOCKEVENTS
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select MIGHT_HAVE_PCI
  333. select PCI_DOMAINS if PCI
  334. help
  335. Support for Cavium Networks CNS3XXX platform.
  336. config ARCH_CLPS711X
  337. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  338. select ARCH_REQUIRE_GPIOLIB
  339. select AUTO_ZRELADDR
  340. select CLKDEV_LOOKUP
  341. select COMMON_CLK
  342. select CPU_ARM720T
  343. select GENERIC_CLOCKEVENTS
  344. select MULTI_IRQ_HANDLER
  345. select NEED_MACH_MEMORY_H
  346. select SPARSE_IRQ
  347. help
  348. Support for Cirrus Logic 711x/721x/731x based boards.
  349. config ARCH_GEMINI
  350. bool "Cortina Systems Gemini"
  351. select ARCH_REQUIRE_GPIOLIB
  352. select ARCH_USES_GETTIMEOFFSET
  353. select CPU_FA526
  354. help
  355. Support for the Cortina Systems Gemini family SoCs
  356. config ARCH_SIRF
  357. bool "CSR SiRF"
  358. select ARCH_REQUIRE_GPIOLIB
  359. select AUTO_ZRELADDR
  360. select COMMON_CLK
  361. select GENERIC_CLOCKEVENTS
  362. select GENERIC_IRQ_CHIP
  363. select MIGHT_HAVE_CACHE_L2X0
  364. select NO_IOPORT
  365. select PINCTRL
  366. select PINCTRL_SIRF
  367. select USE_OF
  368. help
  369. Support for CSR SiRFprimaII/Marco/Polo platforms
  370. config ARCH_EBSA110
  371. bool "EBSA-110"
  372. select ARCH_USES_GETTIMEOFFSET
  373. select CPU_SA110
  374. select ISA
  375. select NEED_MACH_IO_H
  376. select NEED_MACH_MEMORY_H
  377. select NO_IOPORT
  378. help
  379. This is an evaluation board for the StrongARM processor available
  380. from Digital. It has limited hardware on-board, including an
  381. Ethernet interface, two PCMCIA sockets, two serial ports and a
  382. parallel port.
  383. config ARCH_EP93XX
  384. bool "EP93xx-based"
  385. select ARCH_HAS_HOLES_MEMORYMODEL
  386. select ARCH_REQUIRE_GPIOLIB
  387. select ARCH_USES_GETTIMEOFFSET
  388. select ARM_AMBA
  389. select ARM_VIC
  390. select CLKDEV_LOOKUP
  391. select CPU_ARM920T
  392. select NEED_MACH_MEMORY_H
  393. help
  394. This enables support for the Cirrus EP93xx series of CPUs.
  395. config ARCH_FOOTBRIDGE
  396. bool "FootBridge"
  397. select CPU_SA110
  398. select FOOTBRIDGE
  399. select GENERIC_CLOCKEVENTS
  400. select HAVE_IDE
  401. select NEED_MACH_IO_H if !MMU
  402. select NEED_MACH_MEMORY_H
  403. help
  404. Support for systems based on the DC21285 companion chip
  405. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  406. config ARCH_MXS
  407. bool "Freescale MXS-based"
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select COMMON_CLK
  412. select GENERIC_CLOCKEVENTS
  413. select HAVE_CLK_PREPARE
  414. select MULTI_IRQ_HANDLER
  415. select PINCTRL
  416. select SPARSE_IRQ
  417. select USE_OF
  418. help
  419. Support for Freescale MXS-based family of processors
  420. config ARCH_NETX
  421. bool "Hilscher NetX based"
  422. select ARM_VIC
  423. select CLKSRC_MMIO
  424. select CPU_ARM926T
  425. select GENERIC_CLOCKEVENTS
  426. help
  427. This enables support for systems based on the Hilscher NetX Soc
  428. config ARCH_H720X
  429. bool "Hynix HMS720x-based"
  430. select ARCH_USES_GETTIMEOFFSET
  431. select CPU_ARM720T
  432. select ISA_DMA_API
  433. help
  434. This enables support for systems based on the Hynix HMS720x
  435. config ARCH_IOP13XX
  436. bool "IOP13xx-based"
  437. depends on MMU
  438. select ARCH_SUPPORTS_MSI
  439. select CPU_XSC3
  440. select NEED_MACH_MEMORY_H
  441. select NEED_RET_TO_USER
  442. select PCI
  443. select PLAT_IOP
  444. select VMSPLIT_1G
  445. help
  446. Support for Intel's IOP13XX (XScale) family of processors.
  447. config ARCH_IOP32X
  448. bool "IOP32x-based"
  449. depends on MMU
  450. select ARCH_REQUIRE_GPIOLIB
  451. select CPU_XSCALE
  452. select NEED_MACH_GPIO_H
  453. select NEED_RET_TO_USER
  454. select PCI
  455. select PLAT_IOP
  456. help
  457. Support for Intel's 80219 and IOP32X (XScale) family of
  458. processors.
  459. config ARCH_IOP33X
  460. bool "IOP33x-based"
  461. depends on MMU
  462. select ARCH_REQUIRE_GPIOLIB
  463. select CPU_XSCALE
  464. select NEED_MACH_GPIO_H
  465. select NEED_RET_TO_USER
  466. select PCI
  467. select PLAT_IOP
  468. help
  469. Support for Intel's IOP33X (XScale) family of processors.
  470. config ARCH_IXP4XX
  471. bool "IXP4xx-based"
  472. depends on MMU
  473. select ARCH_HAS_DMA_SET_COHERENT_MASK
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CLKSRC_MMIO
  476. select CPU_XSCALE
  477. select DMABOUNCE if PCI
  478. select GENERIC_CLOCKEVENTS
  479. select MIGHT_HAVE_PCI
  480. select NEED_MACH_IO_H
  481. select USB_EHCI_BIG_ENDIAN_MMIO
  482. select USB_EHCI_BIG_ENDIAN_DESC
  483. help
  484. Support for Intel's IXP4XX (XScale) family of processors.
  485. config ARCH_DOVE
  486. bool "Marvell Dove"
  487. select ARCH_REQUIRE_GPIOLIB
  488. select CPU_V7
  489. select GENERIC_CLOCKEVENTS
  490. select MIGHT_HAVE_PCI
  491. select PINCTRL
  492. select PINCTRL_DOVE
  493. select PLAT_ORION_LEGACY
  494. select USB_ARCH_HAS_EHCI
  495. help
  496. Support for the Marvell Dove SoC 88AP510
  497. config ARCH_KIRKWOOD
  498. bool "Marvell Kirkwood"
  499. select ARCH_REQUIRE_GPIOLIB
  500. select CPU_FEROCEON
  501. select GENERIC_CLOCKEVENTS
  502. select PCI
  503. select PCI_QUIRKS
  504. select PINCTRL
  505. select PINCTRL_KIRKWOOD
  506. select PLAT_ORION_LEGACY
  507. help
  508. Support for the following Marvell Kirkwood series SoCs:
  509. 88F6180, 88F6192 and 88F6281.
  510. config ARCH_MV78XX0
  511. bool "Marvell MV78xx0"
  512. select ARCH_REQUIRE_GPIOLIB
  513. select CPU_FEROCEON
  514. select GENERIC_CLOCKEVENTS
  515. select PCI
  516. select PLAT_ORION_LEGACY
  517. help
  518. Support for the following Marvell MV78xx0 series SoCs:
  519. MV781x0, MV782x0.
  520. config ARCH_ORION5X
  521. bool "Marvell Orion"
  522. depends on MMU
  523. select ARCH_REQUIRE_GPIOLIB
  524. select CPU_FEROCEON
  525. select GENERIC_CLOCKEVENTS
  526. select PCI
  527. select PLAT_ORION_LEGACY
  528. help
  529. Support for the following Marvell Orion 5x series SoCs:
  530. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  531. Orion-2 (5281), Orion-1-90 (6183).
  532. config ARCH_MMP
  533. bool "Marvell PXA168/910/MMP2"
  534. depends on MMU
  535. select ARCH_REQUIRE_GPIOLIB
  536. select CLKDEV_LOOKUP
  537. select GENERIC_ALLOCATOR
  538. select GENERIC_CLOCKEVENTS
  539. select GPIO_PXA
  540. select IRQ_DOMAIN
  541. select NEED_MACH_GPIO_H
  542. select PINCTRL
  543. select PLAT_PXA
  544. select SPARSE_IRQ
  545. help
  546. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  547. config ARCH_KS8695
  548. bool "Micrel/Kendin KS8695"
  549. select ARCH_REQUIRE_GPIOLIB
  550. select CLKSRC_MMIO
  551. select CPU_ARM922T
  552. select GENERIC_CLOCKEVENTS
  553. select NEED_MACH_MEMORY_H
  554. help
  555. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  556. System-on-Chip devices.
  557. config ARCH_W90X900
  558. bool "Nuvoton W90X900 CPU"
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_MMIO
  562. select CPU_ARM926T
  563. select GENERIC_CLOCKEVENTS
  564. help
  565. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  566. At present, the w90x900 has been renamed nuc900, regarding
  567. the ARM series product line, you can login the following
  568. link address to know more.
  569. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  570. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  571. config ARCH_LPC32XX
  572. bool "NXP LPC32XX"
  573. select ARCH_REQUIRE_GPIOLIB
  574. select ARM_AMBA
  575. select CLKDEV_LOOKUP
  576. select CLKSRC_MMIO
  577. select CPU_ARM926T
  578. select GENERIC_CLOCKEVENTS
  579. select HAVE_IDE
  580. select HAVE_PWM
  581. select USB_ARCH_HAS_OHCI
  582. select USE_OF
  583. help
  584. Support for the NXP LPC32XX family of processors
  585. config ARCH_TEGRA
  586. bool "NVIDIA Tegra"
  587. select ARCH_HAS_CPUFREQ
  588. select ARCH_REQUIRE_GPIOLIB
  589. select CLKDEV_LOOKUP
  590. select CLKSRC_MMIO
  591. select CLKSRC_OF
  592. select COMMON_CLK
  593. select GENERIC_CLOCKEVENTS
  594. select HAVE_CLK
  595. select HAVE_SMP
  596. select MIGHT_HAVE_CACHE_L2X0
  597. select SPARSE_IRQ
  598. select USE_OF
  599. help
  600. This enables support for NVIDIA Tegra based systems (Tegra APX,
  601. Tegra 6xx and Tegra 2 series).
  602. config ARCH_PXA
  603. bool "PXA2xx/PXA3xx-based"
  604. depends on MMU
  605. select ARCH_HAS_CPUFREQ
  606. select ARCH_MTD_XIP
  607. select ARCH_REQUIRE_GPIOLIB
  608. select ARM_CPU_SUSPEND if PM
  609. select AUTO_ZRELADDR
  610. select CLKDEV_LOOKUP
  611. select CLKSRC_MMIO
  612. select GENERIC_CLOCKEVENTS
  613. select GPIO_PXA
  614. select HAVE_IDE
  615. select MULTI_IRQ_HANDLER
  616. select NEED_MACH_GPIO_H
  617. select PLAT_PXA
  618. select SPARSE_IRQ
  619. help
  620. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  621. config ARCH_MSM
  622. bool "Qualcomm MSM"
  623. select ARCH_REQUIRE_GPIOLIB
  624. select CLKDEV_LOOKUP
  625. select GENERIC_CLOCKEVENTS
  626. select HAVE_CLK
  627. help
  628. Support for Qualcomm MSM/QSD based systems. This runs on the
  629. apps processor of the MSM/QSD and depends on a shared memory
  630. interface to the modem processor which runs the baseband
  631. stack and controls some vital subsystems
  632. (clock and power control, etc).
  633. config ARCH_SHMOBILE
  634. bool "Renesas SH-Mobile / R-Mobile"
  635. select CLKDEV_LOOKUP
  636. select GENERIC_CLOCKEVENTS
  637. select HAVE_CLK
  638. select HAVE_MACH_CLKDEV
  639. select HAVE_SMP
  640. select MIGHT_HAVE_CACHE_L2X0
  641. select MULTI_IRQ_HANDLER
  642. select NEED_MACH_MEMORY_H
  643. select NO_IOPORT
  644. select PINCTRL
  645. select PM_GENERIC_DOMAINS if PM
  646. select SPARSE_IRQ
  647. help
  648. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  649. config ARCH_RPC
  650. bool "RiscPC"
  651. select ARCH_ACORN
  652. select ARCH_MAY_HAVE_PC_FDC
  653. select ARCH_SPARSEMEM_ENABLE
  654. select ARCH_USES_GETTIMEOFFSET
  655. select FIQ
  656. select HAVE_IDE
  657. select HAVE_PATA_PLATFORM
  658. select ISA_DMA_API
  659. select NEED_MACH_IO_H
  660. select NEED_MACH_MEMORY_H
  661. select NO_IOPORT
  662. select VIRT_TO_BUS
  663. help
  664. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  665. CD-ROM interface, serial and parallel port, and the floppy drive.
  666. config ARCH_SA1100
  667. bool "SA1100-based"
  668. select ARCH_HAS_CPUFREQ
  669. select ARCH_MTD_XIP
  670. select ARCH_REQUIRE_GPIOLIB
  671. select ARCH_SPARSEMEM_ENABLE
  672. select CLKDEV_LOOKUP
  673. select CLKSRC_MMIO
  674. select CPU_FREQ
  675. select CPU_SA1100
  676. select GENERIC_CLOCKEVENTS
  677. select HAVE_IDE
  678. select ISA
  679. select NEED_MACH_GPIO_H
  680. select NEED_MACH_MEMORY_H
  681. select SPARSE_IRQ
  682. help
  683. Support for StrongARM 11x0 based boards.
  684. config ARCH_S3C24XX
  685. bool "Samsung S3C24XX SoCs"
  686. select ARCH_HAS_CPUFREQ
  687. select ARCH_USES_GETTIMEOFFSET
  688. select CLKDEV_LOOKUP
  689. select HAVE_CLK
  690. select HAVE_S3C2410_I2C if I2C
  691. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  692. select HAVE_S3C_RTC if RTC_CLASS
  693. select NEED_MACH_GPIO_H
  694. select NEED_MACH_IO_H
  695. help
  696. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  697. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  698. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  699. Samsung SMDK2410 development board (and derivatives).
  700. config ARCH_S3C64XX
  701. bool "Samsung S3C64XX"
  702. select ARCH_HAS_CPUFREQ
  703. select ARCH_REQUIRE_GPIOLIB
  704. select ARCH_USES_GETTIMEOFFSET
  705. select ARM_VIC
  706. select CLKDEV_LOOKUP
  707. select CPU_V6
  708. select HAVE_CLK
  709. select HAVE_S3C2410_I2C if I2C
  710. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  711. select HAVE_TCM
  712. select NEED_MACH_GPIO_H
  713. select NO_IOPORT
  714. select PLAT_SAMSUNG
  715. select S3C_DEV_NAND
  716. select S3C_GPIO_TRACK
  717. select SAMSUNG_CLKSRC
  718. select SAMSUNG_GPIOLIB_4BIT
  719. select SAMSUNG_IRQ_VIC_TIMER
  720. select USB_ARCH_HAS_OHCI
  721. help
  722. Samsung S3C64XX series based systems
  723. config ARCH_S5P64X0
  724. bool "Samsung S5P6440 S5P6450"
  725. select CLKDEV_LOOKUP
  726. select CLKSRC_MMIO
  727. select CPU_V6
  728. select GENERIC_CLOCKEVENTS
  729. select HAVE_CLK
  730. select HAVE_S3C2410_I2C if I2C
  731. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  732. select HAVE_S3C_RTC if RTC_CLASS
  733. select NEED_MACH_GPIO_H
  734. help
  735. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  736. SMDK6450.
  737. config ARCH_S5PC100
  738. bool "Samsung S5PC100"
  739. select ARCH_USES_GETTIMEOFFSET
  740. select CLKDEV_LOOKUP
  741. select CPU_V7
  742. select HAVE_CLK
  743. select HAVE_S3C2410_I2C if I2C
  744. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  745. select HAVE_S3C_RTC if RTC_CLASS
  746. select NEED_MACH_GPIO_H
  747. help
  748. Samsung S5PC100 series based systems
  749. config ARCH_S5PV210
  750. bool "Samsung S5PV210/S5PC110"
  751. select ARCH_HAS_CPUFREQ
  752. select ARCH_HAS_HOLES_MEMORYMODEL
  753. select ARCH_SPARSEMEM_ENABLE
  754. select CLKDEV_LOOKUP
  755. select CLKSRC_MMIO
  756. select CPU_V7
  757. select GENERIC_CLOCKEVENTS
  758. select HAVE_CLK
  759. select HAVE_S3C2410_I2C if I2C
  760. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  761. select HAVE_S3C_RTC if RTC_CLASS
  762. select NEED_MACH_GPIO_H
  763. select NEED_MACH_MEMORY_H
  764. help
  765. Samsung S5PV210/S5PC110 series based systems
  766. config ARCH_EXYNOS
  767. bool "Samsung EXYNOS"
  768. select ARCH_HAS_CPUFREQ
  769. select ARCH_HAS_HOLES_MEMORYMODEL
  770. select ARCH_SPARSEMEM_ENABLE
  771. select CLKDEV_LOOKUP
  772. select CPU_V7
  773. select GENERIC_CLOCKEVENTS
  774. select HAVE_CLK
  775. select HAVE_S3C2410_I2C if I2C
  776. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  777. select HAVE_S3C_RTC if RTC_CLASS
  778. select NEED_MACH_GPIO_H
  779. select NEED_MACH_MEMORY_H
  780. help
  781. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  782. config ARCH_SHARK
  783. bool "Shark"
  784. select ARCH_USES_GETTIMEOFFSET
  785. select CPU_SA110
  786. select ISA
  787. select ISA_DMA
  788. select NEED_MACH_MEMORY_H
  789. select PCI
  790. select VIRT_TO_BUS
  791. select ZONE_DMA
  792. help
  793. Support for the StrongARM based Digital DNARD machine, also known
  794. as "Shark" (<http://www.shark-linux.de/shark.html>).
  795. config ARCH_U300
  796. bool "ST-Ericsson U300 Series"
  797. depends on MMU
  798. select ARCH_REQUIRE_GPIOLIB
  799. select ARM_AMBA
  800. select ARM_PATCH_PHYS_VIRT
  801. select ARM_VIC
  802. select CLKDEV_LOOKUP
  803. select CLKSRC_MMIO
  804. select COMMON_CLK
  805. select CPU_ARM926T
  806. select GENERIC_CLOCKEVENTS
  807. select HAVE_TCM
  808. select SPARSE_IRQ
  809. help
  810. Support for ST-Ericsson U300 series mobile platforms.
  811. config ARCH_U8500
  812. bool "ST-Ericsson U8500 Series"
  813. depends on MMU
  814. select ARCH_HAS_CPUFREQ
  815. select ARCH_REQUIRE_GPIOLIB
  816. select ARM_AMBA
  817. select CLKDEV_LOOKUP
  818. select CPU_V7
  819. select GENERIC_CLOCKEVENTS
  820. select HAVE_SMP
  821. select MIGHT_HAVE_CACHE_L2X0
  822. select SPARSE_IRQ
  823. help
  824. Support for ST-Ericsson's Ux500 architecture
  825. config ARCH_NOMADIK
  826. bool "STMicroelectronics Nomadik"
  827. select ARCH_REQUIRE_GPIOLIB
  828. select ARM_AMBA
  829. select ARM_VIC
  830. select CLKSRC_NOMADIK_MTU
  831. select COMMON_CLK
  832. select CPU_ARM926T
  833. select GENERIC_CLOCKEVENTS
  834. select MIGHT_HAVE_CACHE_L2X0
  835. select USE_OF
  836. select PINCTRL
  837. select PINCTRL_STN8815
  838. select SPARSE_IRQ
  839. help
  840. Support for the Nomadik platform by ST-Ericsson
  841. config PLAT_SPEAR
  842. bool "ST SPEAr"
  843. select ARCH_HAS_CPUFREQ
  844. select ARCH_REQUIRE_GPIOLIB
  845. select ARM_AMBA
  846. select CLKDEV_LOOKUP
  847. select CLKSRC_MMIO
  848. select COMMON_CLK
  849. select GENERIC_CLOCKEVENTS
  850. select HAVE_CLK
  851. help
  852. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  853. config ARCH_DAVINCI
  854. bool "TI DaVinci"
  855. select ARCH_HAS_HOLES_MEMORYMODEL
  856. select ARCH_REQUIRE_GPIOLIB
  857. select CLKDEV_LOOKUP
  858. select GENERIC_ALLOCATOR
  859. select GENERIC_CLOCKEVENTS
  860. select GENERIC_IRQ_CHIP
  861. select HAVE_IDE
  862. select NEED_MACH_GPIO_H
  863. select USE_OF
  864. select ZONE_DMA
  865. help
  866. Support for TI's DaVinci platform.
  867. config ARCH_OMAP1
  868. bool "TI OMAP1"
  869. depends on MMU
  870. select ARCH_HAS_CPUFREQ
  871. select ARCH_HAS_HOLES_MEMORYMODEL
  872. select ARCH_OMAP
  873. select ARCH_REQUIRE_GPIOLIB
  874. select CLKDEV_LOOKUP
  875. select CLKSRC_MMIO
  876. select GENERIC_CLOCKEVENTS
  877. select GENERIC_IRQ_CHIP
  878. select HAVE_CLK
  879. select HAVE_IDE
  880. select IRQ_DOMAIN
  881. select NEED_MACH_IO_H if PCCARD
  882. select NEED_MACH_MEMORY_H
  883. help
  884. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  885. endchoice
  886. menu "Multiple platform selection"
  887. depends on ARCH_MULTIPLATFORM
  888. comment "CPU Core family selection"
  889. config ARCH_MULTI_V4
  890. bool "ARMv4 based platforms (FA526, StrongARM)"
  891. depends on !ARCH_MULTI_V6_V7
  892. select ARCH_MULTI_V4_V5
  893. config ARCH_MULTI_V4T
  894. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  895. depends on !ARCH_MULTI_V6_V7
  896. select ARCH_MULTI_V4_V5
  897. config ARCH_MULTI_V5
  898. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  899. depends on !ARCH_MULTI_V6_V7
  900. select ARCH_MULTI_V4_V5
  901. config ARCH_MULTI_V4_V5
  902. bool
  903. config ARCH_MULTI_V6
  904. bool "ARMv6 based platforms (ARM11)"
  905. select ARCH_MULTI_V6_V7
  906. select CPU_V6
  907. config ARCH_MULTI_V7
  908. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  909. default y
  910. select ARCH_MULTI_V6_V7
  911. select ARCH_VEXPRESS
  912. select CPU_V7
  913. config ARCH_MULTI_V6_V7
  914. bool
  915. config ARCH_MULTI_CPU_AUTO
  916. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  917. select ARCH_MULTI_V5
  918. endmenu
  919. #
  920. # This is sorted alphabetically by mach-* pathname. However, plat-*
  921. # Kconfigs may be included either alphabetically (according to the
  922. # plat- suffix) or along side the corresponding mach-* source.
  923. #
  924. source "arch/arm/mach-mvebu/Kconfig"
  925. source "arch/arm/mach-at91/Kconfig"
  926. source "arch/arm/mach-bcm/Kconfig"
  927. source "arch/arm/mach-clps711x/Kconfig"
  928. source "arch/arm/mach-cns3xxx/Kconfig"
  929. source "arch/arm/mach-davinci/Kconfig"
  930. source "arch/arm/mach-dove/Kconfig"
  931. source "arch/arm/mach-ep93xx/Kconfig"
  932. source "arch/arm/mach-footbridge/Kconfig"
  933. source "arch/arm/mach-gemini/Kconfig"
  934. source "arch/arm/mach-h720x/Kconfig"
  935. source "arch/arm/mach-highbank/Kconfig"
  936. source "arch/arm/mach-integrator/Kconfig"
  937. source "arch/arm/mach-iop32x/Kconfig"
  938. source "arch/arm/mach-iop33x/Kconfig"
  939. source "arch/arm/mach-iop13xx/Kconfig"
  940. source "arch/arm/mach-ixp4xx/Kconfig"
  941. source "arch/arm/mach-kirkwood/Kconfig"
  942. source "arch/arm/mach-ks8695/Kconfig"
  943. source "arch/arm/mach-msm/Kconfig"
  944. source "arch/arm/mach-mv78xx0/Kconfig"
  945. source "arch/arm/mach-imx/Kconfig"
  946. source "arch/arm/mach-mxs/Kconfig"
  947. source "arch/arm/mach-netx/Kconfig"
  948. source "arch/arm/mach-nomadik/Kconfig"
  949. source "arch/arm/plat-omap/Kconfig"
  950. source "arch/arm/mach-omap1/Kconfig"
  951. source "arch/arm/mach-omap2/Kconfig"
  952. source "arch/arm/mach-orion5x/Kconfig"
  953. source "arch/arm/mach-picoxcell/Kconfig"
  954. source "arch/arm/mach-pxa/Kconfig"
  955. source "arch/arm/plat-pxa/Kconfig"
  956. source "arch/arm/mach-mmp/Kconfig"
  957. source "arch/arm/mach-realview/Kconfig"
  958. source "arch/arm/mach-sa1100/Kconfig"
  959. source "arch/arm/plat-samsung/Kconfig"
  960. source "arch/arm/mach-socfpga/Kconfig"
  961. source "arch/arm/plat-spear/Kconfig"
  962. source "arch/arm/mach-s3c24xx/Kconfig"
  963. if ARCH_S3C64XX
  964. source "arch/arm/mach-s3c64xx/Kconfig"
  965. endif
  966. source "arch/arm/mach-s5p64x0/Kconfig"
  967. source "arch/arm/mach-s5pc100/Kconfig"
  968. source "arch/arm/mach-s5pv210/Kconfig"
  969. source "arch/arm/mach-exynos/Kconfig"
  970. source "arch/arm/mach-shmobile/Kconfig"
  971. source "arch/arm/mach-sunxi/Kconfig"
  972. source "arch/arm/mach-prima2/Kconfig"
  973. source "arch/arm/mach-tegra/Kconfig"
  974. source "arch/arm/mach-u300/Kconfig"
  975. source "arch/arm/mach-ux500/Kconfig"
  976. source "arch/arm/mach-versatile/Kconfig"
  977. source "arch/arm/mach-vexpress/Kconfig"
  978. source "arch/arm/plat-versatile/Kconfig"
  979. source "arch/arm/mach-virt/Kconfig"
  980. source "arch/arm/mach-vt8500/Kconfig"
  981. source "arch/arm/mach-w90x900/Kconfig"
  982. source "arch/arm/mach-zynq/Kconfig"
  983. # Definitions to make life easier
  984. config ARCH_ACORN
  985. bool
  986. config PLAT_IOP
  987. bool
  988. select GENERIC_CLOCKEVENTS
  989. config PLAT_ORION
  990. bool
  991. select CLKSRC_MMIO
  992. select COMMON_CLK
  993. select GENERIC_IRQ_CHIP
  994. select IRQ_DOMAIN
  995. config PLAT_ORION_LEGACY
  996. bool
  997. select PLAT_ORION
  998. config PLAT_PXA
  999. bool
  1000. config PLAT_VERSATILE
  1001. bool
  1002. config ARM_TIMER_SP804
  1003. bool
  1004. select CLKSRC_MMIO
  1005. select HAVE_SCHED_CLOCK
  1006. source arch/arm/mm/Kconfig
  1007. config ARM_NR_BANKS
  1008. int
  1009. default 16 if ARCH_EP93XX
  1010. default 8
  1011. config IWMMXT
  1012. bool "Enable iWMMXt support" if !CPU_PJ4
  1013. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1014. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  1015. help
  1016. Enable support for iWMMXt context switching at run time if
  1017. running on a CPU that supports it.
  1018. config XSCALE_PMU
  1019. bool
  1020. depends on CPU_XSCALE
  1021. default y
  1022. config MULTI_IRQ_HANDLER
  1023. bool
  1024. help
  1025. Allow each machine to specify it's own IRQ handler at run time.
  1026. if !MMU
  1027. source "arch/arm/Kconfig-nommu"
  1028. endif
  1029. config ARM_ERRATA_326103
  1030. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1031. depends on CPU_V6
  1032. help
  1033. Executing a SWP instruction to read-only memory does not set bit 11
  1034. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1035. treat the access as a read, preventing a COW from occurring and
  1036. causing the faulting task to livelock.
  1037. config ARM_ERRATA_411920
  1038. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1039. depends on CPU_V6 || CPU_V6K
  1040. help
  1041. Invalidation of the Instruction Cache operation can
  1042. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1043. It does not affect the MPCore. This option enables the ARM Ltd.
  1044. recommended workaround.
  1045. config ARM_ERRATA_430973
  1046. bool "ARM errata: Stale prediction on replaced interworking branch"
  1047. depends on CPU_V7
  1048. help
  1049. This option enables the workaround for the 430973 Cortex-A8
  1050. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1051. interworking branch is replaced with another code sequence at the
  1052. same virtual address, whether due to self-modifying code or virtual
  1053. to physical address re-mapping, Cortex-A8 does not recover from the
  1054. stale interworking branch prediction. This results in Cortex-A8
  1055. executing the new code sequence in the incorrect ARM or Thumb state.
  1056. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1057. and also flushes the branch target cache at every context switch.
  1058. Note that setting specific bits in the ACTLR register may not be
  1059. available in non-secure mode.
  1060. config ARM_ERRATA_458693
  1061. bool "ARM errata: Processor deadlock when a false hazard is created"
  1062. depends on CPU_V7
  1063. depends on !ARCH_MULTIPLATFORM
  1064. help
  1065. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1066. erratum. For very specific sequences of memory operations, it is
  1067. possible for a hazard condition intended for a cache line to instead
  1068. be incorrectly associated with a different cache line. This false
  1069. hazard might then cause a processor deadlock. The workaround enables
  1070. the L1 caching of the NEON accesses and disables the PLD instruction
  1071. in the ACTLR register. Note that setting specific bits in the ACTLR
  1072. register may not be available in non-secure mode.
  1073. config ARM_ERRATA_460075
  1074. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1075. depends on CPU_V7
  1076. depends on !ARCH_MULTIPLATFORM
  1077. help
  1078. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1079. erratum. Any asynchronous access to the L2 cache may encounter a
  1080. situation in which recent store transactions to the L2 cache are lost
  1081. and overwritten with stale memory contents from external memory. The
  1082. workaround disables the write-allocate mode for the L2 cache via the
  1083. ACTLR register. Note that setting specific bits in the ACTLR register
  1084. may not be available in non-secure mode.
  1085. config ARM_ERRATA_742230
  1086. bool "ARM errata: DMB operation may be faulty"
  1087. depends on CPU_V7 && SMP
  1088. depends on !ARCH_MULTIPLATFORM
  1089. help
  1090. This option enables the workaround for the 742230 Cortex-A9
  1091. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1092. between two write operations may not ensure the correct visibility
  1093. ordering of the two writes. This workaround sets a specific bit in
  1094. the diagnostic register of the Cortex-A9 which causes the DMB
  1095. instruction to behave as a DSB, ensuring the correct behaviour of
  1096. the two writes.
  1097. config ARM_ERRATA_742231
  1098. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1099. depends on CPU_V7 && SMP
  1100. depends on !ARCH_MULTIPLATFORM
  1101. help
  1102. This option enables the workaround for the 742231 Cortex-A9
  1103. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1104. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1105. accessing some data located in the same cache line, may get corrupted
  1106. data due to bad handling of the address hazard when the line gets
  1107. replaced from one of the CPUs at the same time as another CPU is
  1108. accessing it. This workaround sets specific bits in the diagnostic
  1109. register of the Cortex-A9 which reduces the linefill issuing
  1110. capabilities of the processor.
  1111. config PL310_ERRATA_588369
  1112. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1113. depends on CACHE_L2X0
  1114. help
  1115. The PL310 L2 cache controller implements three types of Clean &
  1116. Invalidate maintenance operations: by Physical Address
  1117. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1118. They are architecturally defined to behave as the execution of a
  1119. clean operation followed immediately by an invalidate operation,
  1120. both performing to the same memory location. This functionality
  1121. is not correctly implemented in PL310 as clean lines are not
  1122. invalidated as a result of these operations.
  1123. config ARM_ERRATA_720789
  1124. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1125. depends on CPU_V7
  1126. help
  1127. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1128. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1129. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1130. As a consequence of this erratum, some TLB entries which should be
  1131. invalidated are not, resulting in an incoherency in the system page
  1132. tables. The workaround changes the TLB flushing routines to invalidate
  1133. entries regardless of the ASID.
  1134. config PL310_ERRATA_727915
  1135. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1136. depends on CACHE_L2X0
  1137. help
  1138. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1139. operation (offset 0x7FC). This operation runs in background so that
  1140. PL310 can handle normal accesses while it is in progress. Under very
  1141. rare circumstances, due to this erratum, write data can be lost when
  1142. PL310 treats a cacheable write transaction during a Clean &
  1143. Invalidate by Way operation.
  1144. config ARM_ERRATA_743622
  1145. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1146. depends on CPU_V7
  1147. depends on !ARCH_MULTIPLATFORM
  1148. help
  1149. This option enables the workaround for the 743622 Cortex-A9
  1150. (r2p*) erratum. Under very rare conditions, a faulty
  1151. optimisation in the Cortex-A9 Store Buffer may lead to data
  1152. corruption. This workaround sets a specific bit in the diagnostic
  1153. register of the Cortex-A9 which disables the Store Buffer
  1154. optimisation, preventing the defect from occurring. This has no
  1155. visible impact on the overall performance or power consumption of the
  1156. processor.
  1157. config ARM_ERRATA_751472
  1158. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1159. depends on CPU_V7
  1160. depends on !ARCH_MULTIPLATFORM
  1161. help
  1162. This option enables the workaround for the 751472 Cortex-A9 (prior
  1163. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1164. completion of a following broadcasted operation if the second
  1165. operation is received by a CPU before the ICIALLUIS has completed,
  1166. potentially leading to corrupted entries in the cache or TLB.
  1167. config PL310_ERRATA_753970
  1168. bool "PL310 errata: cache sync operation may be faulty"
  1169. depends on CACHE_PL310
  1170. help
  1171. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1172. Under some condition the effect of cache sync operation on
  1173. the store buffer still remains when the operation completes.
  1174. This means that the store buffer is always asked to drain and
  1175. this prevents it from merging any further writes. The workaround
  1176. is to replace the normal offset of cache sync operation (0x730)
  1177. by another offset targeting an unmapped PL310 register 0x740.
  1178. This has the same effect as the cache sync operation: store buffer
  1179. drain and waiting for all buffers empty.
  1180. config ARM_ERRATA_754322
  1181. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1182. depends on CPU_V7
  1183. help
  1184. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1185. r3p*) erratum. A speculative memory access may cause a page table walk
  1186. which starts prior to an ASID switch but completes afterwards. This
  1187. can populate the micro-TLB with a stale entry which may be hit with
  1188. the new ASID. This workaround places two dsb instructions in the mm
  1189. switching code so that no page table walks can cross the ASID switch.
  1190. config ARM_ERRATA_754327
  1191. bool "ARM errata: no automatic Store Buffer drain"
  1192. depends on CPU_V7 && SMP
  1193. help
  1194. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1195. r2p0) erratum. The Store Buffer does not have any automatic draining
  1196. mechanism and therefore a livelock may occur if an external agent
  1197. continuously polls a memory location waiting to observe an update.
  1198. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1199. written polling loops from denying visibility of updates to memory.
  1200. config ARM_ERRATA_364296
  1201. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1202. depends on CPU_V6 && !SMP
  1203. help
  1204. This options enables the workaround for the 364296 ARM1136
  1205. r0p2 erratum (possible cache data corruption with
  1206. hit-under-miss enabled). It sets the undocumented bit 31 in
  1207. the auxiliary control register and the FI bit in the control
  1208. register, thus disabling hit-under-miss without putting the
  1209. processor into full low interrupt latency mode. ARM11MPCore
  1210. is not affected.
  1211. config ARM_ERRATA_764369
  1212. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1213. depends on CPU_V7 && SMP
  1214. help
  1215. This option enables the workaround for erratum 764369
  1216. affecting Cortex-A9 MPCore with two or more processors (all
  1217. current revisions). Under certain timing circumstances, a data
  1218. cache line maintenance operation by MVA targeting an Inner
  1219. Shareable memory region may fail to proceed up to either the
  1220. Point of Coherency or to the Point of Unification of the
  1221. system. This workaround adds a DSB instruction before the
  1222. relevant cache maintenance functions and sets a specific bit
  1223. in the diagnostic control register of the SCU.
  1224. config PL310_ERRATA_769419
  1225. bool "PL310 errata: no automatic Store Buffer drain"
  1226. depends on CACHE_L2X0
  1227. help
  1228. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1229. not automatically drain. This can cause normal, non-cacheable
  1230. writes to be retained when the memory system is idle, leading
  1231. to suboptimal I/O performance for drivers using coherent DMA.
  1232. This option adds a write barrier to the cpu_idle loop so that,
  1233. on systems with an outer cache, the store buffer is drained
  1234. explicitly.
  1235. config ARM_ERRATA_775420
  1236. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1237. depends on CPU_V7
  1238. help
  1239. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1240. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1241. operation aborts with MMU exception, it might cause the processor
  1242. to deadlock. This workaround puts DSB before executing ISB if
  1243. an abort may occur on cache maintenance.
  1244. config ARM_ERRATA_798181
  1245. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1246. depends on CPU_V7 && SMP
  1247. help
  1248. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1249. adequately shooting down all use of the old entries. This
  1250. option enables the Linux kernel workaround for this erratum
  1251. which sends an IPI to the CPUs that are running the same ASID
  1252. as the one being invalidated.
  1253. endmenu
  1254. source "arch/arm/common/Kconfig"
  1255. menu "Bus support"
  1256. config ARM_AMBA
  1257. bool
  1258. config ISA
  1259. bool
  1260. help
  1261. Find out whether you have ISA slots on your motherboard. ISA is the
  1262. name of a bus system, i.e. the way the CPU talks to the other stuff
  1263. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1264. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1265. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1266. # Select ISA DMA controller support
  1267. config ISA_DMA
  1268. bool
  1269. select ISA_DMA_API
  1270. # Select ISA DMA interface
  1271. config ISA_DMA_API
  1272. bool
  1273. config PCI
  1274. bool "PCI support" if MIGHT_HAVE_PCI
  1275. help
  1276. Find out whether you have a PCI motherboard. PCI is the name of a
  1277. bus system, i.e. the way the CPU talks to the other stuff inside
  1278. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1279. VESA. If you have PCI, say Y, otherwise N.
  1280. config PCI_DOMAINS
  1281. bool
  1282. depends on PCI
  1283. config PCI_NANOENGINE
  1284. bool "BSE nanoEngine PCI support"
  1285. depends on SA1100_NANOENGINE
  1286. help
  1287. Enable PCI on the BSE nanoEngine board.
  1288. config PCI_SYSCALL
  1289. def_bool PCI
  1290. # Select the host bridge type
  1291. config PCI_HOST_VIA82C505
  1292. bool
  1293. depends on PCI && ARCH_SHARK
  1294. default y
  1295. config PCI_HOST_ITE8152
  1296. bool
  1297. depends on PCI && MACH_ARMCORE
  1298. default y
  1299. select DMABOUNCE
  1300. source "drivers/pci/Kconfig"
  1301. source "drivers/pcmcia/Kconfig"
  1302. endmenu
  1303. menu "Kernel Features"
  1304. config HAVE_SMP
  1305. bool
  1306. help
  1307. This option should be selected by machines which have an SMP-
  1308. capable CPU.
  1309. The only effect of this option is to make the SMP-related
  1310. options available to the user for configuration.
  1311. config SMP
  1312. bool "Symmetric Multi-Processing"
  1313. depends on CPU_V6K || CPU_V7
  1314. depends on GENERIC_CLOCKEVENTS
  1315. depends on HAVE_SMP
  1316. depends on MMU
  1317. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1318. select USE_GENERIC_SMP_HELPERS
  1319. help
  1320. This enables support for systems with more than one CPU. If you have
  1321. a system with only one CPU, like most personal computers, say N. If
  1322. you have a system with more than one CPU, say Y.
  1323. If you say N here, the kernel will run on single and multiprocessor
  1324. machines, but will use only one CPU of a multiprocessor machine. If
  1325. you say Y here, the kernel will run on many, but not all, single
  1326. processor machines. On a single processor machine, the kernel will
  1327. run faster if you say N here.
  1328. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1329. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1330. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1331. If you don't know what to do here, say N.
  1332. config SMP_ON_UP
  1333. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1334. depends on SMP && !XIP_KERNEL
  1335. default y
  1336. help
  1337. SMP kernels contain instructions which fail on non-SMP processors.
  1338. Enabling this option allows the kernel to modify itself to make
  1339. these instructions safe. Disabling it allows about 1K of space
  1340. savings.
  1341. If you don't know what to do here, say Y.
  1342. config ARM_CPU_TOPOLOGY
  1343. bool "Support cpu topology definition"
  1344. depends on SMP && CPU_V7
  1345. default y
  1346. help
  1347. Support ARM cpu topology definition. The MPIDR register defines
  1348. affinity between processors which is then used to describe the cpu
  1349. topology of an ARM System.
  1350. config SCHED_MC
  1351. bool "Multi-core scheduler support"
  1352. depends on ARM_CPU_TOPOLOGY
  1353. help
  1354. Multi-core scheduler support improves the CPU scheduler's decision
  1355. making when dealing with multi-core CPU chips at a cost of slightly
  1356. increased overhead in some places. If unsure say N here.
  1357. config SCHED_SMT
  1358. bool "SMT scheduler support"
  1359. depends on ARM_CPU_TOPOLOGY
  1360. help
  1361. Improves the CPU scheduler's decision making when dealing with
  1362. MultiThreading at a cost of slightly increased overhead in some
  1363. places. If unsure say N here.
  1364. config HAVE_ARM_SCU
  1365. bool
  1366. help
  1367. This option enables support for the ARM system coherency unit
  1368. config HAVE_ARM_ARCH_TIMER
  1369. bool "Architected timer support"
  1370. depends on CPU_V7
  1371. select ARM_ARCH_TIMER
  1372. help
  1373. This option enables support for the ARM architected timer
  1374. config HAVE_ARM_TWD
  1375. bool
  1376. depends on SMP
  1377. help
  1378. This options enables support for the ARM timer and watchdog unit
  1379. choice
  1380. prompt "Memory split"
  1381. default VMSPLIT_3G
  1382. help
  1383. Select the desired split between kernel and user memory.
  1384. If you are not absolutely sure what you are doing, leave this
  1385. option alone!
  1386. config VMSPLIT_3G
  1387. bool "3G/1G user/kernel split"
  1388. config VMSPLIT_2G
  1389. bool "2G/2G user/kernel split"
  1390. config VMSPLIT_1G
  1391. bool "1G/3G user/kernel split"
  1392. endchoice
  1393. config PAGE_OFFSET
  1394. hex
  1395. default 0x40000000 if VMSPLIT_1G
  1396. default 0x80000000 if VMSPLIT_2G
  1397. default 0xC0000000
  1398. config NR_CPUS
  1399. int "Maximum number of CPUs (2-32)"
  1400. range 2 32
  1401. depends on SMP
  1402. default "4"
  1403. config HOTPLUG_CPU
  1404. bool "Support for hot-pluggable CPUs"
  1405. depends on SMP && HOTPLUG
  1406. help
  1407. Say Y here to experiment with turning CPUs off and on. CPUs
  1408. can be controlled through /sys/devices/system/cpu.
  1409. config ARM_PSCI
  1410. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1411. depends on CPU_V7
  1412. help
  1413. Say Y here if you want Linux to communicate with system firmware
  1414. implementing the PSCI specification for CPU-centric power
  1415. management operations described in ARM document number ARM DEN
  1416. 0022A ("Power State Coordination Interface System Software on
  1417. ARM processors").
  1418. config LOCAL_TIMERS
  1419. bool "Use local timer interrupts"
  1420. depends on SMP
  1421. default y
  1422. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1423. help
  1424. Enable support for local timers on SMP platforms, rather then the
  1425. legacy IPI broadcast method. Local timers allows the system
  1426. accounting to be spread across the timer interval, preventing a
  1427. "thundering herd" at every timer tick.
  1428. # The GPIO number here must be sorted by descending number. In case of
  1429. # a multiplatform kernel, we just want the highest value required by the
  1430. # selected platforms.
  1431. config ARCH_NR_GPIO
  1432. int
  1433. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1434. default 512 if SOC_OMAP5
  1435. default 355 if ARCH_U8500
  1436. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1437. default 264 if MACH_H4700
  1438. default 0
  1439. help
  1440. Maximum number of GPIOs in the system.
  1441. If unsure, leave the default value.
  1442. source kernel/Kconfig.preempt
  1443. config HZ
  1444. int
  1445. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1446. ARCH_S5PV210 || ARCH_EXYNOS4
  1447. default AT91_TIMER_HZ if ARCH_AT91
  1448. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1449. default 100
  1450. config SCHED_HRTICK
  1451. def_bool HIGH_RES_TIMERS
  1452. config THUMB2_KERNEL
  1453. bool "Compile the kernel in Thumb-2 mode"
  1454. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1455. select AEABI
  1456. select ARM_ASM_UNIFIED
  1457. select ARM_UNWIND
  1458. help
  1459. By enabling this option, the kernel will be compiled in
  1460. Thumb-2 mode. A compiler/assembler that understand the unified
  1461. ARM-Thumb syntax is needed.
  1462. If unsure, say N.
  1463. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1464. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1465. depends on THUMB2_KERNEL && MODULES
  1466. default y
  1467. help
  1468. Various binutils versions can resolve Thumb-2 branches to
  1469. locally-defined, preemptible global symbols as short-range "b.n"
  1470. branch instructions.
  1471. This is a problem, because there's no guarantee the final
  1472. destination of the symbol, or any candidate locations for a
  1473. trampoline, are within range of the branch. For this reason, the
  1474. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1475. relocation in modules at all, and it makes little sense to add
  1476. support.
  1477. The symptom is that the kernel fails with an "unsupported
  1478. relocation" error when loading some modules.
  1479. Until fixed tools are available, passing
  1480. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1481. code which hits this problem, at the cost of a bit of extra runtime
  1482. stack usage in some cases.
  1483. The problem is described in more detail at:
  1484. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1485. Only Thumb-2 kernels are affected.
  1486. Unless you are sure your tools don't have this problem, say Y.
  1487. config ARM_ASM_UNIFIED
  1488. bool
  1489. config AEABI
  1490. bool "Use the ARM EABI to compile the kernel"
  1491. help
  1492. This option allows for the kernel to be compiled using the latest
  1493. ARM ABI (aka EABI). This is only useful if you are using a user
  1494. space environment that is also compiled with EABI.
  1495. Since there are major incompatibilities between the legacy ABI and
  1496. EABI, especially with regard to structure member alignment, this
  1497. option also changes the kernel syscall calling convention to
  1498. disambiguate both ABIs and allow for backward compatibility support
  1499. (selected with CONFIG_OABI_COMPAT).
  1500. To use this you need GCC version 4.0.0 or later.
  1501. config OABI_COMPAT
  1502. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1503. depends on AEABI && !THUMB2_KERNEL
  1504. default y
  1505. help
  1506. This option preserves the old syscall interface along with the
  1507. new (ARM EABI) one. It also provides a compatibility layer to
  1508. intercept syscalls that have structure arguments which layout
  1509. in memory differs between the legacy ABI and the new ARM EABI
  1510. (only for non "thumb" binaries). This option adds a tiny
  1511. overhead to all syscalls and produces a slightly larger kernel.
  1512. If you know you'll be using only pure EABI user space then you
  1513. can say N here. If this option is not selected and you attempt
  1514. to execute a legacy ABI binary then the result will be
  1515. UNPREDICTABLE (in fact it can be predicted that it won't work
  1516. at all). If in doubt say Y.
  1517. config ARCH_HAS_HOLES_MEMORYMODEL
  1518. bool
  1519. config ARCH_SPARSEMEM_ENABLE
  1520. bool
  1521. config ARCH_SPARSEMEM_DEFAULT
  1522. def_bool ARCH_SPARSEMEM_ENABLE
  1523. config ARCH_SELECT_MEMORY_MODEL
  1524. def_bool ARCH_SPARSEMEM_ENABLE
  1525. config HAVE_ARCH_PFN_VALID
  1526. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1527. config HIGHMEM
  1528. bool "High Memory Support"
  1529. depends on MMU
  1530. help
  1531. The address space of ARM processors is only 4 Gigabytes large
  1532. and it has to accommodate user address space, kernel address
  1533. space as well as some memory mapped IO. That means that, if you
  1534. have a large amount of physical memory and/or IO, not all of the
  1535. memory can be "permanently mapped" by the kernel. The physical
  1536. memory that is not permanently mapped is called "high memory".
  1537. Depending on the selected kernel/user memory split, minimum
  1538. vmalloc space and actual amount of RAM, you may not need this
  1539. option which should result in a slightly faster kernel.
  1540. If unsure, say n.
  1541. config HIGHPTE
  1542. bool "Allocate 2nd-level pagetables from highmem"
  1543. depends on HIGHMEM
  1544. config HW_PERF_EVENTS
  1545. bool "Enable hardware performance counter support for perf events"
  1546. depends on PERF_EVENTS
  1547. default y
  1548. help
  1549. Enable hardware performance counter support for perf events. If
  1550. disabled, perf events will use software events only.
  1551. source "mm/Kconfig"
  1552. config FORCE_MAX_ZONEORDER
  1553. int "Maximum zone order" if ARCH_SHMOBILE
  1554. range 11 64 if ARCH_SHMOBILE
  1555. default "12" if SOC_AM33XX
  1556. default "9" if SA1111
  1557. default "11"
  1558. help
  1559. The kernel memory allocator divides physically contiguous memory
  1560. blocks into "zones", where each zone is a power of two number of
  1561. pages. This option selects the largest power of two that the kernel
  1562. keeps in the memory allocator. If you need to allocate very large
  1563. blocks of physically contiguous memory, then you may need to
  1564. increase this value.
  1565. This config option is actually maximum order plus one. For example,
  1566. a value of 11 means that the largest free memory block is 2^10 pages.
  1567. config ALIGNMENT_TRAP
  1568. bool
  1569. depends on CPU_CP15_MMU
  1570. default y if !ARCH_EBSA110
  1571. select HAVE_PROC_CPU if PROC_FS
  1572. help
  1573. ARM processors cannot fetch/store information which is not
  1574. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1575. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1576. fetch/store instructions will be emulated in software if you say
  1577. here, which has a severe performance impact. This is necessary for
  1578. correct operation of some network protocols. With an IP-only
  1579. configuration it is safe to say N, otherwise say Y.
  1580. config UACCESS_WITH_MEMCPY
  1581. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1582. depends on MMU
  1583. default y if CPU_FEROCEON
  1584. help
  1585. Implement faster copy_to_user and clear_user methods for CPU
  1586. cores where a 8-word STM instruction give significantly higher
  1587. memory write throughput than a sequence of individual 32bit stores.
  1588. A possible side effect is a slight increase in scheduling latency
  1589. between threads sharing the same address space if they invoke
  1590. such copy operations with large buffers.
  1591. However, if the CPU data cache is using a write-allocate mode,
  1592. this option is unlikely to provide any performance gain.
  1593. config SECCOMP
  1594. bool
  1595. prompt "Enable seccomp to safely compute untrusted bytecode"
  1596. ---help---
  1597. This kernel feature is useful for number crunching applications
  1598. that may need to compute untrusted bytecode during their
  1599. execution. By using pipes or other transports made available to
  1600. the process as file descriptors supporting the read/write
  1601. syscalls, it's possible to isolate those applications in
  1602. their own address space using seccomp. Once seccomp is
  1603. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1604. and the task is only allowed to execute a few safe syscalls
  1605. defined by each seccomp mode.
  1606. config CC_STACKPROTECTOR
  1607. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1608. help
  1609. This option turns on the -fstack-protector GCC feature. This
  1610. feature puts, at the beginning of functions, a canary value on
  1611. the stack just before the return address, and validates
  1612. the value just before actually returning. Stack based buffer
  1613. overflows (that need to overwrite this return address) now also
  1614. overwrite the canary, which gets detected and the attack is then
  1615. neutralized via a kernel panic.
  1616. This feature requires gcc version 4.2 or above.
  1617. config XEN_DOM0
  1618. def_bool y
  1619. depends on XEN
  1620. config XEN
  1621. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1622. depends on ARM && AEABI && OF
  1623. depends on CPU_V7 && !CPU_V6
  1624. depends on !GENERIC_ATOMIC64
  1625. help
  1626. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1627. endmenu
  1628. menu "Boot options"
  1629. config USE_OF
  1630. bool "Flattened Device Tree support"
  1631. select IRQ_DOMAIN
  1632. select OF
  1633. select OF_EARLY_FLATTREE
  1634. help
  1635. Include support for flattened device tree machine descriptions.
  1636. config ATAGS
  1637. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1638. default y
  1639. help
  1640. This is the traditional way of passing data to the kernel at boot
  1641. time. If you are solely relying on the flattened device tree (or
  1642. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1643. to remove ATAGS support from your kernel binary. If unsure,
  1644. leave this to y.
  1645. config DEPRECATED_PARAM_STRUCT
  1646. bool "Provide old way to pass kernel parameters"
  1647. depends on ATAGS
  1648. help
  1649. This was deprecated in 2001 and announced to live on for 5 years.
  1650. Some old boot loaders still use this way.
  1651. # Compressed boot loader in ROM. Yes, we really want to ask about
  1652. # TEXT and BSS so we preserve their values in the config files.
  1653. config ZBOOT_ROM_TEXT
  1654. hex "Compressed ROM boot loader base address"
  1655. default "0"
  1656. help
  1657. The physical address at which the ROM-able zImage is to be
  1658. placed in the target. Platforms which normally make use of
  1659. ROM-able zImage formats normally set this to a suitable
  1660. value in their defconfig file.
  1661. If ZBOOT_ROM is not enabled, this has no effect.
  1662. config ZBOOT_ROM_BSS
  1663. hex "Compressed ROM boot loader BSS address"
  1664. default "0"
  1665. help
  1666. The base address of an area of read/write memory in the target
  1667. for the ROM-able zImage which must be available while the
  1668. decompressor is running. It must be large enough to hold the
  1669. entire decompressed kernel plus an additional 128 KiB.
  1670. Platforms which normally make use of ROM-able zImage formats
  1671. normally set this to a suitable value in their defconfig file.
  1672. If ZBOOT_ROM is not enabled, this has no effect.
  1673. config ZBOOT_ROM
  1674. bool "Compressed boot loader in ROM/flash"
  1675. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1676. help
  1677. Say Y here if you intend to execute your compressed kernel image
  1678. (zImage) directly from ROM or flash. If unsure, say N.
  1679. choice
  1680. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1681. depends on ZBOOT_ROM && ARCH_SH7372
  1682. default ZBOOT_ROM_NONE
  1683. help
  1684. Include experimental SD/MMC loading code in the ROM-able zImage.
  1685. With this enabled it is possible to write the ROM-able zImage
  1686. kernel image to an MMC or SD card and boot the kernel straight
  1687. from the reset vector. At reset the processor Mask ROM will load
  1688. the first part of the ROM-able zImage which in turn loads the
  1689. rest the kernel image to RAM.
  1690. config ZBOOT_ROM_NONE
  1691. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1692. help
  1693. Do not load image from SD or MMC
  1694. config ZBOOT_ROM_MMCIF
  1695. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1696. help
  1697. Load image from MMCIF hardware block.
  1698. config ZBOOT_ROM_SH_MOBILE_SDHI
  1699. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1700. help
  1701. Load image from SDHI hardware block
  1702. endchoice
  1703. config ARM_APPENDED_DTB
  1704. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1705. depends on OF && !ZBOOT_ROM
  1706. help
  1707. With this option, the boot code will look for a device tree binary
  1708. (DTB) appended to zImage
  1709. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1710. This is meant as a backward compatibility convenience for those
  1711. systems with a bootloader that can't be upgraded to accommodate
  1712. the documented boot protocol using a device tree.
  1713. Beware that there is very little in terms of protection against
  1714. this option being confused by leftover garbage in memory that might
  1715. look like a DTB header after a reboot if no actual DTB is appended
  1716. to zImage. Do not leave this option active in a production kernel
  1717. if you don't intend to always append a DTB. Proper passing of the
  1718. location into r2 of a bootloader provided DTB is always preferable
  1719. to this option.
  1720. config ARM_ATAG_DTB_COMPAT
  1721. bool "Supplement the appended DTB with traditional ATAG information"
  1722. depends on ARM_APPENDED_DTB
  1723. help
  1724. Some old bootloaders can't be updated to a DTB capable one, yet
  1725. they provide ATAGs with memory configuration, the ramdisk address,
  1726. the kernel cmdline string, etc. Such information is dynamically
  1727. provided by the bootloader and can't always be stored in a static
  1728. DTB. To allow a device tree enabled kernel to be used with such
  1729. bootloaders, this option allows zImage to extract the information
  1730. from the ATAG list and store it at run time into the appended DTB.
  1731. choice
  1732. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1733. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1734. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1735. bool "Use bootloader kernel arguments if available"
  1736. help
  1737. Uses the command-line options passed by the boot loader instead of
  1738. the device tree bootargs property. If the boot loader doesn't provide
  1739. any, the device tree bootargs property will be used.
  1740. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1741. bool "Extend with bootloader kernel arguments"
  1742. help
  1743. The command-line arguments provided by the boot loader will be
  1744. appended to the the device tree bootargs property.
  1745. endchoice
  1746. config CMDLINE
  1747. string "Default kernel command string"
  1748. default ""
  1749. help
  1750. On some architectures (EBSA110 and CATS), there is currently no way
  1751. for the boot loader to pass arguments to the kernel. For these
  1752. architectures, you should supply some command-line options at build
  1753. time by entering them here. As a minimum, you should specify the
  1754. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1755. choice
  1756. prompt "Kernel command line type" if CMDLINE != ""
  1757. default CMDLINE_FROM_BOOTLOADER
  1758. depends on ATAGS
  1759. config CMDLINE_FROM_BOOTLOADER
  1760. bool "Use bootloader kernel arguments if available"
  1761. help
  1762. Uses the command-line options passed by the boot loader. If
  1763. the boot loader doesn't provide any, the default kernel command
  1764. string provided in CMDLINE will be used.
  1765. config CMDLINE_EXTEND
  1766. bool "Extend bootloader kernel arguments"
  1767. help
  1768. The command-line arguments provided by the boot loader will be
  1769. appended to the default kernel command string.
  1770. config CMDLINE_FORCE
  1771. bool "Always use the default kernel command string"
  1772. help
  1773. Always use the default kernel command string, even if the boot
  1774. loader passes other arguments to the kernel.
  1775. This is useful if you cannot or don't want to change the
  1776. command-line options your boot loader passes to the kernel.
  1777. endchoice
  1778. config XIP_KERNEL
  1779. bool "Kernel Execute-In-Place from ROM"
  1780. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1781. help
  1782. Execute-In-Place allows the kernel to run from non-volatile storage
  1783. directly addressable by the CPU, such as NOR flash. This saves RAM
  1784. space since the text section of the kernel is not loaded from flash
  1785. to RAM. Read-write sections, such as the data section and stack,
  1786. are still copied to RAM. The XIP kernel is not compressed since
  1787. it has to run directly from flash, so it will take more space to
  1788. store it. The flash address used to link the kernel object files,
  1789. and for storing it, is configuration dependent. Therefore, if you
  1790. say Y here, you must know the proper physical address where to
  1791. store the kernel image depending on your own flash memory usage.
  1792. Also note that the make target becomes "make xipImage" rather than
  1793. "make zImage" or "make Image". The final kernel binary to put in
  1794. ROM memory will be arch/arm/boot/xipImage.
  1795. If unsure, say N.
  1796. config XIP_PHYS_ADDR
  1797. hex "XIP Kernel Physical Location"
  1798. depends on XIP_KERNEL
  1799. default "0x00080000"
  1800. help
  1801. This is the physical address in your flash memory the kernel will
  1802. be linked for and stored to. This address is dependent on your
  1803. own flash usage.
  1804. config KEXEC
  1805. bool "Kexec system call (EXPERIMENTAL)"
  1806. depends on (!SMP || HOTPLUG_CPU)
  1807. help
  1808. kexec is a system call that implements the ability to shutdown your
  1809. current kernel, and to start another kernel. It is like a reboot
  1810. but it is independent of the system firmware. And like a reboot
  1811. you can start any kernel with it, not just Linux.
  1812. It is an ongoing process to be certain the hardware in a machine
  1813. is properly shutdown, so do not be surprised if this code does not
  1814. initially work for you. It may help to enable device hotplugging
  1815. support.
  1816. config ATAGS_PROC
  1817. bool "Export atags in procfs"
  1818. depends on ATAGS && KEXEC
  1819. default y
  1820. help
  1821. Should the atags used to boot the kernel be exported in an "atags"
  1822. file in procfs. Useful with kexec.
  1823. config CRASH_DUMP
  1824. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1825. help
  1826. Generate crash dump after being started by kexec. This should
  1827. be normally only set in special crash dump kernels which are
  1828. loaded in the main kernel with kexec-tools into a specially
  1829. reserved region and then later executed after a crash by
  1830. kdump/kexec. The crash dump kernel must be compiled to a
  1831. memory address not used by the main kernel
  1832. For more details see Documentation/kdump/kdump.txt
  1833. config AUTO_ZRELADDR
  1834. bool "Auto calculation of the decompressed kernel image address"
  1835. depends on !ZBOOT_ROM && !ARCH_U300
  1836. help
  1837. ZRELADDR is the physical address where the decompressed kernel
  1838. image will be placed. If AUTO_ZRELADDR is selected, the address
  1839. will be determined at run-time by masking the current IP with
  1840. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1841. from start of memory.
  1842. endmenu
  1843. menu "CPU Power Management"
  1844. if ARCH_HAS_CPUFREQ
  1845. source "drivers/cpufreq/Kconfig"
  1846. config CPU_FREQ_IMX
  1847. tristate "CPUfreq driver for i.MX CPUs"
  1848. depends on ARCH_MXC && CPU_FREQ
  1849. select CPU_FREQ_TABLE
  1850. help
  1851. This enables the CPUfreq driver for i.MX CPUs.
  1852. config CPU_FREQ_SA1100
  1853. bool
  1854. config CPU_FREQ_SA1110
  1855. bool
  1856. config CPU_FREQ_INTEGRATOR
  1857. tristate "CPUfreq driver for ARM Integrator CPUs"
  1858. depends on ARCH_INTEGRATOR && CPU_FREQ
  1859. default y
  1860. help
  1861. This enables the CPUfreq driver for ARM Integrator CPUs.
  1862. For details, take a look at <file:Documentation/cpu-freq>.
  1863. If in doubt, say Y.
  1864. config CPU_FREQ_PXA
  1865. bool
  1866. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1867. default y
  1868. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1869. select CPU_FREQ_TABLE
  1870. config CPU_FREQ_S3C
  1871. bool
  1872. help
  1873. Internal configuration node for common cpufreq on Samsung SoC
  1874. config CPU_FREQ_S3C24XX
  1875. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1876. depends on ARCH_S3C24XX && CPU_FREQ
  1877. select CPU_FREQ_S3C
  1878. help
  1879. This enables the CPUfreq driver for the Samsung S3C24XX family
  1880. of CPUs.
  1881. For details, take a look at <file:Documentation/cpu-freq>.
  1882. If in doubt, say N.
  1883. config CPU_FREQ_S3C24XX_PLL
  1884. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1885. depends on CPU_FREQ_S3C24XX
  1886. help
  1887. Compile in support for changing the PLL frequency from the
  1888. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1889. after a frequency change, so by default it is not enabled.
  1890. This also means that the PLL tables for the selected CPU(s) will
  1891. be built which may increase the size of the kernel image.
  1892. config CPU_FREQ_S3C24XX_DEBUG
  1893. bool "Debug CPUfreq Samsung driver core"
  1894. depends on CPU_FREQ_S3C24XX
  1895. help
  1896. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1897. config CPU_FREQ_S3C24XX_IODEBUG
  1898. bool "Debug CPUfreq Samsung driver IO timing"
  1899. depends on CPU_FREQ_S3C24XX
  1900. help
  1901. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1902. config CPU_FREQ_S3C24XX_DEBUGFS
  1903. bool "Export debugfs for CPUFreq"
  1904. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1905. help
  1906. Export status information via debugfs.
  1907. endif
  1908. source "drivers/cpuidle/Kconfig"
  1909. endmenu
  1910. menu "Floating point emulation"
  1911. comment "At least one emulation must be selected"
  1912. config FPE_NWFPE
  1913. bool "NWFPE math emulation"
  1914. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1915. ---help---
  1916. Say Y to include the NWFPE floating point emulator in the kernel.
  1917. This is necessary to run most binaries. Linux does not currently
  1918. support floating point hardware so you need to say Y here even if
  1919. your machine has an FPA or floating point co-processor podule.
  1920. You may say N here if you are going to load the Acorn FPEmulator
  1921. early in the bootup.
  1922. config FPE_NWFPE_XP
  1923. bool "Support extended precision"
  1924. depends on FPE_NWFPE
  1925. help
  1926. Say Y to include 80-bit support in the kernel floating-point
  1927. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1928. Note that gcc does not generate 80-bit operations by default,
  1929. so in most cases this option only enlarges the size of the
  1930. floating point emulator without any good reason.
  1931. You almost surely want to say N here.
  1932. config FPE_FASTFPE
  1933. bool "FastFPE math emulation (EXPERIMENTAL)"
  1934. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1935. ---help---
  1936. Say Y here to include the FAST floating point emulator in the kernel.
  1937. This is an experimental much faster emulator which now also has full
  1938. precision for the mantissa. It does not support any exceptions.
  1939. It is very simple, and approximately 3-6 times faster than NWFPE.
  1940. It should be sufficient for most programs. It may be not suitable
  1941. for scientific calculations, but you have to check this for yourself.
  1942. If you do not feel you need a faster FP emulation you should better
  1943. choose NWFPE.
  1944. config VFP
  1945. bool "VFP-format floating point maths"
  1946. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1947. help
  1948. Say Y to include VFP support code in the kernel. This is needed
  1949. if your hardware includes a VFP unit.
  1950. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1951. release notes and additional status information.
  1952. Say N if your target does not have VFP hardware.
  1953. config VFPv3
  1954. bool
  1955. depends on VFP
  1956. default y if CPU_V7
  1957. config NEON
  1958. bool "Advanced SIMD (NEON) Extension support"
  1959. depends on VFPv3 && CPU_V7
  1960. help
  1961. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1962. Extension.
  1963. endmenu
  1964. menu "Userspace binary formats"
  1965. source "fs/Kconfig.binfmt"
  1966. config ARTHUR
  1967. tristate "RISC OS personality"
  1968. depends on !AEABI
  1969. help
  1970. Say Y here to include the kernel code necessary if you want to run
  1971. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1972. experimental; if this sounds frightening, say N and sleep in peace.
  1973. You can also say M here to compile this support as a module (which
  1974. will be called arthur).
  1975. endmenu
  1976. menu "Power management options"
  1977. source "kernel/power/Kconfig"
  1978. config ARCH_SUSPEND_POSSIBLE
  1979. depends on !ARCH_S5PC100
  1980. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1981. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1982. def_bool y
  1983. config ARM_CPU_SUSPEND
  1984. def_bool PM_SLEEP
  1985. endmenu
  1986. source "net/Kconfig"
  1987. source "drivers/Kconfig"
  1988. source "fs/Kconfig"
  1989. source "arch/arm/Kconfig.debug"
  1990. source "security/Kconfig"
  1991. source "crypto/Kconfig"
  1992. source "lib/Kconfig"
  1993. source "arch/arm/kvm/Kconfig"