intel_ringbuffer.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static u32 i915_gem_get_seqno(struct drm_device *dev)
  52. {
  53. drm_i915_private_t *dev_priv = dev->dev_private;
  54. u32 seqno;
  55. seqno = dev_priv->next_seqno;
  56. /* reserve 0 for non-seqno */
  57. if (++dev_priv->next_seqno == 0)
  58. dev_priv->next_seqno = 1;
  59. return seqno;
  60. }
  61. static int
  62. render_ring_flush(struct intel_ring_buffer *ring,
  63. u32 invalidate_domains,
  64. u32 flush_domains)
  65. {
  66. struct drm_device *dev = ring->dev;
  67. u32 cmd;
  68. int ret;
  69. /*
  70. * read/write caches:
  71. *
  72. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  73. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  74. * also flushed at 2d versus 3d pipeline switches.
  75. *
  76. * read-only caches:
  77. *
  78. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  79. * MI_READ_FLUSH is set, and is always flushed on 965.
  80. *
  81. * I915_GEM_DOMAIN_COMMAND may not exist?
  82. *
  83. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  84. * invalidated when MI_EXE_FLUSH is set.
  85. *
  86. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  87. * invalidated with every MI_FLUSH.
  88. *
  89. * TLBs:
  90. *
  91. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  92. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  93. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  94. * are flushed at any MI_FLUSH.
  95. */
  96. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  97. if ((invalidate_domains|flush_domains) &
  98. I915_GEM_DOMAIN_RENDER)
  99. cmd &= ~MI_NO_WRITE_FLUSH;
  100. if (INTEL_INFO(dev)->gen < 4) {
  101. /*
  102. * On the 965, the sampler cache always gets flushed
  103. * and this bit is reserved.
  104. */
  105. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  106. cmd |= MI_READ_FLUSH;
  107. }
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. intel_emit_post_sync_nonzero_flush(ring);
  197. /* Just flush everything. Experiments have shown that reducing the
  198. * number of bits based on the write domains has little performance
  199. * impact.
  200. */
  201. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  202. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  203. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  206. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  208. ret = intel_ring_begin(ring, 6);
  209. if (ret)
  210. return ret;
  211. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  212. intel_ring_emit(ring, flags);
  213. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  214. intel_ring_emit(ring, 0); /* lower dword */
  215. intel_ring_emit(ring, 0); /* uppwer dword */
  216. intel_ring_emit(ring, MI_NOOP);
  217. intel_ring_advance(ring);
  218. return 0;
  219. }
  220. static void ring_write_tail(struct intel_ring_buffer *ring,
  221. u32 value)
  222. {
  223. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  224. I915_WRITE_TAIL(ring, value);
  225. }
  226. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  227. {
  228. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  229. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  230. RING_ACTHD(ring->mmio_base) : ACTHD;
  231. return I915_READ(acthd_reg);
  232. }
  233. static int init_ring_common(struct intel_ring_buffer *ring)
  234. {
  235. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  236. struct drm_i915_gem_object *obj = ring->obj;
  237. u32 head;
  238. /* Stop the ring if it's running. */
  239. I915_WRITE_CTL(ring, 0);
  240. I915_WRITE_HEAD(ring, 0);
  241. ring->write_tail(ring, 0);
  242. /* Initialize the ring. */
  243. I915_WRITE_START(ring, obj->gtt_offset);
  244. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  245. /* G45 ring initialization fails to reset head to zero */
  246. if (head != 0) {
  247. DRM_DEBUG_KMS("%s head not reset to zero "
  248. "ctl %08x head %08x tail %08x start %08x\n",
  249. ring->name,
  250. I915_READ_CTL(ring),
  251. I915_READ_HEAD(ring),
  252. I915_READ_TAIL(ring),
  253. I915_READ_START(ring));
  254. I915_WRITE_HEAD(ring, 0);
  255. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  256. DRM_ERROR("failed to set %s head to zero "
  257. "ctl %08x head %08x tail %08x start %08x\n",
  258. ring->name,
  259. I915_READ_CTL(ring),
  260. I915_READ_HEAD(ring),
  261. I915_READ_TAIL(ring),
  262. I915_READ_START(ring));
  263. }
  264. }
  265. I915_WRITE_CTL(ring,
  266. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  267. | RING_REPORT_64K | RING_VALID);
  268. /* If the head is still not zero, the ring is dead */
  269. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  270. I915_READ_START(ring) != obj->gtt_offset ||
  271. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  272. DRM_ERROR("%s initialization failed "
  273. "ctl %08x head %08x tail %08x start %08x\n",
  274. ring->name,
  275. I915_READ_CTL(ring),
  276. I915_READ_HEAD(ring),
  277. I915_READ_TAIL(ring),
  278. I915_READ_START(ring));
  279. return -EIO;
  280. }
  281. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  282. i915_kernel_lost_context(ring->dev);
  283. else {
  284. ring->head = I915_READ_HEAD(ring);
  285. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  286. ring->space = ring_space(ring);
  287. }
  288. return 0;
  289. }
  290. static int
  291. init_pipe_control(struct intel_ring_buffer *ring)
  292. {
  293. struct pipe_control *pc;
  294. struct drm_i915_gem_object *obj;
  295. int ret;
  296. if (ring->private)
  297. return 0;
  298. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  299. if (!pc)
  300. return -ENOMEM;
  301. obj = i915_gem_alloc_object(ring->dev, 4096);
  302. if (obj == NULL) {
  303. DRM_ERROR("Failed to allocate seqno page\n");
  304. ret = -ENOMEM;
  305. goto err;
  306. }
  307. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  308. ret = i915_gem_object_pin(obj, 4096, true);
  309. if (ret)
  310. goto err_unref;
  311. pc->gtt_offset = obj->gtt_offset;
  312. pc->cpu_page = kmap(obj->pages[0]);
  313. if (pc->cpu_page == NULL)
  314. goto err_unpin;
  315. pc->obj = obj;
  316. ring->private = pc;
  317. return 0;
  318. err_unpin:
  319. i915_gem_object_unpin(obj);
  320. err_unref:
  321. drm_gem_object_unreference(&obj->base);
  322. err:
  323. kfree(pc);
  324. return ret;
  325. }
  326. static void
  327. cleanup_pipe_control(struct intel_ring_buffer *ring)
  328. {
  329. struct pipe_control *pc = ring->private;
  330. struct drm_i915_gem_object *obj;
  331. if (!ring->private)
  332. return;
  333. obj = pc->obj;
  334. kunmap(obj->pages[0]);
  335. i915_gem_object_unpin(obj);
  336. drm_gem_object_unreference(&obj->base);
  337. kfree(pc);
  338. ring->private = NULL;
  339. }
  340. static int init_render_ring(struct intel_ring_buffer *ring)
  341. {
  342. struct drm_device *dev = ring->dev;
  343. struct drm_i915_private *dev_priv = dev->dev_private;
  344. int ret = init_ring_common(ring);
  345. if (INTEL_INFO(dev)->gen > 3) {
  346. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  347. I915_WRITE(MI_MODE, mode);
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (INTEL_INFO(dev)->gen >= 6) {
  359. I915_WRITE(INSTPM,
  360. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  361. }
  362. return ret;
  363. }
  364. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  365. {
  366. if (!ring->private)
  367. return;
  368. cleanup_pipe_control(ring);
  369. }
  370. static void
  371. update_mboxes(struct intel_ring_buffer *ring,
  372. u32 seqno,
  373. u32 mmio_offset)
  374. {
  375. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  376. MI_SEMAPHORE_GLOBAL_GTT |
  377. MI_SEMAPHORE_REGISTER |
  378. MI_SEMAPHORE_UPDATE);
  379. intel_ring_emit(ring, seqno);
  380. intel_ring_emit(ring, mmio_offset);
  381. }
  382. /**
  383. * gen6_add_request - Update the semaphore mailbox registers
  384. *
  385. * @ring - ring that is adding a request
  386. * @seqno - return seqno stuck into the ring
  387. *
  388. * Update the mailbox registers in the *other* rings with the current seqno.
  389. * This acts like a signal in the canonical semaphore.
  390. */
  391. static int
  392. gen6_add_request(struct intel_ring_buffer *ring,
  393. u32 *seqno)
  394. {
  395. u32 mbox1_reg;
  396. u32 mbox2_reg;
  397. int ret;
  398. ret = intel_ring_begin(ring, 10);
  399. if (ret)
  400. return ret;
  401. mbox1_reg = ring->signal_mbox[0];
  402. mbox2_reg = ring->signal_mbox[1];
  403. *seqno = i915_gem_get_seqno(ring->dev);
  404. update_mboxes(ring, *seqno, mbox1_reg);
  405. update_mboxes(ring, *seqno, mbox2_reg);
  406. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  407. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  408. intel_ring_emit(ring, *seqno);
  409. intel_ring_emit(ring, MI_USER_INTERRUPT);
  410. intel_ring_advance(ring);
  411. return 0;
  412. }
  413. /**
  414. * intel_ring_sync - sync the waiter to the signaller on seqno
  415. *
  416. * @waiter - ring that is waiting
  417. * @signaller - ring which has, or will signal
  418. * @seqno - seqno which the waiter will block on
  419. */
  420. static int
  421. intel_ring_sync(struct intel_ring_buffer *waiter,
  422. struct intel_ring_buffer *signaller,
  423. int ring,
  424. u32 seqno)
  425. {
  426. int ret;
  427. u32 dw1 = MI_SEMAPHORE_MBOX |
  428. MI_SEMAPHORE_COMPARE |
  429. MI_SEMAPHORE_REGISTER;
  430. ret = intel_ring_begin(waiter, 4);
  431. if (ret)
  432. return ret;
  433. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  434. intel_ring_emit(waiter, seqno);
  435. intel_ring_emit(waiter, 0);
  436. intel_ring_emit(waiter, MI_NOOP);
  437. intel_ring_advance(waiter);
  438. return 0;
  439. }
  440. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  441. int
  442. render_ring_sync_to(struct intel_ring_buffer *waiter,
  443. struct intel_ring_buffer *signaller,
  444. u32 seqno)
  445. {
  446. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  447. return intel_ring_sync(waiter,
  448. signaller,
  449. RCS,
  450. seqno);
  451. }
  452. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  453. int
  454. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  455. struct intel_ring_buffer *signaller,
  456. u32 seqno)
  457. {
  458. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  459. return intel_ring_sync(waiter,
  460. signaller,
  461. VCS,
  462. seqno);
  463. }
  464. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  465. int
  466. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  467. struct intel_ring_buffer *signaller,
  468. u32 seqno)
  469. {
  470. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  471. return intel_ring_sync(waiter,
  472. signaller,
  473. BCS,
  474. seqno);
  475. }
  476. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  477. do { \
  478. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  479. PIPE_CONTROL_DEPTH_STALL); \
  480. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  481. intel_ring_emit(ring__, 0); \
  482. intel_ring_emit(ring__, 0); \
  483. } while (0)
  484. static int
  485. pc_render_add_request(struct intel_ring_buffer *ring,
  486. u32 *result)
  487. {
  488. struct drm_device *dev = ring->dev;
  489. u32 seqno = i915_gem_get_seqno(dev);
  490. struct pipe_control *pc = ring->private;
  491. u32 scratch_addr = pc->gtt_offset + 128;
  492. int ret;
  493. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  494. * incoherent with writes to memory, i.e. completely fubar,
  495. * so we need to use PIPE_NOTIFY instead.
  496. *
  497. * However, we also need to workaround the qword write
  498. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  499. * memory before requesting an interrupt.
  500. */
  501. ret = intel_ring_begin(ring, 32);
  502. if (ret)
  503. return ret;
  504. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  505. PIPE_CONTROL_WRITE_FLUSH |
  506. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  507. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  508. intel_ring_emit(ring, seqno);
  509. intel_ring_emit(ring, 0);
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128; /* write to separate cachelines */
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. scratch_addr += 128;
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128;
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. scratch_addr += 128;
  520. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  521. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  522. PIPE_CONTROL_WRITE_FLUSH |
  523. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  524. PIPE_CONTROL_NOTIFY);
  525. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  526. intel_ring_emit(ring, seqno);
  527. intel_ring_emit(ring, 0);
  528. intel_ring_advance(ring);
  529. *result = seqno;
  530. return 0;
  531. }
  532. static int
  533. render_ring_add_request(struct intel_ring_buffer *ring,
  534. u32 *result)
  535. {
  536. struct drm_device *dev = ring->dev;
  537. u32 seqno = i915_gem_get_seqno(dev);
  538. int ret;
  539. ret = intel_ring_begin(ring, 4);
  540. if (ret)
  541. return ret;
  542. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  543. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  544. intel_ring_emit(ring, seqno);
  545. intel_ring_emit(ring, MI_USER_INTERRUPT);
  546. intel_ring_advance(ring);
  547. *result = seqno;
  548. return 0;
  549. }
  550. static u32
  551. ring_get_seqno(struct intel_ring_buffer *ring)
  552. {
  553. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  554. }
  555. static u32
  556. pc_render_get_seqno(struct intel_ring_buffer *ring)
  557. {
  558. struct pipe_control *pc = ring->private;
  559. return pc->cpu_page[0];
  560. }
  561. static void
  562. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  563. {
  564. dev_priv->gt_irq_mask &= ~mask;
  565. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  566. POSTING_READ(GTIMR);
  567. }
  568. static void
  569. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  570. {
  571. dev_priv->gt_irq_mask |= mask;
  572. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  573. POSTING_READ(GTIMR);
  574. }
  575. static void
  576. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  577. {
  578. dev_priv->irq_mask &= ~mask;
  579. I915_WRITE(IMR, dev_priv->irq_mask);
  580. POSTING_READ(IMR);
  581. }
  582. static void
  583. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  584. {
  585. dev_priv->irq_mask |= mask;
  586. I915_WRITE(IMR, dev_priv->irq_mask);
  587. POSTING_READ(IMR);
  588. }
  589. static bool
  590. render_ring_get_irq(struct intel_ring_buffer *ring)
  591. {
  592. struct drm_device *dev = ring->dev;
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. if (!dev->irq_enabled)
  595. return false;
  596. spin_lock(&ring->irq_lock);
  597. if (ring->irq_refcount++ == 0) {
  598. if (HAS_PCH_SPLIT(dev))
  599. ironlake_enable_irq(dev_priv,
  600. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  601. else
  602. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  603. }
  604. spin_unlock(&ring->irq_lock);
  605. return true;
  606. }
  607. static void
  608. render_ring_put_irq(struct intel_ring_buffer *ring)
  609. {
  610. struct drm_device *dev = ring->dev;
  611. drm_i915_private_t *dev_priv = dev->dev_private;
  612. spin_lock(&ring->irq_lock);
  613. if (--ring->irq_refcount == 0) {
  614. if (HAS_PCH_SPLIT(dev))
  615. ironlake_disable_irq(dev_priv,
  616. GT_USER_INTERRUPT |
  617. GT_PIPE_NOTIFY);
  618. else
  619. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  620. }
  621. spin_unlock(&ring->irq_lock);
  622. }
  623. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  624. {
  625. struct drm_device *dev = ring->dev;
  626. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  627. u32 mmio = 0;
  628. /* The ring status page addresses are no longer next to the rest of
  629. * the ring registers as of gen7.
  630. */
  631. if (IS_GEN7(dev)) {
  632. switch (ring->id) {
  633. case RING_RENDER:
  634. mmio = RENDER_HWS_PGA_GEN7;
  635. break;
  636. case RING_BLT:
  637. mmio = BLT_HWS_PGA_GEN7;
  638. break;
  639. case RING_BSD:
  640. mmio = BSD_HWS_PGA_GEN7;
  641. break;
  642. }
  643. } else if (IS_GEN6(ring->dev)) {
  644. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  645. } else {
  646. mmio = RING_HWS_PGA(ring->mmio_base);
  647. }
  648. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  649. POSTING_READ(mmio);
  650. }
  651. static int
  652. bsd_ring_flush(struct intel_ring_buffer *ring,
  653. u32 invalidate_domains,
  654. u32 flush_domains)
  655. {
  656. int ret;
  657. ret = intel_ring_begin(ring, 2);
  658. if (ret)
  659. return ret;
  660. intel_ring_emit(ring, MI_FLUSH);
  661. intel_ring_emit(ring, MI_NOOP);
  662. intel_ring_advance(ring);
  663. return 0;
  664. }
  665. static int
  666. ring_add_request(struct intel_ring_buffer *ring,
  667. u32 *result)
  668. {
  669. u32 seqno;
  670. int ret;
  671. ret = intel_ring_begin(ring, 4);
  672. if (ret)
  673. return ret;
  674. seqno = i915_gem_get_seqno(ring->dev);
  675. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  676. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  677. intel_ring_emit(ring, seqno);
  678. intel_ring_emit(ring, MI_USER_INTERRUPT);
  679. intel_ring_advance(ring);
  680. *result = seqno;
  681. return 0;
  682. }
  683. static bool
  684. gen7_blt_ring_get_irq(struct intel_ring_buffer *ring)
  685. {
  686. /* The BLT ring on IVB appears to have broken synchronization
  687. * between the seqno write and the interrupt, so that the
  688. * interrupt appears first. Returning false here makes
  689. * i915_wait_request() do a polling loop, instead.
  690. */
  691. return false;
  692. }
  693. static bool
  694. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  695. {
  696. struct drm_device *dev = ring->dev;
  697. drm_i915_private_t *dev_priv = dev->dev_private;
  698. if (!dev->irq_enabled)
  699. return false;
  700. spin_lock(&ring->irq_lock);
  701. if (ring->irq_refcount++ == 0) {
  702. ring->irq_mask &= ~rflag;
  703. I915_WRITE_IMR(ring, ring->irq_mask);
  704. ironlake_enable_irq(dev_priv, gflag);
  705. }
  706. spin_unlock(&ring->irq_lock);
  707. return true;
  708. }
  709. static void
  710. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. spin_lock(&ring->irq_lock);
  715. if (--ring->irq_refcount == 0) {
  716. ring->irq_mask |= rflag;
  717. I915_WRITE_IMR(ring, ring->irq_mask);
  718. ironlake_disable_irq(dev_priv, gflag);
  719. }
  720. spin_unlock(&ring->irq_lock);
  721. }
  722. static bool
  723. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  724. {
  725. struct drm_device *dev = ring->dev;
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. if (!dev->irq_enabled)
  728. return false;
  729. spin_lock(&ring->irq_lock);
  730. if (ring->irq_refcount++ == 0) {
  731. if (IS_G4X(dev))
  732. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  733. else
  734. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  735. }
  736. spin_unlock(&ring->irq_lock);
  737. return true;
  738. }
  739. static void
  740. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  741. {
  742. struct drm_device *dev = ring->dev;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. spin_lock(&ring->irq_lock);
  745. if (--ring->irq_refcount == 0) {
  746. if (IS_G4X(dev))
  747. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  748. else
  749. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  750. }
  751. spin_unlock(&ring->irq_lock);
  752. }
  753. static int
  754. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  755. {
  756. int ret;
  757. ret = intel_ring_begin(ring, 2);
  758. if (ret)
  759. return ret;
  760. intel_ring_emit(ring,
  761. MI_BATCH_BUFFER_START | (2 << 6) |
  762. MI_BATCH_NON_SECURE_I965);
  763. intel_ring_emit(ring, offset);
  764. intel_ring_advance(ring);
  765. return 0;
  766. }
  767. static int
  768. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  769. u32 offset, u32 len)
  770. {
  771. struct drm_device *dev = ring->dev;
  772. int ret;
  773. if (IS_I830(dev) || IS_845G(dev)) {
  774. ret = intel_ring_begin(ring, 4);
  775. if (ret)
  776. return ret;
  777. intel_ring_emit(ring, MI_BATCH_BUFFER);
  778. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  779. intel_ring_emit(ring, offset + len - 8);
  780. intel_ring_emit(ring, 0);
  781. } else {
  782. ret = intel_ring_begin(ring, 2);
  783. if (ret)
  784. return ret;
  785. if (INTEL_INFO(dev)->gen >= 4) {
  786. intel_ring_emit(ring,
  787. MI_BATCH_BUFFER_START | (2 << 6) |
  788. MI_BATCH_NON_SECURE_I965);
  789. intel_ring_emit(ring, offset);
  790. } else {
  791. intel_ring_emit(ring,
  792. MI_BATCH_BUFFER_START | (2 << 6));
  793. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  794. }
  795. }
  796. intel_ring_advance(ring);
  797. return 0;
  798. }
  799. static void cleanup_status_page(struct intel_ring_buffer *ring)
  800. {
  801. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  802. struct drm_i915_gem_object *obj;
  803. obj = ring->status_page.obj;
  804. if (obj == NULL)
  805. return;
  806. kunmap(obj->pages[0]);
  807. i915_gem_object_unpin(obj);
  808. drm_gem_object_unreference(&obj->base);
  809. ring->status_page.obj = NULL;
  810. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  811. }
  812. static int init_status_page(struct intel_ring_buffer *ring)
  813. {
  814. struct drm_device *dev = ring->dev;
  815. drm_i915_private_t *dev_priv = dev->dev_private;
  816. struct drm_i915_gem_object *obj;
  817. int ret;
  818. obj = i915_gem_alloc_object(dev, 4096);
  819. if (obj == NULL) {
  820. DRM_ERROR("Failed to allocate status page\n");
  821. ret = -ENOMEM;
  822. goto err;
  823. }
  824. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  825. ret = i915_gem_object_pin(obj, 4096, true);
  826. if (ret != 0) {
  827. goto err_unref;
  828. }
  829. ring->status_page.gfx_addr = obj->gtt_offset;
  830. ring->status_page.page_addr = kmap(obj->pages[0]);
  831. if (ring->status_page.page_addr == NULL) {
  832. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  833. goto err_unpin;
  834. }
  835. ring->status_page.obj = obj;
  836. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  837. intel_ring_setup_status_page(ring);
  838. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  839. ring->name, ring->status_page.gfx_addr);
  840. return 0;
  841. err_unpin:
  842. i915_gem_object_unpin(obj);
  843. err_unref:
  844. drm_gem_object_unreference(&obj->base);
  845. err:
  846. return ret;
  847. }
  848. int intel_init_ring_buffer(struct drm_device *dev,
  849. struct intel_ring_buffer *ring)
  850. {
  851. struct drm_i915_gem_object *obj;
  852. int ret;
  853. ring->dev = dev;
  854. INIT_LIST_HEAD(&ring->active_list);
  855. INIT_LIST_HEAD(&ring->request_list);
  856. INIT_LIST_HEAD(&ring->gpu_write_list);
  857. init_waitqueue_head(&ring->irq_queue);
  858. spin_lock_init(&ring->irq_lock);
  859. ring->irq_mask = ~0;
  860. if (I915_NEED_GFX_HWS(dev)) {
  861. ret = init_status_page(ring);
  862. if (ret)
  863. return ret;
  864. }
  865. obj = i915_gem_alloc_object(dev, ring->size);
  866. if (obj == NULL) {
  867. DRM_ERROR("Failed to allocate ringbuffer\n");
  868. ret = -ENOMEM;
  869. goto err_hws;
  870. }
  871. ring->obj = obj;
  872. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  873. if (ret)
  874. goto err_unref;
  875. ring->map.size = ring->size;
  876. ring->map.offset = dev->agp->base + obj->gtt_offset;
  877. ring->map.type = 0;
  878. ring->map.flags = 0;
  879. ring->map.mtrr = 0;
  880. drm_core_ioremap_wc(&ring->map, dev);
  881. if (ring->map.handle == NULL) {
  882. DRM_ERROR("Failed to map ringbuffer.\n");
  883. ret = -EINVAL;
  884. goto err_unpin;
  885. }
  886. ring->virtual_start = ring->map.handle;
  887. ret = ring->init(ring);
  888. if (ret)
  889. goto err_unmap;
  890. /* Workaround an erratum on the i830 which causes a hang if
  891. * the TAIL pointer points to within the last 2 cachelines
  892. * of the buffer.
  893. */
  894. ring->effective_size = ring->size;
  895. if (IS_I830(ring->dev))
  896. ring->effective_size -= 128;
  897. return 0;
  898. err_unmap:
  899. drm_core_ioremapfree(&ring->map, dev);
  900. err_unpin:
  901. i915_gem_object_unpin(obj);
  902. err_unref:
  903. drm_gem_object_unreference(&obj->base);
  904. ring->obj = NULL;
  905. err_hws:
  906. cleanup_status_page(ring);
  907. return ret;
  908. }
  909. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  910. {
  911. struct drm_i915_private *dev_priv;
  912. int ret;
  913. if (ring->obj == NULL)
  914. return;
  915. /* Disable the ring buffer. The ring must be idle at this point */
  916. dev_priv = ring->dev->dev_private;
  917. ret = intel_wait_ring_idle(ring);
  918. if (ret)
  919. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  920. ring->name, ret);
  921. I915_WRITE_CTL(ring, 0);
  922. drm_core_ioremapfree(&ring->map, ring->dev);
  923. i915_gem_object_unpin(ring->obj);
  924. drm_gem_object_unreference(&ring->obj->base);
  925. ring->obj = NULL;
  926. if (ring->cleanup)
  927. ring->cleanup(ring);
  928. cleanup_status_page(ring);
  929. }
  930. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  931. {
  932. unsigned int *virt;
  933. int rem = ring->size - ring->tail;
  934. if (ring->space < rem) {
  935. int ret = intel_wait_ring_buffer(ring, rem);
  936. if (ret)
  937. return ret;
  938. }
  939. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  940. rem /= 8;
  941. while (rem--) {
  942. *virt++ = MI_NOOP;
  943. *virt++ = MI_NOOP;
  944. }
  945. ring->tail = 0;
  946. ring->space = ring_space(ring);
  947. return 0;
  948. }
  949. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  950. {
  951. struct drm_device *dev = ring->dev;
  952. struct drm_i915_private *dev_priv = dev->dev_private;
  953. unsigned long end;
  954. u32 head;
  955. /* If the reported head position has wrapped or hasn't advanced,
  956. * fallback to the slow and accurate path.
  957. */
  958. head = intel_read_status_page(ring, 4);
  959. if (head > ring->head) {
  960. ring->head = head;
  961. ring->space = ring_space(ring);
  962. if (ring->space >= n)
  963. return 0;
  964. }
  965. trace_i915_ring_wait_begin(ring);
  966. if (drm_core_check_feature(dev, DRIVER_GEM))
  967. /* With GEM the hangcheck timer should kick us out of the loop,
  968. * leaving it early runs the risk of corrupting GEM state (due
  969. * to running on almost untested codepaths). But on resume
  970. * timers don't work yet, so prevent a complete hang in that
  971. * case by choosing an insanely large timeout. */
  972. end = jiffies + 60 * HZ;
  973. else
  974. end = jiffies + 3 * HZ;
  975. do {
  976. ring->head = I915_READ_HEAD(ring);
  977. ring->space = ring_space(ring);
  978. if (ring->space >= n) {
  979. trace_i915_ring_wait_end(ring);
  980. return 0;
  981. }
  982. if (dev->primary->master) {
  983. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  984. if (master_priv->sarea_priv)
  985. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  986. }
  987. msleep(1);
  988. if (atomic_read(&dev_priv->mm.wedged))
  989. return -EAGAIN;
  990. } while (!time_after(jiffies, end));
  991. trace_i915_ring_wait_end(ring);
  992. return -EBUSY;
  993. }
  994. int intel_ring_begin(struct intel_ring_buffer *ring,
  995. int num_dwords)
  996. {
  997. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  998. int n = 4*num_dwords;
  999. int ret;
  1000. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1001. return -EIO;
  1002. if (unlikely(ring->tail + n > ring->effective_size)) {
  1003. ret = intel_wrap_ring_buffer(ring);
  1004. if (unlikely(ret))
  1005. return ret;
  1006. }
  1007. if (unlikely(ring->space < n)) {
  1008. ret = intel_wait_ring_buffer(ring, n);
  1009. if (unlikely(ret))
  1010. return ret;
  1011. }
  1012. ring->space -= n;
  1013. return 0;
  1014. }
  1015. void intel_ring_advance(struct intel_ring_buffer *ring)
  1016. {
  1017. ring->tail &= ring->size - 1;
  1018. ring->write_tail(ring, ring->tail);
  1019. }
  1020. static const struct intel_ring_buffer render_ring = {
  1021. .name = "render ring",
  1022. .id = RING_RENDER,
  1023. .mmio_base = RENDER_RING_BASE,
  1024. .size = 32 * PAGE_SIZE,
  1025. .init = init_render_ring,
  1026. .write_tail = ring_write_tail,
  1027. .flush = render_ring_flush,
  1028. .add_request = render_ring_add_request,
  1029. .get_seqno = ring_get_seqno,
  1030. .irq_get = render_ring_get_irq,
  1031. .irq_put = render_ring_put_irq,
  1032. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  1033. .cleanup = render_ring_cleanup,
  1034. .sync_to = render_ring_sync_to,
  1035. .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
  1036. MI_SEMAPHORE_SYNC_RV,
  1037. MI_SEMAPHORE_SYNC_RB},
  1038. .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
  1039. };
  1040. /* ring buffer for bit-stream decoder */
  1041. static const struct intel_ring_buffer bsd_ring = {
  1042. .name = "bsd ring",
  1043. .id = RING_BSD,
  1044. .mmio_base = BSD_RING_BASE,
  1045. .size = 32 * PAGE_SIZE,
  1046. .init = init_ring_common,
  1047. .write_tail = ring_write_tail,
  1048. .flush = bsd_ring_flush,
  1049. .add_request = ring_add_request,
  1050. .get_seqno = ring_get_seqno,
  1051. .irq_get = bsd_ring_get_irq,
  1052. .irq_put = bsd_ring_put_irq,
  1053. .dispatch_execbuffer = ring_dispatch_execbuffer,
  1054. };
  1055. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1056. u32 value)
  1057. {
  1058. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1059. /* Every tail move must follow the sequence below */
  1060. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1061. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1062. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1063. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1064. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1065. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1066. 50))
  1067. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1068. I915_WRITE_TAIL(ring, value);
  1069. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1070. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1071. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1072. }
  1073. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1074. u32 invalidate, u32 flush)
  1075. {
  1076. uint32_t cmd;
  1077. int ret;
  1078. ret = intel_ring_begin(ring, 4);
  1079. if (ret)
  1080. return ret;
  1081. cmd = MI_FLUSH_DW;
  1082. if (invalidate & I915_GEM_GPU_DOMAINS)
  1083. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1084. intel_ring_emit(ring, cmd);
  1085. intel_ring_emit(ring, 0);
  1086. intel_ring_emit(ring, 0);
  1087. intel_ring_emit(ring, MI_NOOP);
  1088. intel_ring_advance(ring);
  1089. return 0;
  1090. }
  1091. static int
  1092. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1093. u32 offset, u32 len)
  1094. {
  1095. int ret;
  1096. ret = intel_ring_begin(ring, 2);
  1097. if (ret)
  1098. return ret;
  1099. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1100. /* bit0-7 is the length on GEN6+ */
  1101. intel_ring_emit(ring, offset);
  1102. intel_ring_advance(ring);
  1103. return 0;
  1104. }
  1105. static bool
  1106. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  1107. {
  1108. return gen6_ring_get_irq(ring,
  1109. GT_USER_INTERRUPT,
  1110. GEN6_RENDER_USER_INTERRUPT);
  1111. }
  1112. static void
  1113. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  1114. {
  1115. return gen6_ring_put_irq(ring,
  1116. GT_USER_INTERRUPT,
  1117. GEN6_RENDER_USER_INTERRUPT);
  1118. }
  1119. static bool
  1120. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  1121. {
  1122. return gen6_ring_get_irq(ring,
  1123. GT_GEN6_BSD_USER_INTERRUPT,
  1124. GEN6_BSD_USER_INTERRUPT);
  1125. }
  1126. static void
  1127. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  1128. {
  1129. return gen6_ring_put_irq(ring,
  1130. GT_GEN6_BSD_USER_INTERRUPT,
  1131. GEN6_BSD_USER_INTERRUPT);
  1132. }
  1133. /* ring buffer for Video Codec for Gen6+ */
  1134. static const struct intel_ring_buffer gen6_bsd_ring = {
  1135. .name = "gen6 bsd ring",
  1136. .id = RING_BSD,
  1137. .mmio_base = GEN6_BSD_RING_BASE,
  1138. .size = 32 * PAGE_SIZE,
  1139. .init = init_ring_common,
  1140. .write_tail = gen6_bsd_ring_write_tail,
  1141. .flush = gen6_ring_flush,
  1142. .add_request = gen6_add_request,
  1143. .get_seqno = ring_get_seqno,
  1144. .irq_get = gen6_bsd_ring_get_irq,
  1145. .irq_put = gen6_bsd_ring_put_irq,
  1146. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1147. .sync_to = gen6_bsd_ring_sync_to,
  1148. .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
  1149. MI_SEMAPHORE_SYNC_INVALID,
  1150. MI_SEMAPHORE_SYNC_VB},
  1151. .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
  1152. };
  1153. /* Blitter support (SandyBridge+) */
  1154. static bool
  1155. blt_ring_get_irq(struct intel_ring_buffer *ring)
  1156. {
  1157. return gen6_ring_get_irq(ring,
  1158. GT_BLT_USER_INTERRUPT,
  1159. GEN6_BLITTER_USER_INTERRUPT);
  1160. }
  1161. static void
  1162. blt_ring_put_irq(struct intel_ring_buffer *ring)
  1163. {
  1164. gen6_ring_put_irq(ring,
  1165. GT_BLT_USER_INTERRUPT,
  1166. GEN6_BLITTER_USER_INTERRUPT);
  1167. }
  1168. /* Workaround for some stepping of SNB,
  1169. * each time when BLT engine ring tail moved,
  1170. * the first command in the ring to be parsed
  1171. * should be MI_BATCH_BUFFER_START
  1172. */
  1173. #define NEED_BLT_WORKAROUND(dev) \
  1174. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  1175. static inline struct drm_i915_gem_object *
  1176. to_blt_workaround(struct intel_ring_buffer *ring)
  1177. {
  1178. return ring->private;
  1179. }
  1180. static int blt_ring_init(struct intel_ring_buffer *ring)
  1181. {
  1182. if (NEED_BLT_WORKAROUND(ring->dev)) {
  1183. struct drm_i915_gem_object *obj;
  1184. u32 *ptr;
  1185. int ret;
  1186. obj = i915_gem_alloc_object(ring->dev, 4096);
  1187. if (obj == NULL)
  1188. return -ENOMEM;
  1189. ret = i915_gem_object_pin(obj, 4096, true);
  1190. if (ret) {
  1191. drm_gem_object_unreference(&obj->base);
  1192. return ret;
  1193. }
  1194. ptr = kmap(obj->pages[0]);
  1195. *ptr++ = MI_BATCH_BUFFER_END;
  1196. *ptr++ = MI_NOOP;
  1197. kunmap(obj->pages[0]);
  1198. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1199. if (ret) {
  1200. i915_gem_object_unpin(obj);
  1201. drm_gem_object_unreference(&obj->base);
  1202. return ret;
  1203. }
  1204. ring->private = obj;
  1205. }
  1206. return init_ring_common(ring);
  1207. }
  1208. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1209. int num_dwords)
  1210. {
  1211. if (ring->private) {
  1212. int ret = intel_ring_begin(ring, num_dwords+2);
  1213. if (ret)
  1214. return ret;
  1215. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1216. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1217. return 0;
  1218. } else
  1219. return intel_ring_begin(ring, 4);
  1220. }
  1221. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1222. u32 invalidate, u32 flush)
  1223. {
  1224. uint32_t cmd;
  1225. int ret;
  1226. ret = blt_ring_begin(ring, 4);
  1227. if (ret)
  1228. return ret;
  1229. cmd = MI_FLUSH_DW;
  1230. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1231. cmd |= MI_INVALIDATE_TLB;
  1232. intel_ring_emit(ring, cmd);
  1233. intel_ring_emit(ring, 0);
  1234. intel_ring_emit(ring, 0);
  1235. intel_ring_emit(ring, MI_NOOP);
  1236. intel_ring_advance(ring);
  1237. return 0;
  1238. }
  1239. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1240. {
  1241. if (!ring->private)
  1242. return;
  1243. i915_gem_object_unpin(ring->private);
  1244. drm_gem_object_unreference(ring->private);
  1245. ring->private = NULL;
  1246. }
  1247. static const struct intel_ring_buffer gen6_blt_ring = {
  1248. .name = "blt ring",
  1249. .id = RING_BLT,
  1250. .mmio_base = BLT_RING_BASE,
  1251. .size = 32 * PAGE_SIZE,
  1252. .init = blt_ring_init,
  1253. .write_tail = ring_write_tail,
  1254. .flush = blt_ring_flush,
  1255. .add_request = gen6_add_request,
  1256. .get_seqno = ring_get_seqno,
  1257. .irq_get = blt_ring_get_irq,
  1258. .irq_put = blt_ring_put_irq,
  1259. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1260. .cleanup = blt_ring_cleanup,
  1261. .sync_to = gen6_blt_ring_sync_to,
  1262. .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
  1263. MI_SEMAPHORE_SYNC_BV,
  1264. MI_SEMAPHORE_SYNC_INVALID},
  1265. .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
  1266. };
  1267. int intel_init_render_ring_buffer(struct drm_device *dev)
  1268. {
  1269. drm_i915_private_t *dev_priv = dev->dev_private;
  1270. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1271. *ring = render_ring;
  1272. if (INTEL_INFO(dev)->gen >= 6) {
  1273. ring->add_request = gen6_add_request;
  1274. ring->flush = gen6_render_ring_flush;
  1275. ring->irq_get = gen6_render_ring_get_irq;
  1276. ring->irq_put = gen6_render_ring_put_irq;
  1277. } else if (IS_GEN5(dev)) {
  1278. ring->add_request = pc_render_add_request;
  1279. ring->get_seqno = pc_render_get_seqno;
  1280. }
  1281. if (!I915_NEED_GFX_HWS(dev)) {
  1282. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1283. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1284. }
  1285. return intel_init_ring_buffer(dev, ring);
  1286. }
  1287. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1288. {
  1289. drm_i915_private_t *dev_priv = dev->dev_private;
  1290. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1291. *ring = render_ring;
  1292. if (INTEL_INFO(dev)->gen >= 6) {
  1293. ring->add_request = gen6_add_request;
  1294. ring->irq_get = gen6_render_ring_get_irq;
  1295. ring->irq_put = gen6_render_ring_put_irq;
  1296. } else if (IS_GEN5(dev)) {
  1297. ring->add_request = pc_render_add_request;
  1298. ring->get_seqno = pc_render_get_seqno;
  1299. }
  1300. if (!I915_NEED_GFX_HWS(dev))
  1301. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1302. ring->dev = dev;
  1303. INIT_LIST_HEAD(&ring->active_list);
  1304. INIT_LIST_HEAD(&ring->request_list);
  1305. INIT_LIST_HEAD(&ring->gpu_write_list);
  1306. ring->size = size;
  1307. ring->effective_size = ring->size;
  1308. if (IS_I830(ring->dev))
  1309. ring->effective_size -= 128;
  1310. ring->map.offset = start;
  1311. ring->map.size = size;
  1312. ring->map.type = 0;
  1313. ring->map.flags = 0;
  1314. ring->map.mtrr = 0;
  1315. drm_core_ioremap_wc(&ring->map, dev);
  1316. if (ring->map.handle == NULL) {
  1317. DRM_ERROR("can not ioremap virtual address for"
  1318. " ring buffer\n");
  1319. return -ENOMEM;
  1320. }
  1321. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1322. return 0;
  1323. }
  1324. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1325. {
  1326. drm_i915_private_t *dev_priv = dev->dev_private;
  1327. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1328. if (IS_GEN6(dev) || IS_GEN7(dev))
  1329. *ring = gen6_bsd_ring;
  1330. else
  1331. *ring = bsd_ring;
  1332. return intel_init_ring_buffer(dev, ring);
  1333. }
  1334. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1335. {
  1336. drm_i915_private_t *dev_priv = dev->dev_private;
  1337. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1338. *ring = gen6_blt_ring;
  1339. if (IS_GEN7(dev))
  1340. ring->irq_get = gen7_blt_ring_get_irq;
  1341. return intel_init_ring_buffer(dev, ring);
  1342. }