ide-dma.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * IDE DMA support (including IDE PCI BM-DMA).
  3. *
  4. * Copyright (C) 1995-1998 Mark Lord
  5. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2004, 2007 Bartlomiej Zolnierkiewicz
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
  11. */
  12. /*
  13. * Special Thanks to Mark for his Six years of work.
  14. */
  15. /*
  16. * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
  17. * fixing the problem with the BIOS on some Acer motherboards.
  18. *
  19. * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
  20. * "TX" chipset compatibility and for providing patches for the "TX" chipset.
  21. *
  22. * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
  23. * at generic DMA -- his patches were referred to when preparing this code.
  24. *
  25. * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
  26. * for supplying a Promise UDMA board & WD UDMA drive for this work!
  27. */
  28. #include <linux/types.h>
  29. #include <linux/kernel.h>
  30. #include <linux/ide.h>
  31. #include <linux/scatterlist.h>
  32. #include <linux/dma-mapping.h>
  33. static const struct drive_list_entry drive_whitelist[] = {
  34. { "Micropolis 2112A" , NULL },
  35. { "CONNER CTMA 4000" , NULL },
  36. { "CONNER CTT8000-A" , NULL },
  37. { "ST34342A" , NULL },
  38. { NULL , NULL }
  39. };
  40. static const struct drive_list_entry drive_blacklist[] = {
  41. { "WDC AC11000H" , NULL },
  42. { "WDC AC22100H" , NULL },
  43. { "WDC AC32500H" , NULL },
  44. { "WDC AC33100H" , NULL },
  45. { "WDC AC31600H" , NULL },
  46. { "WDC AC32100H" , "24.09P07" },
  47. { "WDC AC23200L" , "21.10N21" },
  48. { "Compaq CRD-8241B" , NULL },
  49. { "CRD-8400B" , NULL },
  50. { "CRD-8480B", NULL },
  51. { "CRD-8482B", NULL },
  52. { "CRD-84" , NULL },
  53. { "SanDisk SDP3B" , NULL },
  54. { "SanDisk SDP3B-64" , NULL },
  55. { "SANYO CD-ROM CRD" , NULL },
  56. { "HITACHI CDR-8" , NULL },
  57. { "HITACHI CDR-8335" , NULL },
  58. { "HITACHI CDR-8435" , NULL },
  59. { "Toshiba CD-ROM XM-6202B" , NULL },
  60. { "TOSHIBA CD-ROM XM-1702BC", NULL },
  61. { "CD-532E-A" , NULL },
  62. { "E-IDE CD-ROM CR-840", NULL },
  63. { "CD-ROM Drive/F5A", NULL },
  64. { "WPI CDD-820", NULL },
  65. { "SAMSUNG CD-ROM SC-148C", NULL },
  66. { "SAMSUNG CD-ROM SC", NULL },
  67. { "ATAPI CD-ROM DRIVE 40X MAXIMUM", NULL },
  68. { "_NEC DV5800A", NULL },
  69. { "SAMSUNG CD-ROM SN-124", "N001" },
  70. { "Seagate STT20000A", NULL },
  71. { "CD-ROM CDR_U200", "1.09" },
  72. { NULL , NULL }
  73. };
  74. /**
  75. * ide_dma_intr - IDE DMA interrupt handler
  76. * @drive: the drive the interrupt is for
  77. *
  78. * Handle an interrupt completing a read/write DMA transfer on an
  79. * IDE device
  80. */
  81. ide_startstop_t ide_dma_intr(ide_drive_t *drive)
  82. {
  83. ide_hwif_t *hwif = drive->hwif;
  84. struct ide_cmd *cmd = &hwif->cmd;
  85. u8 stat = 0, dma_stat = 0;
  86. drive->waiting_for_dma = 0;
  87. dma_stat = hwif->dma_ops->dma_end(drive);
  88. ide_dma_unmap_sg(drive, cmd);
  89. stat = hwif->tp_ops->read_status(hwif);
  90. if (OK_STAT(stat, DRIVE_READY, drive->bad_wstat | ATA_DRQ)) {
  91. if (!dma_stat) {
  92. if ((cmd->tf_flags & IDE_TFLAG_FS) == 0)
  93. ide_finish_cmd(drive, cmd, stat);
  94. else
  95. ide_complete_rq(drive, 0,
  96. cmd->rq->nr_sectors << 9);
  97. return ide_stopped;
  98. }
  99. printk(KERN_ERR "%s: %s: bad DMA status (0x%02x)\n",
  100. drive->name, __func__, dma_stat);
  101. }
  102. return ide_error(drive, "dma_intr", stat);
  103. }
  104. int ide_dma_good_drive(ide_drive_t *drive)
  105. {
  106. return ide_in_drive_list(drive->id, drive_whitelist);
  107. }
  108. /**
  109. * ide_dma_map_sg - map IDE scatter gather for DMA I/O
  110. * @drive: the drive to map the DMA table for
  111. * @cmd: command
  112. *
  113. * Perform the DMA mapping magic necessary to access the source or
  114. * target buffers of a request via DMA. The lower layers of the
  115. * kernel provide the necessary cache management so that we can
  116. * operate in a portable fashion.
  117. */
  118. static int ide_dma_map_sg(ide_drive_t *drive, struct ide_cmd *cmd)
  119. {
  120. ide_hwif_t *hwif = drive->hwif;
  121. struct scatterlist *sg = hwif->sg_table;
  122. int i;
  123. if (cmd->tf_flags & IDE_TFLAG_WRITE)
  124. cmd->sg_dma_direction = DMA_TO_DEVICE;
  125. else
  126. cmd->sg_dma_direction = DMA_FROM_DEVICE;
  127. i = dma_map_sg(hwif->dev, sg, cmd->sg_nents, cmd->sg_dma_direction);
  128. if (i) {
  129. cmd->orig_sg_nents = cmd->sg_nents;
  130. cmd->sg_nents = i;
  131. }
  132. return i;
  133. }
  134. /**
  135. * ide_dma_unmap_sg - clean up DMA mapping
  136. * @drive: The drive to unmap
  137. *
  138. * Teardown mappings after DMA has completed. This must be called
  139. * after the completion of each use of ide_build_dmatable and before
  140. * the next use of ide_build_dmatable. Failure to do so will cause
  141. * an oops as only one mapping can be live for each target at a given
  142. * time.
  143. */
  144. void ide_dma_unmap_sg(ide_drive_t *drive, struct ide_cmd *cmd)
  145. {
  146. ide_hwif_t *hwif = drive->hwif;
  147. dma_unmap_sg(hwif->dev, hwif->sg_table, cmd->orig_sg_nents,
  148. cmd->sg_dma_direction);
  149. }
  150. EXPORT_SYMBOL_GPL(ide_dma_unmap_sg);
  151. /**
  152. * ide_dma_off_quietly - Generic DMA kill
  153. * @drive: drive to control
  154. *
  155. * Turn off the current DMA on this IDE controller.
  156. */
  157. void ide_dma_off_quietly(ide_drive_t *drive)
  158. {
  159. drive->dev_flags &= ~IDE_DFLAG_USING_DMA;
  160. ide_toggle_bounce(drive, 0);
  161. drive->hwif->dma_ops->dma_host_set(drive, 0);
  162. }
  163. EXPORT_SYMBOL(ide_dma_off_quietly);
  164. /**
  165. * ide_dma_off - disable DMA on a device
  166. * @drive: drive to disable DMA on
  167. *
  168. * Disable IDE DMA for a device on this IDE controller.
  169. * Inform the user that DMA has been disabled.
  170. */
  171. void ide_dma_off(ide_drive_t *drive)
  172. {
  173. printk(KERN_INFO "%s: DMA disabled\n", drive->name);
  174. ide_dma_off_quietly(drive);
  175. }
  176. EXPORT_SYMBOL(ide_dma_off);
  177. /**
  178. * ide_dma_on - Enable DMA on a device
  179. * @drive: drive to enable DMA on
  180. *
  181. * Enable IDE DMA for a device on this IDE controller.
  182. */
  183. void ide_dma_on(ide_drive_t *drive)
  184. {
  185. drive->dev_flags |= IDE_DFLAG_USING_DMA;
  186. ide_toggle_bounce(drive, 1);
  187. drive->hwif->dma_ops->dma_host_set(drive, 1);
  188. }
  189. int __ide_dma_bad_drive(ide_drive_t *drive)
  190. {
  191. u16 *id = drive->id;
  192. int blacklist = ide_in_drive_list(id, drive_blacklist);
  193. if (blacklist) {
  194. printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
  195. drive->name, (char *)&id[ATA_ID_PROD]);
  196. return blacklist;
  197. }
  198. return 0;
  199. }
  200. EXPORT_SYMBOL(__ide_dma_bad_drive);
  201. static const u8 xfer_mode_bases[] = {
  202. XFER_UDMA_0,
  203. XFER_MW_DMA_0,
  204. XFER_SW_DMA_0,
  205. };
  206. static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base, u8 req_mode)
  207. {
  208. u16 *id = drive->id;
  209. ide_hwif_t *hwif = drive->hwif;
  210. const struct ide_port_ops *port_ops = hwif->port_ops;
  211. unsigned int mask = 0;
  212. switch (base) {
  213. case XFER_UDMA_0:
  214. if ((id[ATA_ID_FIELD_VALID] & 4) == 0)
  215. break;
  216. mask = id[ATA_ID_UDMA_MODES];
  217. if (port_ops && port_ops->udma_filter)
  218. mask &= port_ops->udma_filter(drive);
  219. else
  220. mask &= hwif->ultra_mask;
  221. /*
  222. * avoid false cable warning from eighty_ninty_three()
  223. */
  224. if (req_mode > XFER_UDMA_2) {
  225. if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
  226. mask &= 0x07;
  227. }
  228. break;
  229. case XFER_MW_DMA_0:
  230. mask = id[ATA_ID_MWDMA_MODES];
  231. if (port_ops && port_ops->mdma_filter)
  232. mask &= port_ops->mdma_filter(drive);
  233. else
  234. mask &= hwif->mwdma_mask;
  235. break;
  236. case XFER_SW_DMA_0:
  237. mask = id[ATA_ID_SWDMA_MODES];
  238. if (!(mask & ATA_SWDMA2) && (id[ATA_ID_OLD_DMA_MODES] >> 8)) {
  239. u8 mode = id[ATA_ID_OLD_DMA_MODES] >> 8;
  240. /*
  241. * if the mode is valid convert it to the mask
  242. * (the maximum allowed mode is XFER_SW_DMA_2)
  243. */
  244. if (mode <= 2)
  245. mask = (2 << mode) - 1;
  246. }
  247. mask &= hwif->swdma_mask;
  248. break;
  249. default:
  250. BUG();
  251. break;
  252. }
  253. return mask;
  254. }
  255. /**
  256. * ide_find_dma_mode - compute DMA speed
  257. * @drive: IDE device
  258. * @req_mode: requested mode
  259. *
  260. * Checks the drive/host capabilities and finds the speed to use for
  261. * the DMA transfer. The speed is then limited by the requested mode.
  262. *
  263. * Returns 0 if the drive/host combination is incapable of DMA transfers
  264. * or if the requested mode is not a DMA mode.
  265. */
  266. u8 ide_find_dma_mode(ide_drive_t *drive, u8 req_mode)
  267. {
  268. ide_hwif_t *hwif = drive->hwif;
  269. unsigned int mask;
  270. int x, i;
  271. u8 mode = 0;
  272. if (drive->media != ide_disk) {
  273. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  274. return 0;
  275. }
  276. for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
  277. if (req_mode < xfer_mode_bases[i])
  278. continue;
  279. mask = ide_get_mode_mask(drive, xfer_mode_bases[i], req_mode);
  280. x = fls(mask) - 1;
  281. if (x >= 0) {
  282. mode = xfer_mode_bases[i] + x;
  283. break;
  284. }
  285. }
  286. if (hwif->chipset == ide_acorn && mode == 0) {
  287. /*
  288. * is this correct?
  289. */
  290. if (ide_dma_good_drive(drive) &&
  291. drive->id[ATA_ID_EIDE_DMA_TIME] < 150)
  292. mode = XFER_MW_DMA_1;
  293. }
  294. mode = min(mode, req_mode);
  295. printk(KERN_INFO "%s: %s mode selected\n", drive->name,
  296. mode ? ide_xfer_verbose(mode) : "no DMA");
  297. return mode;
  298. }
  299. EXPORT_SYMBOL_GPL(ide_find_dma_mode);
  300. static int ide_tune_dma(ide_drive_t *drive)
  301. {
  302. ide_hwif_t *hwif = drive->hwif;
  303. u8 speed;
  304. if (ata_id_has_dma(drive->id) == 0 ||
  305. (drive->dev_flags & IDE_DFLAG_NODMA))
  306. return 0;
  307. /* consult the list of known "bad" drives */
  308. if (__ide_dma_bad_drive(drive))
  309. return 0;
  310. if (ide_id_dma_bug(drive))
  311. return 0;
  312. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  313. return config_drive_for_dma(drive);
  314. speed = ide_max_dma_mode(drive);
  315. if (!speed)
  316. return 0;
  317. if (ide_set_dma_mode(drive, speed))
  318. return 0;
  319. return 1;
  320. }
  321. static int ide_dma_check(ide_drive_t *drive)
  322. {
  323. ide_hwif_t *hwif = drive->hwif;
  324. if (ide_tune_dma(drive))
  325. return 0;
  326. /* TODO: always do PIO fallback */
  327. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  328. return -1;
  329. ide_set_max_pio(drive);
  330. return -1;
  331. }
  332. int ide_id_dma_bug(ide_drive_t *drive)
  333. {
  334. u16 *id = drive->id;
  335. if (id[ATA_ID_FIELD_VALID] & 4) {
  336. if ((id[ATA_ID_UDMA_MODES] >> 8) &&
  337. (id[ATA_ID_MWDMA_MODES] >> 8))
  338. goto err_out;
  339. } else if ((id[ATA_ID_MWDMA_MODES] >> 8) &&
  340. (id[ATA_ID_SWDMA_MODES] >> 8))
  341. goto err_out;
  342. return 0;
  343. err_out:
  344. printk(KERN_ERR "%s: bad DMA info in identify block\n", drive->name);
  345. return 1;
  346. }
  347. int ide_set_dma(ide_drive_t *drive)
  348. {
  349. int rc;
  350. /*
  351. * Force DMAing for the beginning of the check.
  352. * Some chipsets appear to do interesting
  353. * things, if not checked and cleared.
  354. * PARANOIA!!!
  355. */
  356. ide_dma_off_quietly(drive);
  357. rc = ide_dma_check(drive);
  358. if (rc)
  359. return rc;
  360. ide_dma_on(drive);
  361. return 0;
  362. }
  363. void ide_check_dma_crc(ide_drive_t *drive)
  364. {
  365. u8 mode;
  366. ide_dma_off_quietly(drive);
  367. drive->crc_count = 0;
  368. mode = drive->current_speed;
  369. /*
  370. * Don't try non Ultra-DMA modes without iCRC's. Force the
  371. * device to PIO and make the user enable SWDMA/MWDMA modes.
  372. */
  373. if (mode > XFER_UDMA_0 && mode <= XFER_UDMA_7)
  374. mode--;
  375. else
  376. mode = XFER_PIO_4;
  377. ide_set_xfer_rate(drive, mode);
  378. if (drive->current_speed >= XFER_SW_DMA_0)
  379. ide_dma_on(drive);
  380. }
  381. void ide_dma_lost_irq(ide_drive_t *drive)
  382. {
  383. printk(KERN_ERR "%s: DMA interrupt recovery\n", drive->name);
  384. }
  385. EXPORT_SYMBOL_GPL(ide_dma_lost_irq);
  386. /*
  387. * un-busy the port etc, and clear any pending DMA status. we want to
  388. * retry the current request in pio mode instead of risking tossing it
  389. * all away
  390. */
  391. ide_startstop_t ide_dma_timeout_retry(ide_drive_t *drive, int error)
  392. {
  393. ide_hwif_t *hwif = drive->hwif;
  394. const struct ide_dma_ops *dma_ops = hwif->dma_ops;
  395. struct ide_cmd *cmd = &hwif->cmd;
  396. struct request *rq;
  397. ide_startstop_t ret = ide_stopped;
  398. /*
  399. * end current dma transaction
  400. */
  401. if (error < 0) {
  402. printk(KERN_WARNING "%s: DMA timeout error\n", drive->name);
  403. drive->waiting_for_dma = 0;
  404. (void)dma_ops->dma_end(drive);
  405. ide_dma_unmap_sg(drive, cmd);
  406. ret = ide_error(drive, "dma timeout error",
  407. hwif->tp_ops->read_status(hwif));
  408. } else {
  409. printk(KERN_WARNING "%s: DMA timeout retry\n", drive->name);
  410. if (dma_ops->dma_clear)
  411. dma_ops->dma_clear(drive);
  412. printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
  413. if (dma_ops->dma_test_irq(drive) == 0) {
  414. ide_dump_status(drive, "DMA timeout",
  415. hwif->tp_ops->read_status(hwif));
  416. drive->waiting_for_dma = 0;
  417. (void)dma_ops->dma_end(drive);
  418. ide_dma_unmap_sg(drive, cmd);
  419. }
  420. }
  421. /*
  422. * disable dma for now, but remember that we did so because of
  423. * a timeout -- we'll reenable after we finish this next request
  424. * (or rather the first chunk of it) in pio.
  425. */
  426. drive->dev_flags |= IDE_DFLAG_DMA_PIO_RETRY;
  427. drive->retry_pio++;
  428. ide_dma_off_quietly(drive);
  429. /*
  430. * un-busy drive etc and make sure request is sane
  431. */
  432. rq = hwif->rq;
  433. if (!rq)
  434. goto out;
  435. hwif->rq = NULL;
  436. rq->errors = 0;
  437. if (!rq->bio)
  438. goto out;
  439. rq->sector = rq->bio->bi_sector;
  440. rq->current_nr_sectors = bio_iovec(rq->bio)->bv_len >> 9;
  441. rq->hard_cur_sectors = rq->current_nr_sectors;
  442. rq->buffer = bio_data(rq->bio);
  443. out:
  444. return ret;
  445. }
  446. void ide_release_dma_engine(ide_hwif_t *hwif)
  447. {
  448. if (hwif->dmatable_cpu) {
  449. int prd_size = hwif->prd_max_nents * hwif->prd_ent_size;
  450. dma_free_coherent(hwif->dev, prd_size,
  451. hwif->dmatable_cpu, hwif->dmatable_dma);
  452. hwif->dmatable_cpu = NULL;
  453. }
  454. }
  455. EXPORT_SYMBOL_GPL(ide_release_dma_engine);
  456. int ide_allocate_dma_engine(ide_hwif_t *hwif)
  457. {
  458. int prd_size;
  459. if (hwif->prd_max_nents == 0)
  460. hwif->prd_max_nents = PRD_ENTRIES;
  461. if (hwif->prd_ent_size == 0)
  462. hwif->prd_ent_size = PRD_BYTES;
  463. prd_size = hwif->prd_max_nents * hwif->prd_ent_size;
  464. hwif->dmatable_cpu = dma_alloc_coherent(hwif->dev, prd_size,
  465. &hwif->dmatable_dma,
  466. GFP_ATOMIC);
  467. if (hwif->dmatable_cpu == NULL) {
  468. printk(KERN_ERR "%s: unable to allocate PRD table\n",
  469. hwif->name);
  470. return -ENOMEM;
  471. }
  472. return 0;
  473. }
  474. EXPORT_SYMBOL_GPL(ide_allocate_dma_engine);
  475. int ide_dma_prepare(ide_drive_t *drive, struct ide_cmd *cmd)
  476. {
  477. const struct ide_dma_ops *dma_ops = drive->hwif->dma_ops;
  478. if ((drive->dev_flags & IDE_DFLAG_USING_DMA) == 0 ||
  479. (dma_ops->dma_check && dma_ops->dma_check(drive, cmd)))
  480. goto out;
  481. ide_map_sg(drive, cmd);
  482. if (ide_dma_map_sg(drive, cmd) == 0)
  483. goto out_map;
  484. if (dma_ops->dma_setup(drive, cmd))
  485. goto out_dma_unmap;
  486. drive->waiting_for_dma = 1;
  487. return 0;
  488. out_dma_unmap:
  489. ide_dma_unmap_sg(drive, cmd);
  490. out_map:
  491. ide_map_sg(drive, cmd);
  492. out:
  493. return 1;
  494. }