pasemi_mac.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <linux/inet_lro.h>
  34. #include <asm/irq.h>
  35. #include <asm/firmware.h>
  36. #include <asm/pasemi_dma.h>
  37. #include "pasemi_mac.h"
  38. /* We have our own align, since ppc64 in general has it at 0 because
  39. * of design flaws in some of the server bridge chips. However, for
  40. * PWRficient doing the unaligned copies is more expensive than doing
  41. * unaligned DMA, so make sure the data is aligned instead.
  42. */
  43. #define LOCAL_SKB_ALIGN 2
  44. /* TODO list
  45. *
  46. * - Multicast support
  47. * - Large MTU support
  48. * - SW LRO
  49. * - Multiqueue RX/TX
  50. */
  51. /* Must be a power of two */
  52. #define RX_RING_SIZE 2048
  53. #define TX_RING_SIZE 4096
  54. #define CS_RING_SIZE (TX_RING_SIZE*2)
  55. #define LRO_MAX_AGGR 64
  56. #define PE_MIN_MTU 64
  57. #define PE_MAX_MTU 9000
  58. #define PE_DEF_MTU ETH_DATA_LEN
  59. #define DEFAULT_MSG_ENABLE \
  60. (NETIF_MSG_DRV | \
  61. NETIF_MSG_PROBE | \
  62. NETIF_MSG_LINK | \
  63. NETIF_MSG_TIMER | \
  64. NETIF_MSG_IFDOWN | \
  65. NETIF_MSG_IFUP | \
  66. NETIF_MSG_RX_ERR | \
  67. NETIF_MSG_TX_ERR)
  68. #define TX_DESC(tx, num) ((tx)->chan.ring_virt[(num) & (TX_RING_SIZE-1)])
  69. #define TX_DESC_INFO(tx, num) ((tx)->ring_info[(num) & (TX_RING_SIZE-1)])
  70. #define RX_DESC(rx, num) ((rx)->chan.ring_virt[(num) & (RX_RING_SIZE-1)])
  71. #define RX_DESC_INFO(rx, num) ((rx)->ring_info[(num) & (RX_RING_SIZE-1)])
  72. #define RX_BUFF(rx, num) ((rx)->buffers[(num) & (RX_RING_SIZE-1)])
  73. #define CS_DESC(cs, num) ((cs)->chan.ring_virt[(num) & (CS_RING_SIZE-1)])
  74. #define RING_USED(ring) (((ring)->next_to_fill - (ring)->next_to_clean) \
  75. & ((ring)->size - 1))
  76. #define RING_AVAIL(ring) ((ring->size) - RING_USED(ring))
  77. MODULE_LICENSE("GPL");
  78. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  79. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  80. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  81. module_param(debug, int, 0);
  82. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  83. static int translation_enabled(void)
  84. {
  85. #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
  86. return 1;
  87. #else
  88. return firmware_has_feature(FW_FEATURE_LPAR);
  89. #endif
  90. }
  91. static void write_iob_reg(unsigned int reg, unsigned int val)
  92. {
  93. pasemi_write_iob_reg(reg, val);
  94. }
  95. static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
  96. {
  97. return pasemi_read_mac_reg(mac->dma_if, reg);
  98. }
  99. static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
  100. unsigned int val)
  101. {
  102. pasemi_write_mac_reg(mac->dma_if, reg, val);
  103. }
  104. static unsigned int read_dma_reg(unsigned int reg)
  105. {
  106. return pasemi_read_dma_reg(reg);
  107. }
  108. static void write_dma_reg(unsigned int reg, unsigned int val)
  109. {
  110. pasemi_write_dma_reg(reg, val);
  111. }
  112. static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
  113. {
  114. return mac->rx;
  115. }
  116. static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
  117. {
  118. return mac->tx;
  119. }
  120. static inline void prefetch_skb(const struct sk_buff *skb)
  121. {
  122. const void *d = skb;
  123. prefetch(d);
  124. prefetch(d+64);
  125. prefetch(d+128);
  126. prefetch(d+192);
  127. }
  128. static int mac_to_intf(struct pasemi_mac *mac)
  129. {
  130. struct pci_dev *pdev = mac->pdev;
  131. u32 tmp;
  132. int nintf, off, i, j;
  133. int devfn = pdev->devfn;
  134. tmp = read_dma_reg(PAS_DMA_CAP_IFI);
  135. nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
  136. off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
  137. /* IOFF contains the offset to the registers containing the
  138. * DMA interface-to-MAC-pci-id mappings, and NIN contains number
  139. * of total interfaces. Each register contains 4 devfns.
  140. * Just do a linear search until we find the devfn of the MAC
  141. * we're trying to look up.
  142. */
  143. for (i = 0; i < (nintf+3)/4; i++) {
  144. tmp = read_dma_reg(off+4*i);
  145. for (j = 0; j < 4; j++) {
  146. if (((tmp >> (8*j)) & 0xff) == devfn)
  147. return i*4 + j;
  148. }
  149. }
  150. return -1;
  151. }
  152. static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
  153. {
  154. unsigned int flags;
  155. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  156. flags &= ~PAS_MAC_CFG_PCFG_PE;
  157. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  158. }
  159. static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
  160. {
  161. unsigned int flags;
  162. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  163. flags |= PAS_MAC_CFG_PCFG_PE;
  164. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  165. }
  166. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  167. {
  168. struct pci_dev *pdev = mac->pdev;
  169. struct device_node *dn = pci_device_to_OF_node(pdev);
  170. int len;
  171. const u8 *maddr;
  172. u8 addr[6];
  173. if (!dn) {
  174. dev_dbg(&pdev->dev,
  175. "No device node for mac, not configuring\n");
  176. return -ENOENT;
  177. }
  178. maddr = of_get_property(dn, "local-mac-address", &len);
  179. if (maddr && len == 6) {
  180. memcpy(mac->mac_addr, maddr, 6);
  181. return 0;
  182. }
  183. /* Some old versions of firmware mistakenly uses mac-address
  184. * (and as a string) instead of a byte array in local-mac-address.
  185. */
  186. if (maddr == NULL)
  187. maddr = of_get_property(dn, "mac-address", NULL);
  188. if (maddr == NULL) {
  189. dev_warn(&pdev->dev,
  190. "no mac address in device tree, not configuring\n");
  191. return -ENOENT;
  192. }
  193. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  194. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  195. dev_warn(&pdev->dev,
  196. "can't parse mac address, not configuring\n");
  197. return -EINVAL;
  198. }
  199. memcpy(mac->mac_addr, addr, 6);
  200. return 0;
  201. }
  202. static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
  203. {
  204. struct pasemi_mac *mac = netdev_priv(dev);
  205. struct sockaddr *addr = p;
  206. unsigned int adr0, adr1;
  207. if (!is_valid_ether_addr(addr->sa_data))
  208. return -EINVAL;
  209. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  210. adr0 = dev->dev_addr[2] << 24 |
  211. dev->dev_addr[3] << 16 |
  212. dev->dev_addr[4] << 8 |
  213. dev->dev_addr[5];
  214. adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
  215. adr1 &= ~0xffff;
  216. adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
  217. pasemi_mac_intf_disable(mac);
  218. write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
  219. write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
  220. pasemi_mac_intf_enable(mac);
  221. return 0;
  222. }
  223. static int get_skb_hdr(struct sk_buff *skb, void **iphdr,
  224. void **tcph, u64 *hdr_flags, void *data)
  225. {
  226. u64 macrx = (u64) data;
  227. unsigned int ip_len;
  228. struct iphdr *iph;
  229. /* IPv4 header checksum failed */
  230. if ((macrx & XCT_MACRX_HTY_M) != XCT_MACRX_HTY_IPV4_OK)
  231. return -1;
  232. /* non tcp packet */
  233. skb_reset_network_header(skb);
  234. iph = ip_hdr(skb);
  235. if (iph->protocol != IPPROTO_TCP)
  236. return -1;
  237. ip_len = ip_hdrlen(skb);
  238. skb_set_transport_header(skb, ip_len);
  239. *tcph = tcp_hdr(skb);
  240. /* check if ip header and tcp header are complete */
  241. if (iph->tot_len < ip_len + tcp_hdrlen(skb))
  242. return -1;
  243. *hdr_flags = LRO_IPV4 | LRO_TCP;
  244. *iphdr = iph;
  245. return 0;
  246. }
  247. static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
  248. const int nfrags,
  249. struct sk_buff *skb,
  250. const dma_addr_t *dmas)
  251. {
  252. int f;
  253. struct pci_dev *pdev = mac->dma_pdev;
  254. pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
  255. for (f = 0; f < nfrags; f++) {
  256. skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
  257. pci_unmap_page(pdev, dmas[f+1], frag->size, PCI_DMA_TODEVICE);
  258. }
  259. dev_kfree_skb_irq(skb);
  260. /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
  261. * aligned up to a power of 2
  262. */
  263. return (nfrags + 3) & ~1;
  264. }
  265. static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
  266. {
  267. struct pasemi_mac_csring *ring;
  268. u32 val;
  269. unsigned int cfg;
  270. int chno;
  271. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
  272. offsetof(struct pasemi_mac_csring, chan));
  273. if (!ring) {
  274. dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
  275. goto out_chan;
  276. }
  277. chno = ring->chan.chno;
  278. ring->size = CS_RING_SIZE;
  279. ring->next_to_fill = 0;
  280. /* Allocate descriptors */
  281. if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
  282. goto out_ring_desc;
  283. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  284. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  285. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  286. val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
  287. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  288. ring->events[0] = pasemi_dma_alloc_flag();
  289. ring->events[1] = pasemi_dma_alloc_flag();
  290. if (ring->events[0] < 0 || ring->events[1] < 0)
  291. goto out_flags;
  292. pasemi_dma_clear_flag(ring->events[0]);
  293. pasemi_dma_clear_flag(ring->events[1]);
  294. ring->fun = pasemi_dma_alloc_fun();
  295. if (ring->fun < 0)
  296. goto out_fun;
  297. cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
  298. PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
  299. PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
  300. if (translation_enabled())
  301. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  302. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  303. /* enable channel */
  304. pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  305. PAS_DMA_TXCHAN_TCMDSTA_DB |
  306. PAS_DMA_TXCHAN_TCMDSTA_DE |
  307. PAS_DMA_TXCHAN_TCMDSTA_DA);
  308. return ring;
  309. out_fun:
  310. out_flags:
  311. if (ring->events[0] >= 0)
  312. pasemi_dma_free_flag(ring->events[0]);
  313. if (ring->events[1] >= 0)
  314. pasemi_dma_free_flag(ring->events[1]);
  315. pasemi_dma_free_ring(&ring->chan);
  316. out_ring_desc:
  317. pasemi_dma_free_chan(&ring->chan);
  318. out_chan:
  319. return NULL;
  320. }
  321. static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
  322. {
  323. int i;
  324. mac->cs[0] = pasemi_mac_setup_csring(mac);
  325. if (mac->type == MAC_TYPE_XAUI)
  326. mac->cs[1] = pasemi_mac_setup_csring(mac);
  327. else
  328. mac->cs[1] = 0;
  329. for (i = 0; i < MAX_CS; i++)
  330. if (mac->cs[i])
  331. mac->num_cs++;
  332. }
  333. static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
  334. {
  335. pasemi_dma_stop_chan(&csring->chan);
  336. pasemi_dma_free_flag(csring->events[0]);
  337. pasemi_dma_free_flag(csring->events[1]);
  338. pasemi_dma_free_ring(&csring->chan);
  339. pasemi_dma_free_chan(&csring->chan);
  340. }
  341. static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
  342. {
  343. struct pasemi_mac_rxring *ring;
  344. struct pasemi_mac *mac = netdev_priv(dev);
  345. int chno;
  346. unsigned int cfg;
  347. ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
  348. offsetof(struct pasemi_mac_rxring, chan));
  349. if (!ring) {
  350. dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
  351. goto out_chan;
  352. }
  353. chno = ring->chan.chno;
  354. spin_lock_init(&ring->lock);
  355. ring->size = RX_RING_SIZE;
  356. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  357. RX_RING_SIZE, GFP_KERNEL);
  358. if (!ring->ring_info)
  359. goto out_ring_info;
  360. /* Allocate descriptors */
  361. if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
  362. goto out_ring_desc;
  363. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  364. RX_RING_SIZE * sizeof(u64),
  365. &ring->buf_dma, GFP_KERNEL);
  366. if (!ring->buffers)
  367. goto out_ring_desc;
  368. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  369. write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
  370. PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  371. write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
  372. PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
  373. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
  374. cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
  375. if (translation_enabled())
  376. cfg |= PAS_DMA_RXCHAN_CFG_CTR;
  377. write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
  378. write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
  379. PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
  380. write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
  381. PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
  382. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  383. cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
  384. PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
  385. PAS_DMA_RXINT_CFG_HEN;
  386. if (translation_enabled())
  387. cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
  388. write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
  389. ring->next_to_fill = 0;
  390. ring->next_to_clean = 0;
  391. ring->mac = mac;
  392. mac->rx = ring;
  393. return 0;
  394. out_ring_desc:
  395. kfree(ring->ring_info);
  396. out_ring_info:
  397. pasemi_dma_free_chan(&ring->chan);
  398. out_chan:
  399. return -ENOMEM;
  400. }
  401. static struct pasemi_mac_txring *
  402. pasemi_mac_setup_tx_resources(const struct net_device *dev)
  403. {
  404. struct pasemi_mac *mac = netdev_priv(dev);
  405. u32 val;
  406. struct pasemi_mac_txring *ring;
  407. unsigned int cfg;
  408. int chno;
  409. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
  410. offsetof(struct pasemi_mac_txring, chan));
  411. if (!ring) {
  412. dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
  413. goto out_chan;
  414. }
  415. chno = ring->chan.chno;
  416. spin_lock_init(&ring->lock);
  417. ring->size = TX_RING_SIZE;
  418. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  419. TX_RING_SIZE, GFP_KERNEL);
  420. if (!ring->ring_info)
  421. goto out_ring_info;
  422. /* Allocate descriptors */
  423. if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
  424. goto out_ring_desc;
  425. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  426. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  427. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  428. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
  429. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  430. cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
  431. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  432. PAS_DMA_TXCHAN_CFG_UP |
  433. PAS_DMA_TXCHAN_CFG_WT(4);
  434. if (translation_enabled())
  435. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  436. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  437. ring->next_to_fill = 0;
  438. ring->next_to_clean = 0;
  439. ring->mac = mac;
  440. return ring;
  441. out_ring_desc:
  442. kfree(ring->ring_info);
  443. out_ring_info:
  444. pasemi_dma_free_chan(&ring->chan);
  445. out_chan:
  446. return NULL;
  447. }
  448. static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
  449. {
  450. struct pasemi_mac_txring *txring = tx_ring(mac);
  451. unsigned int i, j;
  452. struct pasemi_mac_buffer *info;
  453. dma_addr_t dmas[MAX_SKB_FRAGS+1];
  454. int freed, nfrags;
  455. int start, limit;
  456. start = txring->next_to_clean;
  457. limit = txring->next_to_fill;
  458. /* Compensate for when fill has wrapped and clean has not */
  459. if (start > limit)
  460. limit += TX_RING_SIZE;
  461. for (i = start; i < limit; i += freed) {
  462. info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
  463. if (info->dma && info->skb) {
  464. nfrags = skb_shinfo(info->skb)->nr_frags;
  465. for (j = 0; j <= nfrags; j++)
  466. dmas[j] = txring->ring_info[(i+1+j) &
  467. (TX_RING_SIZE-1)].dma;
  468. freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
  469. info->skb, dmas);
  470. } else
  471. freed = 2;
  472. }
  473. kfree(txring->ring_info);
  474. pasemi_dma_free_chan(&txring->chan);
  475. }
  476. static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
  477. {
  478. struct pasemi_mac_rxring *rx = rx_ring(mac);
  479. unsigned int i;
  480. struct pasemi_mac_buffer *info;
  481. for (i = 0; i < RX_RING_SIZE; i++) {
  482. info = &RX_DESC_INFO(rx, i);
  483. if (info->skb && info->dma) {
  484. pci_unmap_single(mac->dma_pdev,
  485. info->dma,
  486. info->skb->len,
  487. PCI_DMA_FROMDEVICE);
  488. dev_kfree_skb_any(info->skb);
  489. }
  490. info->dma = 0;
  491. info->skb = NULL;
  492. }
  493. for (i = 0; i < RX_RING_SIZE; i++)
  494. RX_BUFF(rx, i) = 0;
  495. }
  496. static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
  497. {
  498. pasemi_mac_free_rx_buffers(mac);
  499. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  500. rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
  501. kfree(rx_ring(mac)->ring_info);
  502. pasemi_dma_free_chan(&rx_ring(mac)->chan);
  503. mac->rx = NULL;
  504. }
  505. static void pasemi_mac_replenish_rx_ring(const struct net_device *dev,
  506. const int limit)
  507. {
  508. const struct pasemi_mac *mac = netdev_priv(dev);
  509. struct pasemi_mac_rxring *rx = rx_ring(mac);
  510. int fill, count;
  511. if (limit <= 0)
  512. return;
  513. fill = rx_ring(mac)->next_to_fill;
  514. for (count = 0; count < limit; count++) {
  515. struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
  516. u64 *buff = &RX_BUFF(rx, fill);
  517. struct sk_buff *skb;
  518. dma_addr_t dma;
  519. /* Entry in use? */
  520. WARN_ON(*buff);
  521. skb = dev_alloc_skb(mac->bufsz);
  522. skb_reserve(skb, LOCAL_SKB_ALIGN);
  523. if (unlikely(!skb))
  524. break;
  525. dma = pci_map_single(mac->dma_pdev, skb->data,
  526. mac->bufsz - LOCAL_SKB_ALIGN,
  527. PCI_DMA_FROMDEVICE);
  528. if (unlikely(dma_mapping_error(dma))) {
  529. dev_kfree_skb_irq(info->skb);
  530. break;
  531. }
  532. info->skb = skb;
  533. info->dma = dma;
  534. *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
  535. fill++;
  536. }
  537. wmb();
  538. write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
  539. rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
  540. (RX_RING_SIZE - 1);
  541. }
  542. static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
  543. {
  544. struct pasemi_mac_rxring *rx = rx_ring(mac);
  545. unsigned int reg, pcnt;
  546. /* Re-enable packet count interrupts: finally
  547. * ack the packet count interrupt we got in rx_intr.
  548. */
  549. pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
  550. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
  551. if (*rx->chan.status & PAS_STATUS_TIMER)
  552. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  553. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
  554. }
  555. static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
  556. {
  557. unsigned int reg, pcnt;
  558. /* Re-enable packet count interrupts */
  559. pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
  560. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  561. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
  562. }
  563. static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
  564. const u64 macrx)
  565. {
  566. unsigned int rcmdsta, ccmdsta;
  567. struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
  568. if (!netif_msg_rx_err(mac))
  569. return;
  570. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  571. ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
  572. printk(KERN_ERR "pasemi_mac: rx error. macrx %016lx, rx status %lx\n",
  573. macrx, *chan->status);
  574. printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
  575. rcmdsta, ccmdsta);
  576. }
  577. static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
  578. const u64 mactx)
  579. {
  580. unsigned int cmdsta;
  581. struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
  582. if (!netif_msg_tx_err(mac))
  583. return;
  584. cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
  585. printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016lx, "\
  586. "tx status 0x%016lx\n", mactx, *chan->status);
  587. printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
  588. }
  589. static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
  590. const int limit)
  591. {
  592. const struct pasemi_dmachan *chan = &rx->chan;
  593. struct pasemi_mac *mac = rx->mac;
  594. struct pci_dev *pdev = mac->dma_pdev;
  595. unsigned int n;
  596. int count, buf_index, tot_bytes, packets;
  597. struct pasemi_mac_buffer *info;
  598. struct sk_buff *skb;
  599. unsigned int len;
  600. u64 macrx, eval;
  601. dma_addr_t dma;
  602. tot_bytes = 0;
  603. packets = 0;
  604. spin_lock(&rx->lock);
  605. n = rx->next_to_clean;
  606. prefetch(&RX_DESC(rx, n));
  607. for (count = 0; count < limit; count++) {
  608. macrx = RX_DESC(rx, n);
  609. prefetch(&RX_DESC(rx, n+4));
  610. if ((macrx & XCT_MACRX_E) ||
  611. (*chan->status & PAS_STATUS_ERROR))
  612. pasemi_mac_rx_error(mac, macrx);
  613. if (!(macrx & XCT_MACRX_O))
  614. break;
  615. info = NULL;
  616. BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
  617. eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
  618. XCT_RXRES_8B_EVAL_S;
  619. buf_index = eval-1;
  620. dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
  621. info = &RX_DESC_INFO(rx, buf_index);
  622. skb = info->skb;
  623. prefetch_skb(skb);
  624. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  625. pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
  626. PCI_DMA_FROMDEVICE);
  627. if (macrx & XCT_MACRX_CRC) {
  628. /* CRC error flagged */
  629. mac->netdev->stats.rx_errors++;
  630. mac->netdev->stats.rx_crc_errors++;
  631. /* No need to free skb, it'll be reused */
  632. goto next;
  633. }
  634. info->skb = NULL;
  635. info->dma = 0;
  636. if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
  637. skb->ip_summed = CHECKSUM_UNNECESSARY;
  638. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  639. XCT_MACRX_CSUM_S;
  640. } else
  641. skb->ip_summed = CHECKSUM_NONE;
  642. packets++;
  643. tot_bytes += len;
  644. /* Don't include CRC */
  645. skb_put(skb, len-4);
  646. skb->protocol = eth_type_trans(skb, mac->netdev);
  647. lro_receive_skb(&mac->lro_mgr, skb, (void *)macrx);
  648. next:
  649. RX_DESC(rx, n) = 0;
  650. RX_DESC(rx, n+1) = 0;
  651. /* Need to zero it out since hardware doesn't, since the
  652. * replenish loop uses it to tell when it's done.
  653. */
  654. RX_BUFF(rx, buf_index) = 0;
  655. n += 4;
  656. }
  657. if (n > RX_RING_SIZE) {
  658. /* Errata 5971 workaround: L2 target of headers */
  659. write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
  660. n &= (RX_RING_SIZE-1);
  661. }
  662. rx_ring(mac)->next_to_clean = n;
  663. lro_flush_all(&mac->lro_mgr);
  664. /* Increase is in number of 16-byte entries, and since each descriptor
  665. * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
  666. * count*2.
  667. */
  668. write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
  669. pasemi_mac_replenish_rx_ring(mac->netdev, count);
  670. mac->netdev->stats.rx_bytes += tot_bytes;
  671. mac->netdev->stats.rx_packets += packets;
  672. spin_unlock(&rx_ring(mac)->lock);
  673. return count;
  674. }
  675. /* Can't make this too large or we blow the kernel stack limits */
  676. #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
  677. static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
  678. {
  679. struct pasemi_dmachan *chan = &txring->chan;
  680. struct pasemi_mac *mac = txring->mac;
  681. int i, j;
  682. unsigned int start, descr_count, buf_count, batch_limit;
  683. unsigned int ring_limit;
  684. unsigned int total_count;
  685. unsigned long flags;
  686. struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
  687. dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
  688. int nf[TX_CLEAN_BATCHSIZE];
  689. int nr_frags;
  690. total_count = 0;
  691. batch_limit = TX_CLEAN_BATCHSIZE;
  692. restart:
  693. spin_lock_irqsave(&txring->lock, flags);
  694. start = txring->next_to_clean;
  695. ring_limit = txring->next_to_fill;
  696. prefetch(&TX_DESC_INFO(txring, start+1).skb);
  697. /* Compensate for when fill has wrapped but clean has not */
  698. if (start > ring_limit)
  699. ring_limit += TX_RING_SIZE;
  700. buf_count = 0;
  701. descr_count = 0;
  702. for (i = start;
  703. descr_count < batch_limit && i < ring_limit;
  704. i += buf_count) {
  705. u64 mactx = TX_DESC(txring, i);
  706. struct sk_buff *skb;
  707. if ((mactx & XCT_MACTX_E) ||
  708. (*chan->status & PAS_STATUS_ERROR))
  709. pasemi_mac_tx_error(mac, mactx);
  710. /* Skip over control descriptors */
  711. if (!(mactx & XCT_MACTX_LLEN_M)) {
  712. TX_DESC(txring, i) = 0;
  713. TX_DESC(txring, i+1) = 0;
  714. buf_count = 2;
  715. continue;
  716. }
  717. skb = TX_DESC_INFO(txring, i+1).skb;
  718. nr_frags = TX_DESC_INFO(txring, i).dma;
  719. if (unlikely(mactx & XCT_MACTX_O))
  720. /* Not yet transmitted */
  721. break;
  722. buf_count = 2 + nr_frags;
  723. /* Since we always fill with an even number of entries, make
  724. * sure we skip any unused one at the end as well.
  725. */
  726. if (buf_count & 1)
  727. buf_count++;
  728. for (j = 0; j <= nr_frags; j++)
  729. dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
  730. skbs[descr_count] = skb;
  731. nf[descr_count] = nr_frags;
  732. TX_DESC(txring, i) = 0;
  733. TX_DESC(txring, i+1) = 0;
  734. descr_count++;
  735. }
  736. txring->next_to_clean = i & (TX_RING_SIZE-1);
  737. spin_unlock_irqrestore(&txring->lock, flags);
  738. netif_wake_queue(mac->netdev);
  739. for (i = 0; i < descr_count; i++)
  740. pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
  741. total_count += descr_count;
  742. /* If the batch was full, try to clean more */
  743. if (descr_count == batch_limit)
  744. goto restart;
  745. return total_count;
  746. }
  747. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  748. {
  749. const struct pasemi_mac_rxring *rxring = data;
  750. struct pasemi_mac *mac = rxring->mac;
  751. struct net_device *dev = mac->netdev;
  752. const struct pasemi_dmachan *chan = &rxring->chan;
  753. unsigned int reg;
  754. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  755. return IRQ_NONE;
  756. /* Don't reset packet count so it won't fire again but clear
  757. * all others.
  758. */
  759. reg = 0;
  760. if (*chan->status & PAS_STATUS_SOFT)
  761. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  762. if (*chan->status & PAS_STATUS_ERROR)
  763. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  764. netif_rx_schedule(dev, &mac->napi);
  765. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
  766. return IRQ_HANDLED;
  767. }
  768. #define TX_CLEAN_INTERVAL HZ
  769. static void pasemi_mac_tx_timer(unsigned long data)
  770. {
  771. struct pasemi_mac_txring *txring = (struct pasemi_mac_txring *)data;
  772. struct pasemi_mac *mac = txring->mac;
  773. pasemi_mac_clean_tx(txring);
  774. mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
  775. pasemi_mac_restart_tx_intr(mac);
  776. }
  777. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  778. {
  779. struct pasemi_mac_txring *txring = data;
  780. const struct pasemi_dmachan *chan = &txring->chan;
  781. struct pasemi_mac *mac = txring->mac;
  782. unsigned int reg;
  783. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  784. return IRQ_NONE;
  785. reg = 0;
  786. if (*chan->status & PAS_STATUS_SOFT)
  787. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  788. if (*chan->status & PAS_STATUS_ERROR)
  789. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  790. mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
  791. netif_rx_schedule(mac->netdev, &mac->napi);
  792. if (reg)
  793. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
  794. return IRQ_HANDLED;
  795. }
  796. static void pasemi_adjust_link(struct net_device *dev)
  797. {
  798. struct pasemi_mac *mac = netdev_priv(dev);
  799. int msg;
  800. unsigned int flags;
  801. unsigned int new_flags;
  802. if (!mac->phydev->link) {
  803. /* If no link, MAC speed settings don't matter. Just report
  804. * link down and return.
  805. */
  806. if (mac->link && netif_msg_link(mac))
  807. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  808. netif_carrier_off(dev);
  809. pasemi_mac_intf_disable(mac);
  810. mac->link = 0;
  811. return;
  812. } else {
  813. pasemi_mac_intf_enable(mac);
  814. netif_carrier_on(dev);
  815. }
  816. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  817. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  818. PAS_MAC_CFG_PCFG_TSR_M);
  819. if (!mac->phydev->duplex)
  820. new_flags |= PAS_MAC_CFG_PCFG_HD;
  821. switch (mac->phydev->speed) {
  822. case 1000:
  823. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  824. PAS_MAC_CFG_PCFG_TSR_1G;
  825. break;
  826. case 100:
  827. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  828. PAS_MAC_CFG_PCFG_TSR_100M;
  829. break;
  830. case 10:
  831. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  832. PAS_MAC_CFG_PCFG_TSR_10M;
  833. break;
  834. default:
  835. printk("Unsupported speed %d\n", mac->phydev->speed);
  836. }
  837. /* Print on link or speed/duplex change */
  838. msg = mac->link != mac->phydev->link || flags != new_flags;
  839. mac->duplex = mac->phydev->duplex;
  840. mac->speed = mac->phydev->speed;
  841. mac->link = mac->phydev->link;
  842. if (new_flags != flags)
  843. write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
  844. if (msg && netif_msg_link(mac))
  845. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  846. dev->name, mac->speed, mac->duplex ? "full" : "half");
  847. }
  848. static int pasemi_mac_phy_init(struct net_device *dev)
  849. {
  850. struct pasemi_mac *mac = netdev_priv(dev);
  851. struct device_node *dn, *phy_dn;
  852. struct phy_device *phydev;
  853. unsigned int phy_id;
  854. const phandle *ph;
  855. const unsigned int *prop;
  856. struct resource r;
  857. int ret;
  858. dn = pci_device_to_OF_node(mac->pdev);
  859. ph = of_get_property(dn, "phy-handle", NULL);
  860. if (!ph)
  861. return -ENODEV;
  862. phy_dn = of_find_node_by_phandle(*ph);
  863. prop = of_get_property(phy_dn, "reg", NULL);
  864. ret = of_address_to_resource(phy_dn->parent, 0, &r);
  865. if (ret)
  866. goto err;
  867. phy_id = *prop;
  868. snprintf(mac->phy_id, BUS_ID_SIZE, PHY_ID_FMT, (int)r.start, phy_id);
  869. of_node_put(phy_dn);
  870. mac->link = 0;
  871. mac->speed = 0;
  872. mac->duplex = -1;
  873. phydev = phy_connect(dev, mac->phy_id, &pasemi_adjust_link, 0, PHY_INTERFACE_MODE_SGMII);
  874. if (IS_ERR(phydev)) {
  875. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  876. return PTR_ERR(phydev);
  877. }
  878. mac->phydev = phydev;
  879. return 0;
  880. err:
  881. of_node_put(phy_dn);
  882. return -ENODEV;
  883. }
  884. static int pasemi_mac_open(struct net_device *dev)
  885. {
  886. struct pasemi_mac *mac = netdev_priv(dev);
  887. unsigned int flags;
  888. int ret;
  889. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  890. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  891. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  892. write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
  893. ret = pasemi_mac_setup_rx_resources(dev);
  894. if (ret)
  895. goto out_rx_resources;
  896. mac->tx = pasemi_mac_setup_tx_resources(dev);
  897. if (!mac->tx)
  898. goto out_tx_ring;
  899. if (dev->mtu > 1500) {
  900. pasemi_mac_setup_csrings(mac);
  901. if (!mac->num_cs)
  902. goto out_tx_ring;
  903. }
  904. /* 0x3ff with 33MHz clock is about 31us */
  905. write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
  906. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
  907. write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
  908. PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
  909. write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
  910. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  911. write_mac_reg(mac, PAS_MAC_IPC_CHNL,
  912. PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
  913. PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
  914. /* enable rx if */
  915. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  916. PAS_DMA_RXINT_RCMDSTA_EN |
  917. PAS_DMA_RXINT_RCMDSTA_DROPS_M |
  918. PAS_DMA_RXINT_RCMDSTA_BP |
  919. PAS_DMA_RXINT_RCMDSTA_OO |
  920. PAS_DMA_RXINT_RCMDSTA_BT);
  921. /* enable rx channel */
  922. pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
  923. PAS_DMA_RXCHAN_CCMDSTA_OD |
  924. PAS_DMA_RXCHAN_CCMDSTA_FD |
  925. PAS_DMA_RXCHAN_CCMDSTA_DT);
  926. /* enable tx channel */
  927. pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  928. PAS_DMA_TXCHAN_TCMDSTA_DB |
  929. PAS_DMA_TXCHAN_TCMDSTA_DE |
  930. PAS_DMA_TXCHAN_TCMDSTA_DA);
  931. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
  932. write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
  933. RX_RING_SIZE>>1);
  934. /* Clear out any residual packet count state from firmware */
  935. pasemi_mac_restart_rx_intr(mac);
  936. pasemi_mac_restart_tx_intr(mac);
  937. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  938. if (mac->type == MAC_TYPE_GMAC)
  939. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  940. else
  941. flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
  942. /* Enable interface in MAC */
  943. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  944. ret = pasemi_mac_phy_init(dev);
  945. if (ret) {
  946. /* Since we won't get link notification, just enable RX */
  947. pasemi_mac_intf_enable(mac);
  948. if (mac->type == MAC_TYPE_GMAC) {
  949. /* Warn for missing PHY on SGMII (1Gig) ports */
  950. dev_warn(&mac->pdev->dev,
  951. "PHY init failed: %d.\n", ret);
  952. dev_warn(&mac->pdev->dev,
  953. "Defaulting to 1Gbit full duplex\n");
  954. }
  955. }
  956. netif_start_queue(dev);
  957. napi_enable(&mac->napi);
  958. snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
  959. dev->name);
  960. ret = request_irq(mac->tx->chan.irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  961. mac->tx_irq_name, mac->tx);
  962. if (ret) {
  963. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  964. mac->tx->chan.irq, ret);
  965. goto out_tx_int;
  966. }
  967. snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
  968. dev->name);
  969. ret = request_irq(mac->rx->chan.irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  970. mac->rx_irq_name, mac->rx);
  971. if (ret) {
  972. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  973. mac->rx->chan.irq, ret);
  974. goto out_rx_int;
  975. }
  976. if (mac->phydev)
  977. phy_start(mac->phydev);
  978. init_timer(&mac->tx->clean_timer);
  979. mac->tx->clean_timer.function = pasemi_mac_tx_timer;
  980. mac->tx->clean_timer.data = (unsigned long)mac->tx;
  981. mac->tx->clean_timer.expires = jiffies+HZ;
  982. add_timer(&mac->tx->clean_timer);
  983. return 0;
  984. out_rx_int:
  985. free_irq(mac->tx->chan.irq, mac->tx);
  986. out_tx_int:
  987. napi_disable(&mac->napi);
  988. netif_stop_queue(dev);
  989. out_tx_ring:
  990. if (mac->tx)
  991. pasemi_mac_free_tx_resources(mac);
  992. pasemi_mac_free_rx_resources(mac);
  993. out_rx_resources:
  994. return ret;
  995. }
  996. #define MAX_RETRIES 5000
  997. static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
  998. {
  999. unsigned int sta, retries;
  1000. int txch = tx_ring(mac)->chan.chno;
  1001. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
  1002. PAS_DMA_TXCHAN_TCMDSTA_ST);
  1003. for (retries = 0; retries < MAX_RETRIES; retries++) {
  1004. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  1005. if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  1006. break;
  1007. cond_resched();
  1008. }
  1009. if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  1010. dev_err(&mac->dma_pdev->dev,
  1011. "Failed to stop tx channel, tcmdsta %08x\n", sta);
  1012. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
  1013. }
  1014. static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
  1015. {
  1016. unsigned int sta, retries;
  1017. int rxch = rx_ring(mac)->chan.chno;
  1018. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
  1019. PAS_DMA_RXCHAN_CCMDSTA_ST);
  1020. for (retries = 0; retries < MAX_RETRIES; retries++) {
  1021. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1022. if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  1023. break;
  1024. cond_resched();
  1025. }
  1026. if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  1027. dev_err(&mac->dma_pdev->dev,
  1028. "Failed to stop rx channel, ccmdsta 08%x\n", sta);
  1029. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
  1030. }
  1031. static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
  1032. {
  1033. unsigned int sta, retries;
  1034. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1035. PAS_DMA_RXINT_RCMDSTA_ST);
  1036. for (retries = 0; retries < MAX_RETRIES; retries++) {
  1037. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1038. if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
  1039. break;
  1040. cond_resched();
  1041. }
  1042. if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
  1043. dev_err(&mac->dma_pdev->dev,
  1044. "Failed to stop rx interface, rcmdsta %08x\n", sta);
  1045. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  1046. }
  1047. static int pasemi_mac_close(struct net_device *dev)
  1048. {
  1049. struct pasemi_mac *mac = netdev_priv(dev);
  1050. unsigned int sta;
  1051. int rxch, txch, i;
  1052. rxch = rx_ring(mac)->chan.chno;
  1053. txch = tx_ring(mac)->chan.chno;
  1054. if (mac->phydev) {
  1055. phy_stop(mac->phydev);
  1056. phy_disconnect(mac->phydev);
  1057. }
  1058. del_timer_sync(&mac->tx->clean_timer);
  1059. netif_stop_queue(dev);
  1060. napi_disable(&mac->napi);
  1061. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1062. if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
  1063. PAS_DMA_RXINT_RCMDSTA_OO |
  1064. PAS_DMA_RXINT_RCMDSTA_BT))
  1065. printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
  1066. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1067. if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
  1068. PAS_DMA_RXCHAN_CCMDSTA_OD |
  1069. PAS_DMA_RXCHAN_CCMDSTA_FD |
  1070. PAS_DMA_RXCHAN_CCMDSTA_DT))
  1071. printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
  1072. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  1073. if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
  1074. PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
  1075. printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
  1076. /* Clean out any pending buffers */
  1077. pasemi_mac_clean_tx(tx_ring(mac));
  1078. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1079. pasemi_mac_pause_txchan(mac);
  1080. pasemi_mac_pause_rxint(mac);
  1081. pasemi_mac_pause_rxchan(mac);
  1082. pasemi_mac_intf_disable(mac);
  1083. free_irq(mac->tx->chan.irq, mac->tx);
  1084. free_irq(mac->rx->chan.irq, mac->rx);
  1085. for (i = 0; i < mac->num_cs; i++)
  1086. pasemi_mac_free_csring(mac->cs[i]);
  1087. /* Free resources */
  1088. pasemi_mac_free_rx_resources(mac);
  1089. pasemi_mac_free_tx_resources(mac);
  1090. return 0;
  1091. }
  1092. static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
  1093. const dma_addr_t *map,
  1094. const unsigned int *map_size,
  1095. struct pasemi_mac_txring *txring,
  1096. struct pasemi_mac_csring *csring)
  1097. {
  1098. u64 fund;
  1099. dma_addr_t cs_dest;
  1100. const int nh_off = skb_network_offset(skb);
  1101. const int nh_len = skb_network_header_len(skb);
  1102. const int nfrags = skb_shinfo(skb)->nr_frags;
  1103. int cs_size, i, fill, hdr, cpyhdr, evt;
  1104. dma_addr_t csdma;
  1105. fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
  1106. XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1107. XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
  1108. XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
  1109. switch (ip_hdr(skb)->protocol) {
  1110. case IPPROTO_TCP:
  1111. fund |= XCT_FUN_SIG_TCP4;
  1112. /* TCP checksum is 16 bytes into the header */
  1113. cs_dest = map[0] + skb_transport_offset(skb) + 16;
  1114. break;
  1115. case IPPROTO_UDP:
  1116. fund |= XCT_FUN_SIG_UDP4;
  1117. /* UDP checksum is 6 bytes into the header */
  1118. cs_dest = map[0] + skb_transport_offset(skb) + 6;
  1119. break;
  1120. default:
  1121. BUG();
  1122. }
  1123. /* Do the checksum offloaded */
  1124. fill = csring->next_to_fill;
  1125. hdr = fill;
  1126. CS_DESC(csring, fill++) = fund;
  1127. /* Room for 8BRES. Checksum result is really 2 bytes into it */
  1128. csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
  1129. CS_DESC(csring, fill++) = 0;
  1130. CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
  1131. for (i = 1; i <= nfrags; i++)
  1132. CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1133. fill += i;
  1134. if (fill & 1)
  1135. fill++;
  1136. /* Copy the result into the TCP packet */
  1137. cpyhdr = fill;
  1138. CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1139. XCT_FUN_LLEN(2) | XCT_FUN_SE;
  1140. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
  1141. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
  1142. fill++;
  1143. evt = !csring->last_event;
  1144. csring->last_event = evt;
  1145. /* Event handshaking with MAC TX */
  1146. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1147. CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
  1148. CS_DESC(csring, fill++) = 0;
  1149. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1150. CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
  1151. CS_DESC(csring, fill++) = 0;
  1152. csring->next_to_fill = fill & (CS_RING_SIZE-1);
  1153. cs_size = fill - hdr;
  1154. write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
  1155. /* TX-side event handshaking */
  1156. fill = txring->next_to_fill;
  1157. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1158. CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
  1159. TX_DESC(txring, fill++) = 0;
  1160. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1161. CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
  1162. TX_DESC(txring, fill++) = 0;
  1163. txring->next_to_fill = fill;
  1164. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
  1165. return;
  1166. }
  1167. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  1168. {
  1169. struct pasemi_mac * const mac = netdev_priv(dev);
  1170. struct pasemi_mac_txring * const txring = tx_ring(mac);
  1171. struct pasemi_mac_csring *csring;
  1172. u64 dflags = 0;
  1173. u64 mactx;
  1174. dma_addr_t map[MAX_SKB_FRAGS+1];
  1175. unsigned int map_size[MAX_SKB_FRAGS+1];
  1176. unsigned long flags;
  1177. int i, nfrags;
  1178. int fill;
  1179. const int nh_off = skb_network_offset(skb);
  1180. const int nh_len = skb_network_header_len(skb);
  1181. prefetch(&txring->ring_info);
  1182. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
  1183. nfrags = skb_shinfo(skb)->nr_frags;
  1184. map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
  1185. PCI_DMA_TODEVICE);
  1186. map_size[0] = skb_headlen(skb);
  1187. if (dma_mapping_error(map[0]))
  1188. goto out_err_nolock;
  1189. for (i = 0; i < nfrags; i++) {
  1190. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1191. map[i+1] = pci_map_page(mac->dma_pdev, frag->page,
  1192. frag->page_offset, frag->size,
  1193. PCI_DMA_TODEVICE);
  1194. map_size[i+1] = frag->size;
  1195. if (dma_mapping_error(map[i+1])) {
  1196. nfrags = i;
  1197. goto out_err_nolock;
  1198. }
  1199. }
  1200. if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
  1201. switch (ip_hdr(skb)->protocol) {
  1202. case IPPROTO_TCP:
  1203. dflags |= XCT_MACTX_CSUM_TCP;
  1204. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1205. dflags |= XCT_MACTX_IPO(nh_off);
  1206. break;
  1207. case IPPROTO_UDP:
  1208. dflags |= XCT_MACTX_CSUM_UDP;
  1209. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1210. dflags |= XCT_MACTX_IPO(nh_off);
  1211. break;
  1212. default:
  1213. WARN_ON(1);
  1214. }
  1215. }
  1216. mactx = dflags | XCT_MACTX_LLEN(skb->len);
  1217. spin_lock_irqsave(&txring->lock, flags);
  1218. /* Avoid stepping on the same cache line that the DMA controller
  1219. * is currently about to send, so leave at least 8 words available.
  1220. * Total free space needed is mactx + fragments + 8
  1221. */
  1222. if (RING_AVAIL(txring) < nfrags + 14) {
  1223. /* no room -- stop the queue and wait for tx intr */
  1224. netif_stop_queue(dev);
  1225. goto out_err;
  1226. }
  1227. /* Queue up checksum + event descriptors, if needed */
  1228. if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
  1229. csring = mac->cs[mac->last_cs];
  1230. mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
  1231. pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
  1232. }
  1233. fill = txring->next_to_fill;
  1234. TX_DESC(txring, fill) = mactx;
  1235. TX_DESC_INFO(txring, fill).dma = nfrags;
  1236. fill++;
  1237. TX_DESC_INFO(txring, fill).skb = skb;
  1238. for (i = 0; i <= nfrags; i++) {
  1239. TX_DESC(txring, fill+i) =
  1240. XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1241. TX_DESC_INFO(txring, fill+i).dma = map[i];
  1242. }
  1243. /* We have to add an even number of 8-byte entries to the ring
  1244. * even if the last one is unused. That means always an odd number
  1245. * of pointers + one mactx descriptor.
  1246. */
  1247. if (nfrags & 1)
  1248. nfrags++;
  1249. txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
  1250. dev->stats.tx_packets++;
  1251. dev->stats.tx_bytes += skb->len;
  1252. spin_unlock_irqrestore(&txring->lock, flags);
  1253. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
  1254. return NETDEV_TX_OK;
  1255. out_err:
  1256. spin_unlock_irqrestore(&txring->lock, flags);
  1257. out_err_nolock:
  1258. while (nfrags--)
  1259. pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
  1260. PCI_DMA_TODEVICE);
  1261. return NETDEV_TX_BUSY;
  1262. }
  1263. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  1264. {
  1265. const struct pasemi_mac *mac = netdev_priv(dev);
  1266. unsigned int flags;
  1267. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  1268. /* Set promiscuous */
  1269. if (dev->flags & IFF_PROMISC)
  1270. flags |= PAS_MAC_CFG_PCFG_PR;
  1271. else
  1272. flags &= ~PAS_MAC_CFG_PCFG_PR;
  1273. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  1274. }
  1275. static int pasemi_mac_poll(struct napi_struct *napi, int budget)
  1276. {
  1277. struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
  1278. struct net_device *dev = mac->netdev;
  1279. int pkts;
  1280. pasemi_mac_clean_tx(tx_ring(mac));
  1281. pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
  1282. if (pkts < budget) {
  1283. /* all done, no more packets present */
  1284. netif_rx_complete(dev, napi);
  1285. pasemi_mac_restart_rx_intr(mac);
  1286. pasemi_mac_restart_tx_intr(mac);
  1287. }
  1288. return pkts;
  1289. }
  1290. static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
  1291. {
  1292. struct pasemi_mac *mac = netdev_priv(dev);
  1293. unsigned int reg;
  1294. unsigned int rcmdsta = 0;
  1295. int running;
  1296. int ret = 0;
  1297. if (new_mtu < PE_MIN_MTU || new_mtu > PE_MAX_MTU)
  1298. return -EINVAL;
  1299. running = netif_running(dev);
  1300. if (running) {
  1301. /* Need to stop the interface, clean out all already
  1302. * received buffers, free all unused buffers on the RX
  1303. * interface ring, then finally re-fill the rx ring with
  1304. * the new-size buffers and restart.
  1305. */
  1306. napi_disable(&mac->napi);
  1307. netif_tx_disable(dev);
  1308. pasemi_mac_intf_disable(mac);
  1309. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1310. pasemi_mac_pause_rxint(mac);
  1311. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1312. pasemi_mac_free_rx_buffers(mac);
  1313. }
  1314. /* Setup checksum channels if large MTU and none already allocated */
  1315. if (new_mtu > 1500 && !mac->num_cs) {
  1316. pasemi_mac_setup_csrings(mac);
  1317. if (!mac->num_cs) {
  1318. ret = -ENOMEM;
  1319. goto out;
  1320. }
  1321. }
  1322. /* Change maxf, i.e. what size frames are accepted.
  1323. * Need room for ethernet header and CRC word
  1324. */
  1325. reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
  1326. reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
  1327. reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
  1328. write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
  1329. dev->mtu = new_mtu;
  1330. /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1331. mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1332. out:
  1333. if (running) {
  1334. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1335. rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
  1336. rx_ring(mac)->next_to_fill = 0;
  1337. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
  1338. napi_enable(&mac->napi);
  1339. netif_start_queue(dev);
  1340. pasemi_mac_intf_enable(mac);
  1341. }
  1342. return ret;
  1343. }
  1344. static int __devinit
  1345. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1346. {
  1347. struct net_device *dev;
  1348. struct pasemi_mac *mac;
  1349. int err;
  1350. DECLARE_MAC_BUF(mac_buf);
  1351. err = pci_enable_device(pdev);
  1352. if (err)
  1353. return err;
  1354. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  1355. if (dev == NULL) {
  1356. dev_err(&pdev->dev,
  1357. "pasemi_mac: Could not allocate ethernet device.\n");
  1358. err = -ENOMEM;
  1359. goto out_disable_device;
  1360. }
  1361. pci_set_drvdata(pdev, dev);
  1362. SET_NETDEV_DEV(dev, &pdev->dev);
  1363. mac = netdev_priv(dev);
  1364. mac->pdev = pdev;
  1365. mac->netdev = dev;
  1366. netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
  1367. dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
  1368. NETIF_F_HIGHDMA;
  1369. mac->lro_mgr.max_aggr = LRO_MAX_AGGR;
  1370. mac->lro_mgr.max_desc = MAX_LRO_DESCRIPTORS;
  1371. mac->lro_mgr.lro_arr = mac->lro_desc;
  1372. mac->lro_mgr.get_skb_header = get_skb_hdr;
  1373. mac->lro_mgr.features = LRO_F_NAPI | LRO_F_EXTRACT_VLAN_ID;
  1374. mac->lro_mgr.dev = mac->netdev;
  1375. mac->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1376. mac->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1377. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  1378. if (!mac->dma_pdev) {
  1379. dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
  1380. err = -ENODEV;
  1381. goto out;
  1382. }
  1383. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  1384. if (!mac->iob_pdev) {
  1385. dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
  1386. err = -ENODEV;
  1387. goto out;
  1388. }
  1389. /* get mac addr from device tree */
  1390. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  1391. err = -ENODEV;
  1392. goto out;
  1393. }
  1394. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  1395. mac->dma_if = mac_to_intf(mac);
  1396. if (mac->dma_if < 0) {
  1397. dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
  1398. err = -ENODEV;
  1399. goto out;
  1400. }
  1401. switch (pdev->device) {
  1402. case 0xa005:
  1403. mac->type = MAC_TYPE_GMAC;
  1404. break;
  1405. case 0xa006:
  1406. mac->type = MAC_TYPE_XAUI;
  1407. break;
  1408. default:
  1409. err = -ENODEV;
  1410. goto out;
  1411. }
  1412. dev->open = pasemi_mac_open;
  1413. dev->stop = pasemi_mac_close;
  1414. dev->hard_start_xmit = pasemi_mac_start_tx;
  1415. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  1416. dev->set_mac_address = pasemi_mac_set_mac_addr;
  1417. dev->mtu = PE_DEF_MTU;
  1418. /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1419. mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1420. dev->change_mtu = pasemi_mac_change_mtu;
  1421. if (err)
  1422. goto out;
  1423. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1424. /* Enable most messages by default */
  1425. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  1426. err = register_netdev(dev);
  1427. if (err) {
  1428. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  1429. err);
  1430. goto out;
  1431. } else if netif_msg_probe(mac)
  1432. printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %s\n",
  1433. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  1434. mac->dma_if, print_mac(mac_buf, dev->dev_addr));
  1435. return err;
  1436. out:
  1437. if (mac->iob_pdev)
  1438. pci_dev_put(mac->iob_pdev);
  1439. if (mac->dma_pdev)
  1440. pci_dev_put(mac->dma_pdev);
  1441. free_netdev(dev);
  1442. out_disable_device:
  1443. pci_disable_device(pdev);
  1444. return err;
  1445. }
  1446. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  1447. {
  1448. struct net_device *netdev = pci_get_drvdata(pdev);
  1449. struct pasemi_mac *mac;
  1450. if (!netdev)
  1451. return;
  1452. mac = netdev_priv(netdev);
  1453. unregister_netdev(netdev);
  1454. pci_disable_device(pdev);
  1455. pci_dev_put(mac->dma_pdev);
  1456. pci_dev_put(mac->iob_pdev);
  1457. pasemi_dma_free_chan(&mac->tx->chan);
  1458. pasemi_dma_free_chan(&mac->rx->chan);
  1459. pci_set_drvdata(pdev, NULL);
  1460. free_netdev(netdev);
  1461. }
  1462. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  1463. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  1464. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  1465. { },
  1466. };
  1467. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  1468. static struct pci_driver pasemi_mac_driver = {
  1469. .name = "pasemi_mac",
  1470. .id_table = pasemi_mac_pci_tbl,
  1471. .probe = pasemi_mac_probe,
  1472. .remove = __devexit_p(pasemi_mac_remove),
  1473. };
  1474. static void __exit pasemi_mac_cleanup_module(void)
  1475. {
  1476. pci_unregister_driver(&pasemi_mac_driver);
  1477. }
  1478. int pasemi_mac_init_module(void)
  1479. {
  1480. int err;
  1481. err = pasemi_dma_init();
  1482. if (err)
  1483. return err;
  1484. return pci_register_driver(&pasemi_mac_driver);
  1485. }
  1486. module_init(pasemi_mac_init_module);
  1487. module_exit(pasemi_mac_cleanup_module);