tg3.c 361 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.98"
  63. #define DRV_MODULE_RELDATE "February 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57720)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  207. {}
  208. };
  209. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  210. static const struct {
  211. const char string[ETH_GSTRING_LEN];
  212. } ethtool_stats_keys[TG3_NUM_STATS] = {
  213. { "rx_octets" },
  214. { "rx_fragments" },
  215. { "rx_ucast_packets" },
  216. { "rx_mcast_packets" },
  217. { "rx_bcast_packets" },
  218. { "rx_fcs_errors" },
  219. { "rx_align_errors" },
  220. { "rx_xon_pause_rcvd" },
  221. { "rx_xoff_pause_rcvd" },
  222. { "rx_mac_ctrl_rcvd" },
  223. { "rx_xoff_entered" },
  224. { "rx_frame_too_long_errors" },
  225. { "rx_jabbers" },
  226. { "rx_undersize_packets" },
  227. { "rx_in_length_errors" },
  228. { "rx_out_length_errors" },
  229. { "rx_64_or_less_octet_packets" },
  230. { "rx_65_to_127_octet_packets" },
  231. { "rx_128_to_255_octet_packets" },
  232. { "rx_256_to_511_octet_packets" },
  233. { "rx_512_to_1023_octet_packets" },
  234. { "rx_1024_to_1522_octet_packets" },
  235. { "rx_1523_to_2047_octet_packets" },
  236. { "rx_2048_to_4095_octet_packets" },
  237. { "rx_4096_to_8191_octet_packets" },
  238. { "rx_8192_to_9022_octet_packets" },
  239. { "tx_octets" },
  240. { "tx_collisions" },
  241. { "tx_xon_sent" },
  242. { "tx_xoff_sent" },
  243. { "tx_flow_control" },
  244. { "tx_mac_errors" },
  245. { "tx_single_collisions" },
  246. { "tx_mult_collisions" },
  247. { "tx_deferred" },
  248. { "tx_excessive_collisions" },
  249. { "tx_late_collisions" },
  250. { "tx_collide_2times" },
  251. { "tx_collide_3times" },
  252. { "tx_collide_4times" },
  253. { "tx_collide_5times" },
  254. { "tx_collide_6times" },
  255. { "tx_collide_7times" },
  256. { "tx_collide_8times" },
  257. { "tx_collide_9times" },
  258. { "tx_collide_10times" },
  259. { "tx_collide_11times" },
  260. { "tx_collide_12times" },
  261. { "tx_collide_13times" },
  262. { "tx_collide_14times" },
  263. { "tx_collide_15times" },
  264. { "tx_ucast_packets" },
  265. { "tx_mcast_packets" },
  266. { "tx_bcast_packets" },
  267. { "tx_carrier_sense_errors" },
  268. { "tx_discards" },
  269. { "tx_errors" },
  270. { "dma_writeq_full" },
  271. { "dma_write_prioq_full" },
  272. { "rxbds_empty" },
  273. { "rx_discards" },
  274. { "rx_errors" },
  275. { "rx_threshold_hit" },
  276. { "dma_readq_full" },
  277. { "dma_read_prioq_full" },
  278. { "tx_comp_queue_full" },
  279. { "ring_set_send_prod_index" },
  280. { "ring_status_update" },
  281. { "nic_irqs" },
  282. { "nic_avoided_irqs" },
  283. { "nic_tx_threshold_hit" }
  284. };
  285. static const struct {
  286. const char string[ETH_GSTRING_LEN];
  287. } ethtool_test_keys[TG3_NUM_TEST] = {
  288. { "nvram test (online) " },
  289. { "link test (online) " },
  290. { "register test (offline)" },
  291. { "memory test (offline)" },
  292. { "loopback test (offline)" },
  293. { "interrupt test (offline)" },
  294. };
  295. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  296. {
  297. writel(val, tp->regs + off);
  298. }
  299. static u32 tg3_read32(struct tg3 *tp, u32 off)
  300. {
  301. return (readl(tp->regs + off));
  302. }
  303. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->aperegs + off);
  306. }
  307. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->aperegs + off));
  310. }
  311. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. unsigned long flags;
  314. spin_lock_irqsave(&tp->indirect_lock, flags);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  317. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  318. }
  319. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. writel(val, tp->regs + off);
  322. readl(tp->regs + off);
  323. }
  324. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  325. {
  326. unsigned long flags;
  327. u32 val;
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  330. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. return val;
  333. }
  334. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. unsigned long flags;
  337. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. /* In indirect mode when disabling interrupts, we also need
  352. * to clear the interrupt bit in the GRC local ctrl register.
  353. */
  354. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  355. (val == 0x1)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  357. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  358. }
  359. }
  360. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. /* usec_wait specifies the wait time in usec when writing to certain registers
  371. * where it is unsafe to read back the register without some delay.
  372. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  373. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  374. */
  375. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  376. {
  377. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  378. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  379. /* Non-posted methods */
  380. tp->write32(tp, off, val);
  381. else {
  382. /* Posted method */
  383. tg3_write32(tp, off, val);
  384. if (usec_wait)
  385. udelay(usec_wait);
  386. tp->read32(tp, off);
  387. }
  388. /* Wait again after the read for the posted method to guarantee that
  389. * the wait time is met.
  390. */
  391. if (usec_wait)
  392. udelay(usec_wait);
  393. }
  394. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. tp->write32_mbox(tp, off, val);
  397. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  398. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. tp->read32_mbox(tp, off);
  400. }
  401. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. void __iomem *mbox = tp->regs + off;
  404. writel(val, mbox);
  405. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  406. writel(val, mbox);
  407. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  408. readl(mbox);
  409. }
  410. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  411. {
  412. return (readl(tp->regs + off + GRCMBOX_BASE));
  413. }
  414. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. writel(val, tp->regs + off + GRCMBOX_BASE);
  417. }
  418. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  419. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  420. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  421. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  422. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  423. #define tw32(reg,val) tp->write32(tp, reg, val)
  424. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  425. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  426. #define tr32(reg) tp->read32(tp, reg)
  427. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  428. {
  429. unsigned long flags;
  430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  431. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  432. return;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  437. /* Always leave this as zero. */
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  439. } else {
  440. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. }
  445. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  446. }
  447. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  452. *val = 0;
  453. return;
  454. }
  455. spin_lock_irqsave(&tp->indirect_lock, flags);
  456. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  458. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  459. /* Always leave this as zero. */
  460. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  461. } else {
  462. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. *val = tr32(TG3PCI_MEM_WIN_DATA);
  464. /* Always leave this as zero. */
  465. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. }
  467. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  468. }
  469. static void tg3_ape_lock_init(struct tg3 *tp)
  470. {
  471. int i;
  472. /* Make sure the driver hasn't any stale locks. */
  473. for (i = 0; i < 8; i++)
  474. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  475. APE_LOCK_GRANT_DRIVER);
  476. }
  477. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  478. {
  479. int i, off;
  480. int ret = 0;
  481. u32 status;
  482. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  483. return 0;
  484. switch (locknum) {
  485. case TG3_APE_LOCK_GRC:
  486. case TG3_APE_LOCK_MEM:
  487. break;
  488. default:
  489. return -EINVAL;
  490. }
  491. off = 4 * locknum;
  492. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  493. /* Wait for up to 1 millisecond to acquire lock. */
  494. for (i = 0; i < 100; i++) {
  495. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  496. if (status == APE_LOCK_GRANT_DRIVER)
  497. break;
  498. udelay(10);
  499. }
  500. if (status != APE_LOCK_GRANT_DRIVER) {
  501. /* Revoke the lock request. */
  502. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  503. APE_LOCK_GRANT_DRIVER);
  504. ret = -EBUSY;
  505. }
  506. return ret;
  507. }
  508. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  509. {
  510. int off;
  511. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  512. return;
  513. switch (locknum) {
  514. case TG3_APE_LOCK_GRC:
  515. case TG3_APE_LOCK_MEM:
  516. break;
  517. default:
  518. return;
  519. }
  520. off = 4 * locknum;
  521. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  522. }
  523. static void tg3_disable_ints(struct tg3 *tp)
  524. {
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  528. }
  529. static inline void tg3_cond_int(struct tg3 *tp)
  530. {
  531. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  532. (tp->hw_status->status & SD_STATUS_UPDATED))
  533. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  534. else
  535. tw32(HOSTCC_MODE, tp->coalesce_mode |
  536. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  537. }
  538. static void tg3_enable_ints(struct tg3 *tp)
  539. {
  540. tp->irq_sync = 0;
  541. wmb();
  542. tw32(TG3PCI_MISC_HOST_CTRL,
  543. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  544. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  545. (tp->last_tag << 24));
  546. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  547. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  548. (tp->last_tag << 24));
  549. tg3_cond_int(tp);
  550. }
  551. static inline unsigned int tg3_has_work(struct tg3 *tp)
  552. {
  553. struct tg3_hw_status *sblk = tp->hw_status;
  554. unsigned int work_exists = 0;
  555. /* check for phy events */
  556. if (!(tp->tg3_flags &
  557. (TG3_FLAG_USE_LINKCHG_REG |
  558. TG3_FLAG_POLL_SERDES))) {
  559. if (sblk->status & SD_STATUS_LINK_CHG)
  560. work_exists = 1;
  561. }
  562. /* check for RX/TX work to do */
  563. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  564. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  565. work_exists = 1;
  566. return work_exists;
  567. }
  568. /* tg3_restart_ints
  569. * similar to tg3_enable_ints, but it accurately determines whether there
  570. * is new work pending and can return without flushing the PIO write
  571. * which reenables interrupts
  572. */
  573. static void tg3_restart_ints(struct tg3 *tp)
  574. {
  575. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  576. tp->last_tag << 24);
  577. mmiowb();
  578. /* When doing tagged status, this work check is unnecessary.
  579. * The last_tag we write above tells the chip which piece of
  580. * work we've completed.
  581. */
  582. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  583. tg3_has_work(tp))
  584. tw32(HOSTCC_MODE, tp->coalesce_mode |
  585. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  586. }
  587. static inline void tg3_netif_stop(struct tg3 *tp)
  588. {
  589. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  590. napi_disable(&tp->napi);
  591. netif_tx_disable(tp->dev);
  592. }
  593. static inline void tg3_netif_start(struct tg3 *tp)
  594. {
  595. netif_wake_queue(tp->dev);
  596. /* NOTE: unconditional netif_wake_queue is only appropriate
  597. * so long as all callers are assured to have free tx slots
  598. * (such as after tg3_init_hw)
  599. */
  600. napi_enable(&tp->napi);
  601. tp->hw_status->status |= SD_STATUS_UPDATED;
  602. tg3_enable_ints(tp);
  603. }
  604. static void tg3_switch_clocks(struct tg3 *tp)
  605. {
  606. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  607. u32 orig_clock_ctrl;
  608. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  609. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  610. return;
  611. orig_clock_ctrl = clock_ctrl;
  612. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  613. CLOCK_CTRL_CLKRUN_OENABLE |
  614. 0x1f);
  615. tp->pci_clock_ctrl = clock_ctrl;
  616. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  617. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  618. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  619. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  620. }
  621. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  622. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  623. clock_ctrl |
  624. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  625. 40);
  626. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  627. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  628. 40);
  629. }
  630. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  631. }
  632. #define PHY_BUSY_LOOPS 5000
  633. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  634. {
  635. u32 frame_val;
  636. unsigned int loops;
  637. int ret;
  638. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  639. tw32_f(MAC_MI_MODE,
  640. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  641. udelay(80);
  642. }
  643. *val = 0x0;
  644. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  645. MI_COM_PHY_ADDR_MASK);
  646. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  647. MI_COM_REG_ADDR_MASK);
  648. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  649. tw32_f(MAC_MI_COM, frame_val);
  650. loops = PHY_BUSY_LOOPS;
  651. while (loops != 0) {
  652. udelay(10);
  653. frame_val = tr32(MAC_MI_COM);
  654. if ((frame_val & MI_COM_BUSY) == 0) {
  655. udelay(5);
  656. frame_val = tr32(MAC_MI_COM);
  657. break;
  658. }
  659. loops -= 1;
  660. }
  661. ret = -EBUSY;
  662. if (loops != 0) {
  663. *val = frame_val & MI_COM_DATA_MASK;
  664. ret = 0;
  665. }
  666. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  667. tw32_f(MAC_MI_MODE, tp->mi_mode);
  668. udelay(80);
  669. }
  670. return ret;
  671. }
  672. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  678. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  679. return 0;
  680. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  681. tw32_f(MAC_MI_MODE,
  682. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  683. udelay(80);
  684. }
  685. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  686. MI_COM_PHY_ADDR_MASK);
  687. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  688. MI_COM_REG_ADDR_MASK);
  689. frame_val |= (val & MI_COM_DATA_MASK);
  690. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  691. tw32_f(MAC_MI_COM, frame_val);
  692. loops = PHY_BUSY_LOOPS;
  693. while (loops != 0) {
  694. udelay(10);
  695. frame_val = tr32(MAC_MI_COM);
  696. if ((frame_val & MI_COM_BUSY) == 0) {
  697. udelay(5);
  698. frame_val = tr32(MAC_MI_COM);
  699. break;
  700. }
  701. loops -= 1;
  702. }
  703. ret = -EBUSY;
  704. if (loops != 0)
  705. ret = 0;
  706. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  707. tw32_f(MAC_MI_MODE, tp->mi_mode);
  708. udelay(80);
  709. }
  710. return ret;
  711. }
  712. static int tg3_bmcr_reset(struct tg3 *tp)
  713. {
  714. u32 phy_control;
  715. int limit, err;
  716. /* OK, reset it, and poll the BMCR_RESET bit until it
  717. * clears or we time out.
  718. */
  719. phy_control = BMCR_RESET;
  720. err = tg3_writephy(tp, MII_BMCR, phy_control);
  721. if (err != 0)
  722. return -EBUSY;
  723. limit = 5000;
  724. while (limit--) {
  725. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. if ((phy_control & BMCR_RESET) == 0) {
  729. udelay(40);
  730. break;
  731. }
  732. udelay(10);
  733. }
  734. if (limit < 0)
  735. return -EBUSY;
  736. return 0;
  737. }
  738. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  739. {
  740. struct tg3 *tp = bp->priv;
  741. u32 val;
  742. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  743. return -EAGAIN;
  744. if (tg3_readphy(tp, reg, &val))
  745. return -EIO;
  746. return val;
  747. }
  748. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  749. {
  750. struct tg3 *tp = bp->priv;
  751. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  752. return -EAGAIN;
  753. if (tg3_writephy(tp, reg, val))
  754. return -EIO;
  755. return 0;
  756. }
  757. static int tg3_mdio_reset(struct mii_bus *bp)
  758. {
  759. return 0;
  760. }
  761. static void tg3_mdio_config_5785(struct tg3 *tp)
  762. {
  763. u32 val;
  764. struct phy_device *phydev;
  765. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  766. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  767. case TG3_PHY_ID_BCM50610:
  768. val = MAC_PHYCFG2_50610_LED_MODES;
  769. break;
  770. case TG3_PHY_ID_BCMAC131:
  771. val = MAC_PHYCFG2_AC131_LED_MODES;
  772. break;
  773. case TG3_PHY_ID_RTL8211C:
  774. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  775. break;
  776. case TG3_PHY_ID_RTL8201E:
  777. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  778. break;
  779. default:
  780. return;
  781. }
  782. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  783. tw32(MAC_PHYCFG2, val);
  784. val = tr32(MAC_PHYCFG1);
  785. val &= ~MAC_PHYCFG1_RGMII_INT;
  786. tw32(MAC_PHYCFG1, val);
  787. return;
  788. }
  789. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  790. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  791. MAC_PHYCFG2_FMODE_MASK_MASK |
  792. MAC_PHYCFG2_GMODE_MASK_MASK |
  793. MAC_PHYCFG2_ACT_MASK_MASK |
  794. MAC_PHYCFG2_QUAL_MASK_MASK |
  795. MAC_PHYCFG2_INBAND_ENABLE;
  796. tw32(MAC_PHYCFG2, val);
  797. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  798. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  799. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  800. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  801. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  802. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  803. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  804. }
  805. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  806. val = tr32(MAC_EXT_RGMII_MODE);
  807. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  808. MAC_RGMII_MODE_RX_QUALITY |
  809. MAC_RGMII_MODE_RX_ACTIVITY |
  810. MAC_RGMII_MODE_RX_ENG_DET |
  811. MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET);
  814. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  815. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  816. val |= MAC_RGMII_MODE_RX_INT_B |
  817. MAC_RGMII_MODE_RX_QUALITY |
  818. MAC_RGMII_MODE_RX_ACTIVITY |
  819. MAC_RGMII_MODE_RX_ENG_DET;
  820. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  821. val |= MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET;
  824. }
  825. tw32(MAC_EXT_RGMII_MODE, val);
  826. }
  827. static void tg3_mdio_start(struct tg3 *tp)
  828. {
  829. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  830. mutex_lock(&tp->mdio_bus->mdio_lock);
  831. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  832. mutex_unlock(&tp->mdio_bus->mdio_lock);
  833. }
  834. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  839. tg3_mdio_config_5785(tp);
  840. }
  841. static void tg3_mdio_stop(struct tg3 *tp)
  842. {
  843. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  844. mutex_lock(&tp->mdio_bus->mdio_lock);
  845. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  846. mutex_unlock(&tp->mdio_bus->mdio_lock);
  847. }
  848. }
  849. static int tg3_mdio_init(struct tg3 *tp)
  850. {
  851. int i;
  852. u32 reg;
  853. struct phy_device *phydev;
  854. tg3_mdio_start(tp);
  855. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  856. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  857. return 0;
  858. tp->mdio_bus = mdiobus_alloc();
  859. if (tp->mdio_bus == NULL)
  860. return -ENOMEM;
  861. tp->mdio_bus->name = "tg3 mdio bus";
  862. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  863. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  864. tp->mdio_bus->priv = tp;
  865. tp->mdio_bus->parent = &tp->pdev->dev;
  866. tp->mdio_bus->read = &tg3_mdio_read;
  867. tp->mdio_bus->write = &tg3_mdio_write;
  868. tp->mdio_bus->reset = &tg3_mdio_reset;
  869. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  870. tp->mdio_bus->irq = &tp->mdio_irq[0];
  871. for (i = 0; i < PHY_MAX_ADDR; i++)
  872. tp->mdio_bus->irq[i] = PHY_POLL;
  873. /* The bus registration will look for all the PHYs on the mdio bus.
  874. * Unfortunately, it does not ensure the PHY is powered up before
  875. * accessing the PHY ID registers. A chip reset is the
  876. * quickest way to bring the device back to an operational state..
  877. */
  878. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  879. tg3_bmcr_reset(tp);
  880. i = mdiobus_register(tp->mdio_bus);
  881. if (i) {
  882. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  883. tp->dev->name, i);
  884. mdiobus_free(tp->mdio_bus);
  885. return i;
  886. }
  887. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  888. if (!phydev || !phydev->drv) {
  889. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  890. mdiobus_unregister(tp->mdio_bus);
  891. mdiobus_free(tp->mdio_bus);
  892. return -ENODEV;
  893. }
  894. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  895. case TG3_PHY_ID_BCM57780:
  896. phydev->interface = PHY_INTERFACE_MODE_GMII;
  897. break;
  898. case TG3_PHY_ID_BCM50610:
  899. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  900. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  901. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  902. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  903. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  904. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  905. /* fallthru */
  906. case TG3_PHY_ID_RTL8211C:
  907. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  908. break;
  909. case TG3_PHY_ID_RTL8201E:
  910. case TG3_PHY_ID_BCMAC131:
  911. phydev->interface = PHY_INTERFACE_MODE_MII;
  912. break;
  913. }
  914. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  916. tg3_mdio_config_5785(tp);
  917. return 0;
  918. }
  919. static void tg3_mdio_fini(struct tg3 *tp)
  920. {
  921. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  922. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  923. mdiobus_unregister(tp->mdio_bus);
  924. mdiobus_free(tp->mdio_bus);
  925. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  926. }
  927. }
  928. /* tp->lock is held. */
  929. static inline void tg3_generate_fw_event(struct tg3 *tp)
  930. {
  931. u32 val;
  932. val = tr32(GRC_RX_CPU_EVENT);
  933. val |= GRC_RX_CPU_DRIVER_EVENT;
  934. tw32_f(GRC_RX_CPU_EVENT, val);
  935. tp->last_event_jiffies = jiffies;
  936. }
  937. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  938. /* tp->lock is held. */
  939. static void tg3_wait_for_event_ack(struct tg3 *tp)
  940. {
  941. int i;
  942. unsigned int delay_cnt;
  943. long time_remain;
  944. /* If enough time has passed, no wait is necessary. */
  945. time_remain = (long)(tp->last_event_jiffies + 1 +
  946. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  947. (long)jiffies;
  948. if (time_remain < 0)
  949. return;
  950. /* Check if we can shorten the wait time. */
  951. delay_cnt = jiffies_to_usecs(time_remain);
  952. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  953. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  954. delay_cnt = (delay_cnt >> 3) + 1;
  955. for (i = 0; i < delay_cnt; i++) {
  956. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  957. break;
  958. udelay(8);
  959. }
  960. }
  961. /* tp->lock is held. */
  962. static void tg3_ump_link_report(struct tg3 *tp)
  963. {
  964. u32 reg;
  965. u32 val;
  966. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  967. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  968. return;
  969. tg3_wait_for_event_ack(tp);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  971. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  972. val = 0;
  973. if (!tg3_readphy(tp, MII_BMCR, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_BMSR, &reg))
  976. val |= (reg & 0xffff);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  978. val = 0;
  979. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  980. val = reg << 16;
  981. if (!tg3_readphy(tp, MII_LPA, &reg))
  982. val |= (reg & 0xffff);
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  984. val = 0;
  985. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  986. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  987. val = reg << 16;
  988. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  989. val |= (reg & 0xffff);
  990. }
  991. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  992. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  993. val = reg << 16;
  994. else
  995. val = 0;
  996. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  997. tg3_generate_fw_event(tp);
  998. }
  999. static void tg3_link_report(struct tg3 *tp)
  1000. {
  1001. if (!netif_carrier_ok(tp->dev)) {
  1002. if (netif_msg_link(tp))
  1003. printk(KERN_INFO PFX "%s: Link is down.\n",
  1004. tp->dev->name);
  1005. tg3_ump_link_report(tp);
  1006. } else if (netif_msg_link(tp)) {
  1007. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1008. tp->dev->name,
  1009. (tp->link_config.active_speed == SPEED_1000 ?
  1010. 1000 :
  1011. (tp->link_config.active_speed == SPEED_100 ?
  1012. 100 : 10)),
  1013. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1014. "full" : "half"));
  1015. printk(KERN_INFO PFX
  1016. "%s: Flow control is %s for TX and %s for RX.\n",
  1017. tp->dev->name,
  1018. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1019. "on" : "off",
  1020. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1021. "on" : "off");
  1022. tg3_ump_link_report(tp);
  1023. }
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_PAUSE_CAP;
  1030. else if (flow_ctrl & FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_PAUSE_ASYM;
  1032. else if (flow_ctrl & FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1039. {
  1040. u16 miireg;
  1041. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1042. miireg = ADVERTISE_1000XPAUSE;
  1043. else if (flow_ctrl & FLOW_CTRL_TX)
  1044. miireg = ADVERTISE_1000XPSE_ASYM;
  1045. else if (flow_ctrl & FLOW_CTRL_RX)
  1046. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1047. else
  1048. miireg = 0;
  1049. return miireg;
  1050. }
  1051. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1052. {
  1053. u8 cap = 0;
  1054. if (lcladv & ADVERTISE_1000XPAUSE) {
  1055. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1056. if (rmtadv & LPA_1000XPAUSE)
  1057. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1058. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1059. cap = FLOW_CTRL_RX;
  1060. } else {
  1061. if (rmtadv & LPA_1000XPAUSE)
  1062. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1063. }
  1064. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1065. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1066. cap = FLOW_CTRL_TX;
  1067. }
  1068. return cap;
  1069. }
  1070. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1071. {
  1072. u8 autoneg;
  1073. u8 flowctrl = 0;
  1074. u32 old_rx_mode = tp->rx_mode;
  1075. u32 old_tx_mode = tp->tx_mode;
  1076. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1077. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1078. else
  1079. autoneg = tp->link_config.autoneg;
  1080. if (autoneg == AUTONEG_ENABLE &&
  1081. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1082. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1083. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1084. else
  1085. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1086. } else
  1087. flowctrl = tp->link_config.flowctrl;
  1088. tp->link_config.active_flowctrl = flowctrl;
  1089. if (flowctrl & FLOW_CTRL_RX)
  1090. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1091. else
  1092. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1093. if (old_rx_mode != tp->rx_mode)
  1094. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1095. if (flowctrl & FLOW_CTRL_TX)
  1096. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_tx_mode != tp->tx_mode)
  1100. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1101. }
  1102. static void tg3_adjust_link(struct net_device *dev)
  1103. {
  1104. u8 oldflowctrl, linkmesg = 0;
  1105. u32 mac_mode, lcl_adv, rmt_adv;
  1106. struct tg3 *tp = netdev_priv(dev);
  1107. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1108. spin_lock(&tp->lock);
  1109. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1110. MAC_MODE_HALF_DUPLEX);
  1111. oldflowctrl = tp->link_config.active_flowctrl;
  1112. if (phydev->link) {
  1113. lcl_adv = 0;
  1114. rmt_adv = 0;
  1115. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1116. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1117. else
  1118. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1119. if (phydev->duplex == DUPLEX_HALF)
  1120. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1121. else {
  1122. lcl_adv = tg3_advert_flowctrl_1000T(
  1123. tp->link_config.flowctrl);
  1124. if (phydev->pause)
  1125. rmt_adv = LPA_PAUSE_CAP;
  1126. if (phydev->asym_pause)
  1127. rmt_adv |= LPA_PAUSE_ASYM;
  1128. }
  1129. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1130. } else
  1131. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1132. if (mac_mode != tp->mac_mode) {
  1133. tp->mac_mode = mac_mode;
  1134. tw32_f(MAC_MODE, tp->mac_mode);
  1135. udelay(40);
  1136. }
  1137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1138. if (phydev->speed == SPEED_10)
  1139. tw32(MAC_MI_STAT,
  1140. MAC_MI_STAT_10MBPS_MODE |
  1141. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1142. else
  1143. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1144. }
  1145. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1146. tw32(MAC_TX_LENGTHS,
  1147. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1148. (6 << TX_LENGTHS_IPG_SHIFT) |
  1149. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1150. else
  1151. tw32(MAC_TX_LENGTHS,
  1152. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1153. (6 << TX_LENGTHS_IPG_SHIFT) |
  1154. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1155. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1156. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1157. phydev->speed != tp->link_config.active_speed ||
  1158. phydev->duplex != tp->link_config.active_duplex ||
  1159. oldflowctrl != tp->link_config.active_flowctrl)
  1160. linkmesg = 1;
  1161. tp->link_config.active_speed = phydev->speed;
  1162. tp->link_config.active_duplex = phydev->duplex;
  1163. spin_unlock(&tp->lock);
  1164. if (linkmesg)
  1165. tg3_link_report(tp);
  1166. }
  1167. static int tg3_phy_init(struct tg3 *tp)
  1168. {
  1169. struct phy_device *phydev;
  1170. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1171. return 0;
  1172. /* Bring the PHY back to a known state. */
  1173. tg3_bmcr_reset(tp);
  1174. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1175. /* Attach the MAC to the PHY. */
  1176. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1177. phydev->dev_flags, phydev->interface);
  1178. if (IS_ERR(phydev)) {
  1179. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1180. return PTR_ERR(phydev);
  1181. }
  1182. /* Mask with MAC supported features. */
  1183. switch (phydev->interface) {
  1184. case PHY_INTERFACE_MODE_GMII:
  1185. case PHY_INTERFACE_MODE_RGMII:
  1186. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1187. phydev->supported &= (PHY_GBIT_FEATURES |
  1188. SUPPORTED_Pause |
  1189. SUPPORTED_Asym_Pause);
  1190. break;
  1191. }
  1192. /* fallthru */
  1193. case PHY_INTERFACE_MODE_MII:
  1194. phydev->supported &= (PHY_BASIC_FEATURES |
  1195. SUPPORTED_Pause |
  1196. SUPPORTED_Asym_Pause);
  1197. break;
  1198. default:
  1199. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1200. return -EINVAL;
  1201. }
  1202. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1203. phydev->advertising = phydev->supported;
  1204. return 0;
  1205. }
  1206. static void tg3_phy_start(struct tg3 *tp)
  1207. {
  1208. struct phy_device *phydev;
  1209. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1210. return;
  1211. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1212. if (tp->link_config.phy_is_low_power) {
  1213. tp->link_config.phy_is_low_power = 0;
  1214. phydev->speed = tp->link_config.orig_speed;
  1215. phydev->duplex = tp->link_config.orig_duplex;
  1216. phydev->autoneg = tp->link_config.orig_autoneg;
  1217. phydev->advertising = tp->link_config.orig_advertising;
  1218. }
  1219. phy_start(phydev);
  1220. phy_start_aneg(phydev);
  1221. }
  1222. static void tg3_phy_stop(struct tg3 *tp)
  1223. {
  1224. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1225. return;
  1226. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1227. }
  1228. static void tg3_phy_fini(struct tg3 *tp)
  1229. {
  1230. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1231. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1232. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1233. }
  1234. }
  1235. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1236. {
  1237. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1238. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1239. }
  1240. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1241. {
  1242. u32 reg;
  1243. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  1245. return;
  1246. reg = MII_TG3_MISC_SHDW_WREN |
  1247. MII_TG3_MISC_SHDW_SCR5_SEL |
  1248. MII_TG3_MISC_SHDW_SCR5_LPED |
  1249. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1250. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1251. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1252. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1253. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1254. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1255. reg = MII_TG3_MISC_SHDW_WREN |
  1256. MII_TG3_MISC_SHDW_APD_SEL |
  1257. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1258. if (enable)
  1259. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1260. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1261. }
  1262. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1263. {
  1264. u32 phy;
  1265. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1266. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1267. return;
  1268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1269. u32 ephy;
  1270. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1271. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1272. ephy | MII_TG3_EPHY_SHADOW_EN);
  1273. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1274. if (enable)
  1275. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1276. else
  1277. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1278. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1279. }
  1280. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1281. }
  1282. } else {
  1283. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1284. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1285. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1286. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1287. if (enable)
  1288. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1289. else
  1290. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1291. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1292. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1293. }
  1294. }
  1295. }
  1296. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1297. {
  1298. u32 val;
  1299. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1300. return;
  1301. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1302. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1303. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1304. (val | (1 << 15) | (1 << 4)));
  1305. }
  1306. static void tg3_phy_apply_otp(struct tg3 *tp)
  1307. {
  1308. u32 otp, phy;
  1309. if (!tp->phy_otp)
  1310. return;
  1311. otp = tp->phy_otp;
  1312. /* Enable SM_DSP clock and tx 6dB coding. */
  1313. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1314. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1315. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1316. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1317. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1318. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1319. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1320. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1321. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1322. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1323. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1324. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1325. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1326. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1327. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1328. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1329. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1330. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1331. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1332. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1333. /* Turn off SM_DSP clock. */
  1334. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1335. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1336. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1337. }
  1338. static int tg3_wait_macro_done(struct tg3 *tp)
  1339. {
  1340. int limit = 100;
  1341. while (limit--) {
  1342. u32 tmp32;
  1343. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1344. if ((tmp32 & 0x1000) == 0)
  1345. break;
  1346. }
  1347. }
  1348. if (limit < 0)
  1349. return -EBUSY;
  1350. return 0;
  1351. }
  1352. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1353. {
  1354. static const u32 test_pat[4][6] = {
  1355. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1356. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1357. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1358. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1359. };
  1360. int chan;
  1361. for (chan = 0; chan < 4; chan++) {
  1362. int i;
  1363. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1364. (chan * 0x2000) | 0x0200);
  1365. tg3_writephy(tp, 0x16, 0x0002);
  1366. for (i = 0; i < 6; i++)
  1367. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1368. test_pat[chan][i]);
  1369. tg3_writephy(tp, 0x16, 0x0202);
  1370. if (tg3_wait_macro_done(tp)) {
  1371. *resetp = 1;
  1372. return -EBUSY;
  1373. }
  1374. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1375. (chan * 0x2000) | 0x0200);
  1376. tg3_writephy(tp, 0x16, 0x0082);
  1377. if (tg3_wait_macro_done(tp)) {
  1378. *resetp = 1;
  1379. return -EBUSY;
  1380. }
  1381. tg3_writephy(tp, 0x16, 0x0802);
  1382. if (tg3_wait_macro_done(tp)) {
  1383. *resetp = 1;
  1384. return -EBUSY;
  1385. }
  1386. for (i = 0; i < 6; i += 2) {
  1387. u32 low, high;
  1388. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1389. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1390. tg3_wait_macro_done(tp)) {
  1391. *resetp = 1;
  1392. return -EBUSY;
  1393. }
  1394. low &= 0x7fff;
  1395. high &= 0x000f;
  1396. if (low != test_pat[chan][i] ||
  1397. high != test_pat[chan][i+1]) {
  1398. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1400. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1401. return -EBUSY;
  1402. }
  1403. }
  1404. }
  1405. return 0;
  1406. }
  1407. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1408. {
  1409. int chan;
  1410. for (chan = 0; chan < 4; chan++) {
  1411. int i;
  1412. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1413. (chan * 0x2000) | 0x0200);
  1414. tg3_writephy(tp, 0x16, 0x0002);
  1415. for (i = 0; i < 6; i++)
  1416. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1417. tg3_writephy(tp, 0x16, 0x0202);
  1418. if (tg3_wait_macro_done(tp))
  1419. return -EBUSY;
  1420. }
  1421. return 0;
  1422. }
  1423. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1424. {
  1425. u32 reg32, phy9_orig;
  1426. int retries, do_phy_reset, err;
  1427. retries = 10;
  1428. do_phy_reset = 1;
  1429. do {
  1430. if (do_phy_reset) {
  1431. err = tg3_bmcr_reset(tp);
  1432. if (err)
  1433. return err;
  1434. do_phy_reset = 0;
  1435. }
  1436. /* Disable transmitter and interrupt. */
  1437. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1438. continue;
  1439. reg32 |= 0x3000;
  1440. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1441. /* Set full-duplex, 1000 mbps. */
  1442. tg3_writephy(tp, MII_BMCR,
  1443. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1444. /* Set to master mode. */
  1445. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1446. continue;
  1447. tg3_writephy(tp, MII_TG3_CTRL,
  1448. (MII_TG3_CTRL_AS_MASTER |
  1449. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1450. /* Enable SM_DSP_CLOCK and 6dB. */
  1451. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1452. /* Block the PHY control access. */
  1453. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1454. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1455. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1456. if (!err)
  1457. break;
  1458. } while (--retries);
  1459. err = tg3_phy_reset_chanpat(tp);
  1460. if (err)
  1461. return err;
  1462. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1463. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1465. tg3_writephy(tp, 0x16, 0x0000);
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1468. /* Set Extended packet length bit for jumbo frames */
  1469. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1470. }
  1471. else {
  1472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1473. }
  1474. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1475. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1476. reg32 &= ~0x3000;
  1477. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1478. } else if (!err)
  1479. err = -EBUSY;
  1480. return err;
  1481. }
  1482. /* This will reset the tigon3 PHY if there is no valid
  1483. * link unless the FORCE argument is non-zero.
  1484. */
  1485. static int tg3_phy_reset(struct tg3 *tp)
  1486. {
  1487. u32 cpmuctrl;
  1488. u32 phy_status;
  1489. int err;
  1490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1491. u32 val;
  1492. val = tr32(GRC_MISC_CFG);
  1493. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1494. udelay(40);
  1495. }
  1496. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1497. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1498. if (err != 0)
  1499. return -EBUSY;
  1500. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1501. netif_carrier_off(tp->dev);
  1502. tg3_link_report(tp);
  1503. }
  1504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1507. err = tg3_phy_reset_5703_4_5(tp);
  1508. if (err)
  1509. return err;
  1510. goto out;
  1511. }
  1512. cpmuctrl = 0;
  1513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1514. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1515. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1516. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1517. tw32(TG3_CPMU_CTRL,
  1518. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1519. }
  1520. err = tg3_bmcr_reset(tp);
  1521. if (err)
  1522. return err;
  1523. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1524. u32 phy;
  1525. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1526. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1527. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1528. }
  1529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1530. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1531. u32 val;
  1532. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1533. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1534. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1535. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1536. udelay(40);
  1537. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1538. }
  1539. }
  1540. tg3_phy_apply_otp(tp);
  1541. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1542. tg3_phy_toggle_apd(tp, true);
  1543. else
  1544. tg3_phy_toggle_apd(tp, false);
  1545. out:
  1546. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1547. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1548. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1549. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1552. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1553. }
  1554. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1555. tg3_writephy(tp, 0x1c, 0x8d68);
  1556. tg3_writephy(tp, 0x1c, 0x8d68);
  1557. }
  1558. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1559. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1560. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1566. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1567. }
  1568. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1569. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1570. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1571. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1572. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1573. tg3_writephy(tp, MII_TG3_TEST1,
  1574. MII_TG3_TEST1_TRIM_EN | 0x4);
  1575. } else
  1576. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1578. }
  1579. /* Set Extended packet length bit (bit 14) on all chips that */
  1580. /* support jumbo frames */
  1581. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1582. /* Cannot do read-modify-write on 5401 */
  1583. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1584. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1585. u32 phy_reg;
  1586. /* Set bit 14 with read-modify-write to preserve other bits */
  1587. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1588. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1589. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1590. }
  1591. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1592. * jumbo frames transmission.
  1593. */
  1594. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1595. u32 phy_reg;
  1596. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1597. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1598. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1599. }
  1600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1601. /* adjust output voltage */
  1602. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1603. }
  1604. tg3_phy_toggle_automdix(tp, 1);
  1605. tg3_phy_set_wirespeed(tp);
  1606. return 0;
  1607. }
  1608. static void tg3_frob_aux_power(struct tg3 *tp)
  1609. {
  1610. struct tg3 *tp_peer = tp;
  1611. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1612. return;
  1613. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1614. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1615. struct net_device *dev_peer;
  1616. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1617. /* remove_one() may have been run on the peer. */
  1618. if (!dev_peer)
  1619. tp_peer = tp;
  1620. else
  1621. tp_peer = netdev_priv(dev_peer);
  1622. }
  1623. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1624. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1625. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1626. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1629. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1630. (GRC_LCLCTRL_GPIO_OE0 |
  1631. GRC_LCLCTRL_GPIO_OE1 |
  1632. GRC_LCLCTRL_GPIO_OE2 |
  1633. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1634. GRC_LCLCTRL_GPIO_OUTPUT1),
  1635. 100);
  1636. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1637. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1638. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1639. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1640. GRC_LCLCTRL_GPIO_OE1 |
  1641. GRC_LCLCTRL_GPIO_OE2 |
  1642. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1643. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1644. tp->grc_local_ctrl;
  1645. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1646. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1647. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1648. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1649. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1650. } else {
  1651. u32 no_gpio2;
  1652. u32 grc_local_ctrl = 0;
  1653. if (tp_peer != tp &&
  1654. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1655. return;
  1656. /* Workaround to prevent overdrawing Amps. */
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1658. ASIC_REV_5714) {
  1659. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1660. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1661. grc_local_ctrl, 100);
  1662. }
  1663. /* On 5753 and variants, GPIO2 cannot be used. */
  1664. no_gpio2 = tp->nic_sram_data_cfg &
  1665. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1666. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1667. GRC_LCLCTRL_GPIO_OE1 |
  1668. GRC_LCLCTRL_GPIO_OE2 |
  1669. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1670. GRC_LCLCTRL_GPIO_OUTPUT2;
  1671. if (no_gpio2) {
  1672. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1673. GRC_LCLCTRL_GPIO_OUTPUT2);
  1674. }
  1675. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1676. grc_local_ctrl, 100);
  1677. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1678. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1679. grc_local_ctrl, 100);
  1680. if (!no_gpio2) {
  1681. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1682. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1683. grc_local_ctrl, 100);
  1684. }
  1685. }
  1686. } else {
  1687. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1689. if (tp_peer != tp &&
  1690. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1691. return;
  1692. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1693. (GRC_LCLCTRL_GPIO_OE1 |
  1694. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1695. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1696. GRC_LCLCTRL_GPIO_OE1, 100);
  1697. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1698. (GRC_LCLCTRL_GPIO_OE1 |
  1699. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1700. }
  1701. }
  1702. }
  1703. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1704. {
  1705. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1706. return 1;
  1707. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1708. if (speed != SPEED_10)
  1709. return 1;
  1710. } else if (speed == SPEED_10)
  1711. return 1;
  1712. return 0;
  1713. }
  1714. static int tg3_setup_phy(struct tg3 *, int);
  1715. #define RESET_KIND_SHUTDOWN 0
  1716. #define RESET_KIND_INIT 1
  1717. #define RESET_KIND_SUSPEND 2
  1718. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1719. static int tg3_halt_cpu(struct tg3 *, u32);
  1720. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1721. {
  1722. u32 val;
  1723. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1725. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1726. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1727. sg_dig_ctrl |=
  1728. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1729. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1730. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1731. }
  1732. return;
  1733. }
  1734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1735. tg3_bmcr_reset(tp);
  1736. val = tr32(GRC_MISC_CFG);
  1737. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1738. udelay(40);
  1739. return;
  1740. } else if (do_low_power) {
  1741. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1742. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1743. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1744. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1745. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1746. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1747. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1748. }
  1749. /* The PHY should not be powered down on some chips because
  1750. * of bugs.
  1751. */
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1754. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1755. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1756. return;
  1757. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1758. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1759. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1760. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1761. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1762. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1763. }
  1764. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1765. }
  1766. /* tp->lock is held. */
  1767. static int tg3_nvram_lock(struct tg3 *tp)
  1768. {
  1769. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1770. int i;
  1771. if (tp->nvram_lock_cnt == 0) {
  1772. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1773. for (i = 0; i < 8000; i++) {
  1774. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1775. break;
  1776. udelay(20);
  1777. }
  1778. if (i == 8000) {
  1779. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1780. return -ENODEV;
  1781. }
  1782. }
  1783. tp->nvram_lock_cnt++;
  1784. }
  1785. return 0;
  1786. }
  1787. /* tp->lock is held. */
  1788. static void tg3_nvram_unlock(struct tg3 *tp)
  1789. {
  1790. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1791. if (tp->nvram_lock_cnt > 0)
  1792. tp->nvram_lock_cnt--;
  1793. if (tp->nvram_lock_cnt == 0)
  1794. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1795. }
  1796. }
  1797. /* tp->lock is held. */
  1798. static void tg3_enable_nvram_access(struct tg3 *tp)
  1799. {
  1800. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1801. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1802. u32 nvaccess = tr32(NVRAM_ACCESS);
  1803. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1804. }
  1805. }
  1806. /* tp->lock is held. */
  1807. static void tg3_disable_nvram_access(struct tg3 *tp)
  1808. {
  1809. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1810. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1811. u32 nvaccess = tr32(NVRAM_ACCESS);
  1812. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1813. }
  1814. }
  1815. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1816. u32 offset, u32 *val)
  1817. {
  1818. u32 tmp;
  1819. int i;
  1820. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1821. return -EINVAL;
  1822. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1823. EEPROM_ADDR_DEVID_MASK |
  1824. EEPROM_ADDR_READ);
  1825. tw32(GRC_EEPROM_ADDR,
  1826. tmp |
  1827. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1828. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1829. EEPROM_ADDR_ADDR_MASK) |
  1830. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1831. for (i = 0; i < 1000; i++) {
  1832. tmp = tr32(GRC_EEPROM_ADDR);
  1833. if (tmp & EEPROM_ADDR_COMPLETE)
  1834. break;
  1835. msleep(1);
  1836. }
  1837. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1838. return -EBUSY;
  1839. tmp = tr32(GRC_EEPROM_DATA);
  1840. /*
  1841. * The data will always be opposite the native endian
  1842. * format. Perform a blind byteswap to compensate.
  1843. */
  1844. *val = swab32(tmp);
  1845. return 0;
  1846. }
  1847. #define NVRAM_CMD_TIMEOUT 10000
  1848. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1849. {
  1850. int i;
  1851. tw32(NVRAM_CMD, nvram_cmd);
  1852. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1853. udelay(10);
  1854. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1855. udelay(10);
  1856. break;
  1857. }
  1858. }
  1859. if (i == NVRAM_CMD_TIMEOUT)
  1860. return -EBUSY;
  1861. return 0;
  1862. }
  1863. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1864. {
  1865. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1866. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1867. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1868. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1869. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1870. addr = ((addr / tp->nvram_pagesize) <<
  1871. ATMEL_AT45DB0X1B_PAGE_POS) +
  1872. (addr % tp->nvram_pagesize);
  1873. return addr;
  1874. }
  1875. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1876. {
  1877. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1878. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1879. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1880. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1881. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1882. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1883. tp->nvram_pagesize) +
  1884. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1885. return addr;
  1886. }
  1887. /* NOTE: Data read in from NVRAM is byteswapped according to
  1888. * the byteswapping settings for all other register accesses.
  1889. * tg3 devices are BE devices, so on a BE machine, the data
  1890. * returned will be exactly as it is seen in NVRAM. On a LE
  1891. * machine, the 32-bit value will be byteswapped.
  1892. */
  1893. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1894. {
  1895. int ret;
  1896. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1897. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1898. offset = tg3_nvram_phys_addr(tp, offset);
  1899. if (offset > NVRAM_ADDR_MSK)
  1900. return -EINVAL;
  1901. ret = tg3_nvram_lock(tp);
  1902. if (ret)
  1903. return ret;
  1904. tg3_enable_nvram_access(tp);
  1905. tw32(NVRAM_ADDR, offset);
  1906. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1907. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1908. if (ret == 0)
  1909. *val = tr32(NVRAM_RDDATA);
  1910. tg3_disable_nvram_access(tp);
  1911. tg3_nvram_unlock(tp);
  1912. return ret;
  1913. }
  1914. /* Ensures NVRAM data is in bytestream format. */
  1915. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1916. {
  1917. u32 v;
  1918. int res = tg3_nvram_read(tp, offset, &v);
  1919. if (!res)
  1920. *val = cpu_to_be32(v);
  1921. return res;
  1922. }
  1923. /* tp->lock is held. */
  1924. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1925. {
  1926. u32 addr_high, addr_low;
  1927. int i;
  1928. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1929. tp->dev->dev_addr[1]);
  1930. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1931. (tp->dev->dev_addr[3] << 16) |
  1932. (tp->dev->dev_addr[4] << 8) |
  1933. (tp->dev->dev_addr[5] << 0));
  1934. for (i = 0; i < 4; i++) {
  1935. if (i == 1 && skip_mac_1)
  1936. continue;
  1937. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1938. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1939. }
  1940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1942. for (i = 0; i < 12; i++) {
  1943. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1944. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1945. }
  1946. }
  1947. addr_high = (tp->dev->dev_addr[0] +
  1948. tp->dev->dev_addr[1] +
  1949. tp->dev->dev_addr[2] +
  1950. tp->dev->dev_addr[3] +
  1951. tp->dev->dev_addr[4] +
  1952. tp->dev->dev_addr[5]) &
  1953. TX_BACKOFF_SEED_MASK;
  1954. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1955. }
  1956. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1957. {
  1958. u32 misc_host_ctrl;
  1959. bool device_should_wake, do_low_power;
  1960. /* Make sure register accesses (indirect or otherwise)
  1961. * will function correctly.
  1962. */
  1963. pci_write_config_dword(tp->pdev,
  1964. TG3PCI_MISC_HOST_CTRL,
  1965. tp->misc_host_ctrl);
  1966. switch (state) {
  1967. case PCI_D0:
  1968. pci_enable_wake(tp->pdev, state, false);
  1969. pci_set_power_state(tp->pdev, PCI_D0);
  1970. /* Switch out of Vaux if it is a NIC */
  1971. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1972. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1973. return 0;
  1974. case PCI_D1:
  1975. case PCI_D2:
  1976. case PCI_D3hot:
  1977. break;
  1978. default:
  1979. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1980. tp->dev->name, state);
  1981. return -EINVAL;
  1982. }
  1983. /* Restore the CLKREQ setting. */
  1984. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1985. u16 lnkctl;
  1986. pci_read_config_word(tp->pdev,
  1987. tp->pcie_cap + PCI_EXP_LNKCTL,
  1988. &lnkctl);
  1989. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1990. pci_write_config_word(tp->pdev,
  1991. tp->pcie_cap + PCI_EXP_LNKCTL,
  1992. lnkctl);
  1993. }
  1994. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1995. tw32(TG3PCI_MISC_HOST_CTRL,
  1996. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1997. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1998. device_may_wakeup(&tp->pdev->dev) &&
  1999. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2000. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2001. do_low_power = false;
  2002. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2003. !tp->link_config.phy_is_low_power) {
  2004. struct phy_device *phydev;
  2005. u32 phyid, advertising;
  2006. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2007. tp->link_config.phy_is_low_power = 1;
  2008. tp->link_config.orig_speed = phydev->speed;
  2009. tp->link_config.orig_duplex = phydev->duplex;
  2010. tp->link_config.orig_autoneg = phydev->autoneg;
  2011. tp->link_config.orig_advertising = phydev->advertising;
  2012. advertising = ADVERTISED_TP |
  2013. ADVERTISED_Pause |
  2014. ADVERTISED_Autoneg |
  2015. ADVERTISED_10baseT_Half;
  2016. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2017. device_should_wake) {
  2018. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2019. advertising |=
  2020. ADVERTISED_100baseT_Half |
  2021. ADVERTISED_100baseT_Full |
  2022. ADVERTISED_10baseT_Full;
  2023. else
  2024. advertising |= ADVERTISED_10baseT_Full;
  2025. }
  2026. phydev->advertising = advertising;
  2027. phy_start_aneg(phydev);
  2028. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2029. if (phyid != TG3_PHY_ID_BCMAC131) {
  2030. phyid &= TG3_PHY_OUI_MASK;
  2031. if (phyid == TG3_PHY_OUI_1 ||
  2032. phyid == TG3_PHY_OUI_2 ||
  2033. phyid == TG3_PHY_OUI_3)
  2034. do_low_power = true;
  2035. }
  2036. }
  2037. } else {
  2038. do_low_power = true;
  2039. if (tp->link_config.phy_is_low_power == 0) {
  2040. tp->link_config.phy_is_low_power = 1;
  2041. tp->link_config.orig_speed = tp->link_config.speed;
  2042. tp->link_config.orig_duplex = tp->link_config.duplex;
  2043. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2044. }
  2045. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2046. tp->link_config.speed = SPEED_10;
  2047. tp->link_config.duplex = DUPLEX_HALF;
  2048. tp->link_config.autoneg = AUTONEG_ENABLE;
  2049. tg3_setup_phy(tp, 0);
  2050. }
  2051. }
  2052. __tg3_set_mac_addr(tp, 0);
  2053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2054. u32 val;
  2055. val = tr32(GRC_VCPU_EXT_CTRL);
  2056. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2057. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2058. int i;
  2059. u32 val;
  2060. for (i = 0; i < 200; i++) {
  2061. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2062. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2063. break;
  2064. msleep(1);
  2065. }
  2066. }
  2067. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2068. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2069. WOL_DRV_STATE_SHUTDOWN |
  2070. WOL_DRV_WOL |
  2071. WOL_SET_MAGIC_PKT);
  2072. if (device_should_wake) {
  2073. u32 mac_mode;
  2074. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2075. if (do_low_power) {
  2076. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2077. udelay(40);
  2078. }
  2079. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2080. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2081. else
  2082. mac_mode = MAC_MODE_PORT_MODE_MII;
  2083. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2084. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2085. ASIC_REV_5700) {
  2086. u32 speed = (tp->tg3_flags &
  2087. TG3_FLAG_WOL_SPEED_100MB) ?
  2088. SPEED_100 : SPEED_10;
  2089. if (tg3_5700_link_polarity(tp, speed))
  2090. mac_mode |= MAC_MODE_LINK_POLARITY;
  2091. else
  2092. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2093. }
  2094. } else {
  2095. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2096. }
  2097. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2098. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2099. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2100. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2102. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2103. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2104. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2105. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2106. mac_mode |= tp->mac_mode &
  2107. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2108. if (mac_mode & MAC_MODE_APE_TX_EN)
  2109. mac_mode |= MAC_MODE_TDE_ENABLE;
  2110. }
  2111. tw32_f(MAC_MODE, mac_mode);
  2112. udelay(100);
  2113. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2114. udelay(10);
  2115. }
  2116. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2117. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2119. u32 base_val;
  2120. base_val = tp->pci_clock_ctrl;
  2121. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2122. CLOCK_CTRL_TXCLK_DISABLE);
  2123. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2124. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2125. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2126. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2127. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2128. /* do nothing */
  2129. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2130. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2131. u32 newbits1, newbits2;
  2132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2134. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2135. CLOCK_CTRL_TXCLK_DISABLE |
  2136. CLOCK_CTRL_ALTCLK);
  2137. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2138. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2139. newbits1 = CLOCK_CTRL_625_CORE;
  2140. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2141. } else {
  2142. newbits1 = CLOCK_CTRL_ALTCLK;
  2143. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2144. }
  2145. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2146. 40);
  2147. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2148. 40);
  2149. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2150. u32 newbits3;
  2151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2153. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2154. CLOCK_CTRL_TXCLK_DISABLE |
  2155. CLOCK_CTRL_44MHZ_CORE);
  2156. } else {
  2157. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2158. }
  2159. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2160. tp->pci_clock_ctrl | newbits3, 40);
  2161. }
  2162. }
  2163. if (!(device_should_wake) &&
  2164. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2165. tg3_power_down_phy(tp, do_low_power);
  2166. tg3_frob_aux_power(tp);
  2167. /* Workaround for unstable PLL clock */
  2168. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2169. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2170. u32 val = tr32(0x7d00);
  2171. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2172. tw32(0x7d00, val);
  2173. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2174. int err;
  2175. err = tg3_nvram_lock(tp);
  2176. tg3_halt_cpu(tp, RX_CPU_BASE);
  2177. if (!err)
  2178. tg3_nvram_unlock(tp);
  2179. }
  2180. }
  2181. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2182. if (device_should_wake)
  2183. pci_enable_wake(tp->pdev, state, true);
  2184. /* Finally, set the new power state. */
  2185. pci_set_power_state(tp->pdev, state);
  2186. return 0;
  2187. }
  2188. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2189. {
  2190. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2191. case MII_TG3_AUX_STAT_10HALF:
  2192. *speed = SPEED_10;
  2193. *duplex = DUPLEX_HALF;
  2194. break;
  2195. case MII_TG3_AUX_STAT_10FULL:
  2196. *speed = SPEED_10;
  2197. *duplex = DUPLEX_FULL;
  2198. break;
  2199. case MII_TG3_AUX_STAT_100HALF:
  2200. *speed = SPEED_100;
  2201. *duplex = DUPLEX_HALF;
  2202. break;
  2203. case MII_TG3_AUX_STAT_100FULL:
  2204. *speed = SPEED_100;
  2205. *duplex = DUPLEX_FULL;
  2206. break;
  2207. case MII_TG3_AUX_STAT_1000HALF:
  2208. *speed = SPEED_1000;
  2209. *duplex = DUPLEX_HALF;
  2210. break;
  2211. case MII_TG3_AUX_STAT_1000FULL:
  2212. *speed = SPEED_1000;
  2213. *duplex = DUPLEX_FULL;
  2214. break;
  2215. default:
  2216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2217. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2218. SPEED_10;
  2219. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2220. DUPLEX_HALF;
  2221. break;
  2222. }
  2223. *speed = SPEED_INVALID;
  2224. *duplex = DUPLEX_INVALID;
  2225. break;
  2226. }
  2227. }
  2228. static void tg3_phy_copper_begin(struct tg3 *tp)
  2229. {
  2230. u32 new_adv;
  2231. int i;
  2232. if (tp->link_config.phy_is_low_power) {
  2233. /* Entering low power mode. Disable gigabit and
  2234. * 100baseT advertisements.
  2235. */
  2236. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2237. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2238. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2239. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2240. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2241. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2242. } else if (tp->link_config.speed == SPEED_INVALID) {
  2243. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2244. tp->link_config.advertising &=
  2245. ~(ADVERTISED_1000baseT_Half |
  2246. ADVERTISED_1000baseT_Full);
  2247. new_adv = ADVERTISE_CSMA;
  2248. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2249. new_adv |= ADVERTISE_10HALF;
  2250. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2251. new_adv |= ADVERTISE_10FULL;
  2252. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2253. new_adv |= ADVERTISE_100HALF;
  2254. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2255. new_adv |= ADVERTISE_100FULL;
  2256. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2257. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2258. if (tp->link_config.advertising &
  2259. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2260. new_adv = 0;
  2261. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2262. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2263. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2264. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2265. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2266. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2267. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2268. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2269. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2270. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2271. } else {
  2272. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2273. }
  2274. } else {
  2275. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2276. new_adv |= ADVERTISE_CSMA;
  2277. /* Asking for a specific link mode. */
  2278. if (tp->link_config.speed == SPEED_1000) {
  2279. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2280. if (tp->link_config.duplex == DUPLEX_FULL)
  2281. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2282. else
  2283. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2284. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2285. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2286. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2287. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2288. } else {
  2289. if (tp->link_config.speed == SPEED_100) {
  2290. if (tp->link_config.duplex == DUPLEX_FULL)
  2291. new_adv |= ADVERTISE_100FULL;
  2292. else
  2293. new_adv |= ADVERTISE_100HALF;
  2294. } else {
  2295. if (tp->link_config.duplex == DUPLEX_FULL)
  2296. new_adv |= ADVERTISE_10FULL;
  2297. else
  2298. new_adv |= ADVERTISE_10HALF;
  2299. }
  2300. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2301. new_adv = 0;
  2302. }
  2303. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2304. }
  2305. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2306. tp->link_config.speed != SPEED_INVALID) {
  2307. u32 bmcr, orig_bmcr;
  2308. tp->link_config.active_speed = tp->link_config.speed;
  2309. tp->link_config.active_duplex = tp->link_config.duplex;
  2310. bmcr = 0;
  2311. switch (tp->link_config.speed) {
  2312. default:
  2313. case SPEED_10:
  2314. break;
  2315. case SPEED_100:
  2316. bmcr |= BMCR_SPEED100;
  2317. break;
  2318. case SPEED_1000:
  2319. bmcr |= TG3_BMCR_SPEED1000;
  2320. break;
  2321. }
  2322. if (tp->link_config.duplex == DUPLEX_FULL)
  2323. bmcr |= BMCR_FULLDPLX;
  2324. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2325. (bmcr != orig_bmcr)) {
  2326. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2327. for (i = 0; i < 1500; i++) {
  2328. u32 tmp;
  2329. udelay(10);
  2330. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2331. tg3_readphy(tp, MII_BMSR, &tmp))
  2332. continue;
  2333. if (!(tmp & BMSR_LSTATUS)) {
  2334. udelay(40);
  2335. break;
  2336. }
  2337. }
  2338. tg3_writephy(tp, MII_BMCR, bmcr);
  2339. udelay(40);
  2340. }
  2341. } else {
  2342. tg3_writephy(tp, MII_BMCR,
  2343. BMCR_ANENABLE | BMCR_ANRESTART);
  2344. }
  2345. }
  2346. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2347. {
  2348. int err;
  2349. /* Turn off tap power management. */
  2350. /* Set Extended packet length bit */
  2351. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2352. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2353. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2354. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2355. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2356. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2357. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2358. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2359. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2360. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2361. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2362. udelay(40);
  2363. return err;
  2364. }
  2365. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2366. {
  2367. u32 adv_reg, all_mask = 0;
  2368. if (mask & ADVERTISED_10baseT_Half)
  2369. all_mask |= ADVERTISE_10HALF;
  2370. if (mask & ADVERTISED_10baseT_Full)
  2371. all_mask |= ADVERTISE_10FULL;
  2372. if (mask & ADVERTISED_100baseT_Half)
  2373. all_mask |= ADVERTISE_100HALF;
  2374. if (mask & ADVERTISED_100baseT_Full)
  2375. all_mask |= ADVERTISE_100FULL;
  2376. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2377. return 0;
  2378. if ((adv_reg & all_mask) != all_mask)
  2379. return 0;
  2380. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2381. u32 tg3_ctrl;
  2382. all_mask = 0;
  2383. if (mask & ADVERTISED_1000baseT_Half)
  2384. all_mask |= ADVERTISE_1000HALF;
  2385. if (mask & ADVERTISED_1000baseT_Full)
  2386. all_mask |= ADVERTISE_1000FULL;
  2387. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2388. return 0;
  2389. if ((tg3_ctrl & all_mask) != all_mask)
  2390. return 0;
  2391. }
  2392. return 1;
  2393. }
  2394. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2395. {
  2396. u32 curadv, reqadv;
  2397. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2398. return 1;
  2399. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2400. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2401. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2402. if (curadv != reqadv)
  2403. return 0;
  2404. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2405. tg3_readphy(tp, MII_LPA, rmtadv);
  2406. } else {
  2407. /* Reprogram the advertisement register, even if it
  2408. * does not affect the current link. If the link
  2409. * gets renegotiated in the future, we can save an
  2410. * additional renegotiation cycle by advertising
  2411. * it correctly in the first place.
  2412. */
  2413. if (curadv != reqadv) {
  2414. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2415. ADVERTISE_PAUSE_ASYM);
  2416. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2417. }
  2418. }
  2419. return 1;
  2420. }
  2421. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2422. {
  2423. int current_link_up;
  2424. u32 bmsr, dummy;
  2425. u32 lcl_adv, rmt_adv;
  2426. u16 current_speed;
  2427. u8 current_duplex;
  2428. int i, err;
  2429. tw32(MAC_EVENT, 0);
  2430. tw32_f(MAC_STATUS,
  2431. (MAC_STATUS_SYNC_CHANGED |
  2432. MAC_STATUS_CFG_CHANGED |
  2433. MAC_STATUS_MI_COMPLETION |
  2434. MAC_STATUS_LNKSTATE_CHANGED));
  2435. udelay(40);
  2436. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2437. tw32_f(MAC_MI_MODE,
  2438. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2439. udelay(80);
  2440. }
  2441. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2442. /* Some third-party PHYs need to be reset on link going
  2443. * down.
  2444. */
  2445. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2448. netif_carrier_ok(tp->dev)) {
  2449. tg3_readphy(tp, MII_BMSR, &bmsr);
  2450. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2451. !(bmsr & BMSR_LSTATUS))
  2452. force_reset = 1;
  2453. }
  2454. if (force_reset)
  2455. tg3_phy_reset(tp);
  2456. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2457. tg3_readphy(tp, MII_BMSR, &bmsr);
  2458. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2459. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2460. bmsr = 0;
  2461. if (!(bmsr & BMSR_LSTATUS)) {
  2462. err = tg3_init_5401phy_dsp(tp);
  2463. if (err)
  2464. return err;
  2465. tg3_readphy(tp, MII_BMSR, &bmsr);
  2466. for (i = 0; i < 1000; i++) {
  2467. udelay(10);
  2468. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2469. (bmsr & BMSR_LSTATUS)) {
  2470. udelay(40);
  2471. break;
  2472. }
  2473. }
  2474. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2475. !(bmsr & BMSR_LSTATUS) &&
  2476. tp->link_config.active_speed == SPEED_1000) {
  2477. err = tg3_phy_reset(tp);
  2478. if (!err)
  2479. err = tg3_init_5401phy_dsp(tp);
  2480. if (err)
  2481. return err;
  2482. }
  2483. }
  2484. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2485. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2486. /* 5701 {A0,B0} CRC bug workaround */
  2487. tg3_writephy(tp, 0x15, 0x0a75);
  2488. tg3_writephy(tp, 0x1c, 0x8c68);
  2489. tg3_writephy(tp, 0x1c, 0x8d68);
  2490. tg3_writephy(tp, 0x1c, 0x8c68);
  2491. }
  2492. /* Clear pending interrupts... */
  2493. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2494. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2495. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2496. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2497. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2498. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2501. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2502. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2503. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2504. else
  2505. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2506. }
  2507. current_link_up = 0;
  2508. current_speed = SPEED_INVALID;
  2509. current_duplex = DUPLEX_INVALID;
  2510. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2511. u32 val;
  2512. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2513. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2514. if (!(val & (1 << 10))) {
  2515. val |= (1 << 10);
  2516. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2517. goto relink;
  2518. }
  2519. }
  2520. bmsr = 0;
  2521. for (i = 0; i < 100; i++) {
  2522. tg3_readphy(tp, MII_BMSR, &bmsr);
  2523. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2524. (bmsr & BMSR_LSTATUS))
  2525. break;
  2526. udelay(40);
  2527. }
  2528. if (bmsr & BMSR_LSTATUS) {
  2529. u32 aux_stat, bmcr;
  2530. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2531. for (i = 0; i < 2000; i++) {
  2532. udelay(10);
  2533. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2534. aux_stat)
  2535. break;
  2536. }
  2537. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2538. &current_speed,
  2539. &current_duplex);
  2540. bmcr = 0;
  2541. for (i = 0; i < 200; i++) {
  2542. tg3_readphy(tp, MII_BMCR, &bmcr);
  2543. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2544. continue;
  2545. if (bmcr && bmcr != 0x7fff)
  2546. break;
  2547. udelay(10);
  2548. }
  2549. lcl_adv = 0;
  2550. rmt_adv = 0;
  2551. tp->link_config.active_speed = current_speed;
  2552. tp->link_config.active_duplex = current_duplex;
  2553. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2554. if ((bmcr & BMCR_ANENABLE) &&
  2555. tg3_copper_is_advertising_all(tp,
  2556. tp->link_config.advertising)) {
  2557. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2558. &rmt_adv))
  2559. current_link_up = 1;
  2560. }
  2561. } else {
  2562. if (!(bmcr & BMCR_ANENABLE) &&
  2563. tp->link_config.speed == current_speed &&
  2564. tp->link_config.duplex == current_duplex &&
  2565. tp->link_config.flowctrl ==
  2566. tp->link_config.active_flowctrl) {
  2567. current_link_up = 1;
  2568. }
  2569. }
  2570. if (current_link_up == 1 &&
  2571. tp->link_config.active_duplex == DUPLEX_FULL)
  2572. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2573. }
  2574. relink:
  2575. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2576. u32 tmp;
  2577. tg3_phy_copper_begin(tp);
  2578. tg3_readphy(tp, MII_BMSR, &tmp);
  2579. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2580. (tmp & BMSR_LSTATUS))
  2581. current_link_up = 1;
  2582. }
  2583. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2584. if (current_link_up == 1) {
  2585. if (tp->link_config.active_speed == SPEED_100 ||
  2586. tp->link_config.active_speed == SPEED_10)
  2587. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2588. else
  2589. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2590. } else
  2591. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2592. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2593. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2594. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2596. if (current_link_up == 1 &&
  2597. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2598. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2599. else
  2600. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2601. }
  2602. /* ??? Without this setting Netgear GA302T PHY does not
  2603. * ??? send/receive packets...
  2604. */
  2605. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2606. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2607. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2608. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2609. udelay(80);
  2610. }
  2611. tw32_f(MAC_MODE, tp->mac_mode);
  2612. udelay(40);
  2613. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2614. /* Polled via timer. */
  2615. tw32_f(MAC_EVENT, 0);
  2616. } else {
  2617. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2618. }
  2619. udelay(40);
  2620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2621. current_link_up == 1 &&
  2622. tp->link_config.active_speed == SPEED_1000 &&
  2623. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2624. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2625. udelay(120);
  2626. tw32_f(MAC_STATUS,
  2627. (MAC_STATUS_SYNC_CHANGED |
  2628. MAC_STATUS_CFG_CHANGED));
  2629. udelay(40);
  2630. tg3_write_mem(tp,
  2631. NIC_SRAM_FIRMWARE_MBOX,
  2632. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2633. }
  2634. /* Prevent send BD corruption. */
  2635. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2636. u16 oldlnkctl, newlnkctl;
  2637. pci_read_config_word(tp->pdev,
  2638. tp->pcie_cap + PCI_EXP_LNKCTL,
  2639. &oldlnkctl);
  2640. if (tp->link_config.active_speed == SPEED_100 ||
  2641. tp->link_config.active_speed == SPEED_10)
  2642. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2643. else
  2644. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2645. if (newlnkctl != oldlnkctl)
  2646. pci_write_config_word(tp->pdev,
  2647. tp->pcie_cap + PCI_EXP_LNKCTL,
  2648. newlnkctl);
  2649. }
  2650. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2651. if (current_link_up)
  2652. netif_carrier_on(tp->dev);
  2653. else
  2654. netif_carrier_off(tp->dev);
  2655. tg3_link_report(tp);
  2656. }
  2657. return 0;
  2658. }
  2659. struct tg3_fiber_aneginfo {
  2660. int state;
  2661. #define ANEG_STATE_UNKNOWN 0
  2662. #define ANEG_STATE_AN_ENABLE 1
  2663. #define ANEG_STATE_RESTART_INIT 2
  2664. #define ANEG_STATE_RESTART 3
  2665. #define ANEG_STATE_DISABLE_LINK_OK 4
  2666. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2667. #define ANEG_STATE_ABILITY_DETECT 6
  2668. #define ANEG_STATE_ACK_DETECT_INIT 7
  2669. #define ANEG_STATE_ACK_DETECT 8
  2670. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2671. #define ANEG_STATE_COMPLETE_ACK 10
  2672. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2673. #define ANEG_STATE_IDLE_DETECT 12
  2674. #define ANEG_STATE_LINK_OK 13
  2675. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2676. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2677. u32 flags;
  2678. #define MR_AN_ENABLE 0x00000001
  2679. #define MR_RESTART_AN 0x00000002
  2680. #define MR_AN_COMPLETE 0x00000004
  2681. #define MR_PAGE_RX 0x00000008
  2682. #define MR_NP_LOADED 0x00000010
  2683. #define MR_TOGGLE_TX 0x00000020
  2684. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2685. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2686. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2687. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2688. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2689. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2690. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2691. #define MR_TOGGLE_RX 0x00002000
  2692. #define MR_NP_RX 0x00004000
  2693. #define MR_LINK_OK 0x80000000
  2694. unsigned long link_time, cur_time;
  2695. u32 ability_match_cfg;
  2696. int ability_match_count;
  2697. char ability_match, idle_match, ack_match;
  2698. u32 txconfig, rxconfig;
  2699. #define ANEG_CFG_NP 0x00000080
  2700. #define ANEG_CFG_ACK 0x00000040
  2701. #define ANEG_CFG_RF2 0x00000020
  2702. #define ANEG_CFG_RF1 0x00000010
  2703. #define ANEG_CFG_PS2 0x00000001
  2704. #define ANEG_CFG_PS1 0x00008000
  2705. #define ANEG_CFG_HD 0x00004000
  2706. #define ANEG_CFG_FD 0x00002000
  2707. #define ANEG_CFG_INVAL 0x00001f06
  2708. };
  2709. #define ANEG_OK 0
  2710. #define ANEG_DONE 1
  2711. #define ANEG_TIMER_ENAB 2
  2712. #define ANEG_FAILED -1
  2713. #define ANEG_STATE_SETTLE_TIME 10000
  2714. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2715. struct tg3_fiber_aneginfo *ap)
  2716. {
  2717. u16 flowctrl;
  2718. unsigned long delta;
  2719. u32 rx_cfg_reg;
  2720. int ret;
  2721. if (ap->state == ANEG_STATE_UNKNOWN) {
  2722. ap->rxconfig = 0;
  2723. ap->link_time = 0;
  2724. ap->cur_time = 0;
  2725. ap->ability_match_cfg = 0;
  2726. ap->ability_match_count = 0;
  2727. ap->ability_match = 0;
  2728. ap->idle_match = 0;
  2729. ap->ack_match = 0;
  2730. }
  2731. ap->cur_time++;
  2732. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2733. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2734. if (rx_cfg_reg != ap->ability_match_cfg) {
  2735. ap->ability_match_cfg = rx_cfg_reg;
  2736. ap->ability_match = 0;
  2737. ap->ability_match_count = 0;
  2738. } else {
  2739. if (++ap->ability_match_count > 1) {
  2740. ap->ability_match = 1;
  2741. ap->ability_match_cfg = rx_cfg_reg;
  2742. }
  2743. }
  2744. if (rx_cfg_reg & ANEG_CFG_ACK)
  2745. ap->ack_match = 1;
  2746. else
  2747. ap->ack_match = 0;
  2748. ap->idle_match = 0;
  2749. } else {
  2750. ap->idle_match = 1;
  2751. ap->ability_match_cfg = 0;
  2752. ap->ability_match_count = 0;
  2753. ap->ability_match = 0;
  2754. ap->ack_match = 0;
  2755. rx_cfg_reg = 0;
  2756. }
  2757. ap->rxconfig = rx_cfg_reg;
  2758. ret = ANEG_OK;
  2759. switch(ap->state) {
  2760. case ANEG_STATE_UNKNOWN:
  2761. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2762. ap->state = ANEG_STATE_AN_ENABLE;
  2763. /* fallthru */
  2764. case ANEG_STATE_AN_ENABLE:
  2765. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2766. if (ap->flags & MR_AN_ENABLE) {
  2767. ap->link_time = 0;
  2768. ap->cur_time = 0;
  2769. ap->ability_match_cfg = 0;
  2770. ap->ability_match_count = 0;
  2771. ap->ability_match = 0;
  2772. ap->idle_match = 0;
  2773. ap->ack_match = 0;
  2774. ap->state = ANEG_STATE_RESTART_INIT;
  2775. } else {
  2776. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2777. }
  2778. break;
  2779. case ANEG_STATE_RESTART_INIT:
  2780. ap->link_time = ap->cur_time;
  2781. ap->flags &= ~(MR_NP_LOADED);
  2782. ap->txconfig = 0;
  2783. tw32(MAC_TX_AUTO_NEG, 0);
  2784. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2785. tw32_f(MAC_MODE, tp->mac_mode);
  2786. udelay(40);
  2787. ret = ANEG_TIMER_ENAB;
  2788. ap->state = ANEG_STATE_RESTART;
  2789. /* fallthru */
  2790. case ANEG_STATE_RESTART:
  2791. delta = ap->cur_time - ap->link_time;
  2792. if (delta > ANEG_STATE_SETTLE_TIME) {
  2793. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2794. } else {
  2795. ret = ANEG_TIMER_ENAB;
  2796. }
  2797. break;
  2798. case ANEG_STATE_DISABLE_LINK_OK:
  2799. ret = ANEG_DONE;
  2800. break;
  2801. case ANEG_STATE_ABILITY_DETECT_INIT:
  2802. ap->flags &= ~(MR_TOGGLE_TX);
  2803. ap->txconfig = ANEG_CFG_FD;
  2804. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2805. if (flowctrl & ADVERTISE_1000XPAUSE)
  2806. ap->txconfig |= ANEG_CFG_PS1;
  2807. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2808. ap->txconfig |= ANEG_CFG_PS2;
  2809. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2810. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2811. tw32_f(MAC_MODE, tp->mac_mode);
  2812. udelay(40);
  2813. ap->state = ANEG_STATE_ABILITY_DETECT;
  2814. break;
  2815. case ANEG_STATE_ABILITY_DETECT:
  2816. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2817. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2818. }
  2819. break;
  2820. case ANEG_STATE_ACK_DETECT_INIT:
  2821. ap->txconfig |= ANEG_CFG_ACK;
  2822. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2823. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2824. tw32_f(MAC_MODE, tp->mac_mode);
  2825. udelay(40);
  2826. ap->state = ANEG_STATE_ACK_DETECT;
  2827. /* fallthru */
  2828. case ANEG_STATE_ACK_DETECT:
  2829. if (ap->ack_match != 0) {
  2830. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2831. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2832. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2833. } else {
  2834. ap->state = ANEG_STATE_AN_ENABLE;
  2835. }
  2836. } else if (ap->ability_match != 0 &&
  2837. ap->rxconfig == 0) {
  2838. ap->state = ANEG_STATE_AN_ENABLE;
  2839. }
  2840. break;
  2841. case ANEG_STATE_COMPLETE_ACK_INIT:
  2842. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2843. ret = ANEG_FAILED;
  2844. break;
  2845. }
  2846. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2847. MR_LP_ADV_HALF_DUPLEX |
  2848. MR_LP_ADV_SYM_PAUSE |
  2849. MR_LP_ADV_ASYM_PAUSE |
  2850. MR_LP_ADV_REMOTE_FAULT1 |
  2851. MR_LP_ADV_REMOTE_FAULT2 |
  2852. MR_LP_ADV_NEXT_PAGE |
  2853. MR_TOGGLE_RX |
  2854. MR_NP_RX);
  2855. if (ap->rxconfig & ANEG_CFG_FD)
  2856. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2857. if (ap->rxconfig & ANEG_CFG_HD)
  2858. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2859. if (ap->rxconfig & ANEG_CFG_PS1)
  2860. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2861. if (ap->rxconfig & ANEG_CFG_PS2)
  2862. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2863. if (ap->rxconfig & ANEG_CFG_RF1)
  2864. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2865. if (ap->rxconfig & ANEG_CFG_RF2)
  2866. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2867. if (ap->rxconfig & ANEG_CFG_NP)
  2868. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2869. ap->link_time = ap->cur_time;
  2870. ap->flags ^= (MR_TOGGLE_TX);
  2871. if (ap->rxconfig & 0x0008)
  2872. ap->flags |= MR_TOGGLE_RX;
  2873. if (ap->rxconfig & ANEG_CFG_NP)
  2874. ap->flags |= MR_NP_RX;
  2875. ap->flags |= MR_PAGE_RX;
  2876. ap->state = ANEG_STATE_COMPLETE_ACK;
  2877. ret = ANEG_TIMER_ENAB;
  2878. break;
  2879. case ANEG_STATE_COMPLETE_ACK:
  2880. if (ap->ability_match != 0 &&
  2881. ap->rxconfig == 0) {
  2882. ap->state = ANEG_STATE_AN_ENABLE;
  2883. break;
  2884. }
  2885. delta = ap->cur_time - ap->link_time;
  2886. if (delta > ANEG_STATE_SETTLE_TIME) {
  2887. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2888. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2889. } else {
  2890. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2891. !(ap->flags & MR_NP_RX)) {
  2892. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2893. } else {
  2894. ret = ANEG_FAILED;
  2895. }
  2896. }
  2897. }
  2898. break;
  2899. case ANEG_STATE_IDLE_DETECT_INIT:
  2900. ap->link_time = ap->cur_time;
  2901. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2902. tw32_f(MAC_MODE, tp->mac_mode);
  2903. udelay(40);
  2904. ap->state = ANEG_STATE_IDLE_DETECT;
  2905. ret = ANEG_TIMER_ENAB;
  2906. break;
  2907. case ANEG_STATE_IDLE_DETECT:
  2908. if (ap->ability_match != 0 &&
  2909. ap->rxconfig == 0) {
  2910. ap->state = ANEG_STATE_AN_ENABLE;
  2911. break;
  2912. }
  2913. delta = ap->cur_time - ap->link_time;
  2914. if (delta > ANEG_STATE_SETTLE_TIME) {
  2915. /* XXX another gem from the Broadcom driver :( */
  2916. ap->state = ANEG_STATE_LINK_OK;
  2917. }
  2918. break;
  2919. case ANEG_STATE_LINK_OK:
  2920. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2921. ret = ANEG_DONE;
  2922. break;
  2923. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2924. /* ??? unimplemented */
  2925. break;
  2926. case ANEG_STATE_NEXT_PAGE_WAIT:
  2927. /* ??? unimplemented */
  2928. break;
  2929. default:
  2930. ret = ANEG_FAILED;
  2931. break;
  2932. }
  2933. return ret;
  2934. }
  2935. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2936. {
  2937. int res = 0;
  2938. struct tg3_fiber_aneginfo aninfo;
  2939. int status = ANEG_FAILED;
  2940. unsigned int tick;
  2941. u32 tmp;
  2942. tw32_f(MAC_TX_AUTO_NEG, 0);
  2943. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2944. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2945. udelay(40);
  2946. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2947. udelay(40);
  2948. memset(&aninfo, 0, sizeof(aninfo));
  2949. aninfo.flags |= MR_AN_ENABLE;
  2950. aninfo.state = ANEG_STATE_UNKNOWN;
  2951. aninfo.cur_time = 0;
  2952. tick = 0;
  2953. while (++tick < 195000) {
  2954. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2955. if (status == ANEG_DONE || status == ANEG_FAILED)
  2956. break;
  2957. udelay(1);
  2958. }
  2959. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2960. tw32_f(MAC_MODE, tp->mac_mode);
  2961. udelay(40);
  2962. *txflags = aninfo.txconfig;
  2963. *rxflags = aninfo.flags;
  2964. if (status == ANEG_DONE &&
  2965. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2966. MR_LP_ADV_FULL_DUPLEX)))
  2967. res = 1;
  2968. return res;
  2969. }
  2970. static void tg3_init_bcm8002(struct tg3 *tp)
  2971. {
  2972. u32 mac_status = tr32(MAC_STATUS);
  2973. int i;
  2974. /* Reset when initting first time or we have a link. */
  2975. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2976. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2977. return;
  2978. /* Set PLL lock range. */
  2979. tg3_writephy(tp, 0x16, 0x8007);
  2980. /* SW reset */
  2981. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2982. /* Wait for reset to complete. */
  2983. /* XXX schedule_timeout() ... */
  2984. for (i = 0; i < 500; i++)
  2985. udelay(10);
  2986. /* Config mode; select PMA/Ch 1 regs. */
  2987. tg3_writephy(tp, 0x10, 0x8411);
  2988. /* Enable auto-lock and comdet, select txclk for tx. */
  2989. tg3_writephy(tp, 0x11, 0x0a10);
  2990. tg3_writephy(tp, 0x18, 0x00a0);
  2991. tg3_writephy(tp, 0x16, 0x41ff);
  2992. /* Assert and deassert POR. */
  2993. tg3_writephy(tp, 0x13, 0x0400);
  2994. udelay(40);
  2995. tg3_writephy(tp, 0x13, 0x0000);
  2996. tg3_writephy(tp, 0x11, 0x0a50);
  2997. udelay(40);
  2998. tg3_writephy(tp, 0x11, 0x0a10);
  2999. /* Wait for signal to stabilize */
  3000. /* XXX schedule_timeout() ... */
  3001. for (i = 0; i < 15000; i++)
  3002. udelay(10);
  3003. /* Deselect the channel register so we can read the PHYID
  3004. * later.
  3005. */
  3006. tg3_writephy(tp, 0x10, 0x8011);
  3007. }
  3008. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3009. {
  3010. u16 flowctrl;
  3011. u32 sg_dig_ctrl, sg_dig_status;
  3012. u32 serdes_cfg, expected_sg_dig_ctrl;
  3013. int workaround, port_a;
  3014. int current_link_up;
  3015. serdes_cfg = 0;
  3016. expected_sg_dig_ctrl = 0;
  3017. workaround = 0;
  3018. port_a = 1;
  3019. current_link_up = 0;
  3020. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3021. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3022. workaround = 1;
  3023. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3024. port_a = 0;
  3025. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3026. /* preserve bits 20-23 for voltage regulator */
  3027. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3028. }
  3029. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3030. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3031. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3032. if (workaround) {
  3033. u32 val = serdes_cfg;
  3034. if (port_a)
  3035. val |= 0xc010000;
  3036. else
  3037. val |= 0x4010000;
  3038. tw32_f(MAC_SERDES_CFG, val);
  3039. }
  3040. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3041. }
  3042. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3043. tg3_setup_flow_control(tp, 0, 0);
  3044. current_link_up = 1;
  3045. }
  3046. goto out;
  3047. }
  3048. /* Want auto-negotiation. */
  3049. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3050. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3051. if (flowctrl & ADVERTISE_1000XPAUSE)
  3052. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3053. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3054. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3055. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3056. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3057. tp->serdes_counter &&
  3058. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3059. MAC_STATUS_RCVD_CFG)) ==
  3060. MAC_STATUS_PCS_SYNCED)) {
  3061. tp->serdes_counter--;
  3062. current_link_up = 1;
  3063. goto out;
  3064. }
  3065. restart_autoneg:
  3066. if (workaround)
  3067. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3068. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3069. udelay(5);
  3070. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3071. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3072. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3073. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3074. MAC_STATUS_SIGNAL_DET)) {
  3075. sg_dig_status = tr32(SG_DIG_STATUS);
  3076. mac_status = tr32(MAC_STATUS);
  3077. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3078. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3079. u32 local_adv = 0, remote_adv = 0;
  3080. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3081. local_adv |= ADVERTISE_1000XPAUSE;
  3082. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3083. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3084. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3085. remote_adv |= LPA_1000XPAUSE;
  3086. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3087. remote_adv |= LPA_1000XPAUSE_ASYM;
  3088. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3089. current_link_up = 1;
  3090. tp->serdes_counter = 0;
  3091. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3092. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3093. if (tp->serdes_counter)
  3094. tp->serdes_counter--;
  3095. else {
  3096. if (workaround) {
  3097. u32 val = serdes_cfg;
  3098. if (port_a)
  3099. val |= 0xc010000;
  3100. else
  3101. val |= 0x4010000;
  3102. tw32_f(MAC_SERDES_CFG, val);
  3103. }
  3104. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3105. udelay(40);
  3106. /* Link parallel detection - link is up */
  3107. /* only if we have PCS_SYNC and not */
  3108. /* receiving config code words */
  3109. mac_status = tr32(MAC_STATUS);
  3110. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3111. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3112. tg3_setup_flow_control(tp, 0, 0);
  3113. current_link_up = 1;
  3114. tp->tg3_flags2 |=
  3115. TG3_FLG2_PARALLEL_DETECT;
  3116. tp->serdes_counter =
  3117. SERDES_PARALLEL_DET_TIMEOUT;
  3118. } else
  3119. goto restart_autoneg;
  3120. }
  3121. }
  3122. } else {
  3123. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3124. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3125. }
  3126. out:
  3127. return current_link_up;
  3128. }
  3129. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3130. {
  3131. int current_link_up = 0;
  3132. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3133. goto out;
  3134. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3135. u32 txflags, rxflags;
  3136. int i;
  3137. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3138. u32 local_adv = 0, remote_adv = 0;
  3139. if (txflags & ANEG_CFG_PS1)
  3140. local_adv |= ADVERTISE_1000XPAUSE;
  3141. if (txflags & ANEG_CFG_PS2)
  3142. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3143. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3144. remote_adv |= LPA_1000XPAUSE;
  3145. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3146. remote_adv |= LPA_1000XPAUSE_ASYM;
  3147. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3148. current_link_up = 1;
  3149. }
  3150. for (i = 0; i < 30; i++) {
  3151. udelay(20);
  3152. tw32_f(MAC_STATUS,
  3153. (MAC_STATUS_SYNC_CHANGED |
  3154. MAC_STATUS_CFG_CHANGED));
  3155. udelay(40);
  3156. if ((tr32(MAC_STATUS) &
  3157. (MAC_STATUS_SYNC_CHANGED |
  3158. MAC_STATUS_CFG_CHANGED)) == 0)
  3159. break;
  3160. }
  3161. mac_status = tr32(MAC_STATUS);
  3162. if (current_link_up == 0 &&
  3163. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3164. !(mac_status & MAC_STATUS_RCVD_CFG))
  3165. current_link_up = 1;
  3166. } else {
  3167. tg3_setup_flow_control(tp, 0, 0);
  3168. /* Forcing 1000FD link up. */
  3169. current_link_up = 1;
  3170. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3171. udelay(40);
  3172. tw32_f(MAC_MODE, tp->mac_mode);
  3173. udelay(40);
  3174. }
  3175. out:
  3176. return current_link_up;
  3177. }
  3178. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3179. {
  3180. u32 orig_pause_cfg;
  3181. u16 orig_active_speed;
  3182. u8 orig_active_duplex;
  3183. u32 mac_status;
  3184. int current_link_up;
  3185. int i;
  3186. orig_pause_cfg = tp->link_config.active_flowctrl;
  3187. orig_active_speed = tp->link_config.active_speed;
  3188. orig_active_duplex = tp->link_config.active_duplex;
  3189. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3190. netif_carrier_ok(tp->dev) &&
  3191. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3192. mac_status = tr32(MAC_STATUS);
  3193. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3194. MAC_STATUS_SIGNAL_DET |
  3195. MAC_STATUS_CFG_CHANGED |
  3196. MAC_STATUS_RCVD_CFG);
  3197. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3198. MAC_STATUS_SIGNAL_DET)) {
  3199. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3200. MAC_STATUS_CFG_CHANGED));
  3201. return 0;
  3202. }
  3203. }
  3204. tw32_f(MAC_TX_AUTO_NEG, 0);
  3205. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3206. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3207. tw32_f(MAC_MODE, tp->mac_mode);
  3208. udelay(40);
  3209. if (tp->phy_id == PHY_ID_BCM8002)
  3210. tg3_init_bcm8002(tp);
  3211. /* Enable link change event even when serdes polling. */
  3212. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3213. udelay(40);
  3214. current_link_up = 0;
  3215. mac_status = tr32(MAC_STATUS);
  3216. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3217. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3218. else
  3219. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3220. tp->hw_status->status =
  3221. (SD_STATUS_UPDATED |
  3222. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3223. for (i = 0; i < 100; i++) {
  3224. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3225. MAC_STATUS_CFG_CHANGED));
  3226. udelay(5);
  3227. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3228. MAC_STATUS_CFG_CHANGED |
  3229. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3230. break;
  3231. }
  3232. mac_status = tr32(MAC_STATUS);
  3233. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3234. current_link_up = 0;
  3235. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3236. tp->serdes_counter == 0) {
  3237. tw32_f(MAC_MODE, (tp->mac_mode |
  3238. MAC_MODE_SEND_CONFIGS));
  3239. udelay(1);
  3240. tw32_f(MAC_MODE, tp->mac_mode);
  3241. }
  3242. }
  3243. if (current_link_up == 1) {
  3244. tp->link_config.active_speed = SPEED_1000;
  3245. tp->link_config.active_duplex = DUPLEX_FULL;
  3246. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3247. LED_CTRL_LNKLED_OVERRIDE |
  3248. LED_CTRL_1000MBPS_ON));
  3249. } else {
  3250. tp->link_config.active_speed = SPEED_INVALID;
  3251. tp->link_config.active_duplex = DUPLEX_INVALID;
  3252. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3253. LED_CTRL_LNKLED_OVERRIDE |
  3254. LED_CTRL_TRAFFIC_OVERRIDE));
  3255. }
  3256. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3257. if (current_link_up)
  3258. netif_carrier_on(tp->dev);
  3259. else
  3260. netif_carrier_off(tp->dev);
  3261. tg3_link_report(tp);
  3262. } else {
  3263. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3264. if (orig_pause_cfg != now_pause_cfg ||
  3265. orig_active_speed != tp->link_config.active_speed ||
  3266. orig_active_duplex != tp->link_config.active_duplex)
  3267. tg3_link_report(tp);
  3268. }
  3269. return 0;
  3270. }
  3271. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3272. {
  3273. int current_link_up, err = 0;
  3274. u32 bmsr, bmcr;
  3275. u16 current_speed;
  3276. u8 current_duplex;
  3277. u32 local_adv, remote_adv;
  3278. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3279. tw32_f(MAC_MODE, tp->mac_mode);
  3280. udelay(40);
  3281. tw32(MAC_EVENT, 0);
  3282. tw32_f(MAC_STATUS,
  3283. (MAC_STATUS_SYNC_CHANGED |
  3284. MAC_STATUS_CFG_CHANGED |
  3285. MAC_STATUS_MI_COMPLETION |
  3286. MAC_STATUS_LNKSTATE_CHANGED));
  3287. udelay(40);
  3288. if (force_reset)
  3289. tg3_phy_reset(tp);
  3290. current_link_up = 0;
  3291. current_speed = SPEED_INVALID;
  3292. current_duplex = DUPLEX_INVALID;
  3293. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3294. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3296. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3297. bmsr |= BMSR_LSTATUS;
  3298. else
  3299. bmsr &= ~BMSR_LSTATUS;
  3300. }
  3301. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3302. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3303. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3304. /* do nothing, just check for link up at the end */
  3305. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3306. u32 adv, new_adv;
  3307. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3308. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3309. ADVERTISE_1000XPAUSE |
  3310. ADVERTISE_1000XPSE_ASYM |
  3311. ADVERTISE_SLCT);
  3312. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3313. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3314. new_adv |= ADVERTISE_1000XHALF;
  3315. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3316. new_adv |= ADVERTISE_1000XFULL;
  3317. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3318. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3319. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3320. tg3_writephy(tp, MII_BMCR, bmcr);
  3321. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3322. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3323. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3324. return err;
  3325. }
  3326. } else {
  3327. u32 new_bmcr;
  3328. bmcr &= ~BMCR_SPEED1000;
  3329. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3330. if (tp->link_config.duplex == DUPLEX_FULL)
  3331. new_bmcr |= BMCR_FULLDPLX;
  3332. if (new_bmcr != bmcr) {
  3333. /* BMCR_SPEED1000 is a reserved bit that needs
  3334. * to be set on write.
  3335. */
  3336. new_bmcr |= BMCR_SPEED1000;
  3337. /* Force a linkdown */
  3338. if (netif_carrier_ok(tp->dev)) {
  3339. u32 adv;
  3340. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3341. adv &= ~(ADVERTISE_1000XFULL |
  3342. ADVERTISE_1000XHALF |
  3343. ADVERTISE_SLCT);
  3344. tg3_writephy(tp, MII_ADVERTISE, adv);
  3345. tg3_writephy(tp, MII_BMCR, bmcr |
  3346. BMCR_ANRESTART |
  3347. BMCR_ANENABLE);
  3348. udelay(10);
  3349. netif_carrier_off(tp->dev);
  3350. }
  3351. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3352. bmcr = new_bmcr;
  3353. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3354. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3355. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3356. ASIC_REV_5714) {
  3357. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3358. bmsr |= BMSR_LSTATUS;
  3359. else
  3360. bmsr &= ~BMSR_LSTATUS;
  3361. }
  3362. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3363. }
  3364. }
  3365. if (bmsr & BMSR_LSTATUS) {
  3366. current_speed = SPEED_1000;
  3367. current_link_up = 1;
  3368. if (bmcr & BMCR_FULLDPLX)
  3369. current_duplex = DUPLEX_FULL;
  3370. else
  3371. current_duplex = DUPLEX_HALF;
  3372. local_adv = 0;
  3373. remote_adv = 0;
  3374. if (bmcr & BMCR_ANENABLE) {
  3375. u32 common;
  3376. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3377. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3378. common = local_adv & remote_adv;
  3379. if (common & (ADVERTISE_1000XHALF |
  3380. ADVERTISE_1000XFULL)) {
  3381. if (common & ADVERTISE_1000XFULL)
  3382. current_duplex = DUPLEX_FULL;
  3383. else
  3384. current_duplex = DUPLEX_HALF;
  3385. }
  3386. else
  3387. current_link_up = 0;
  3388. }
  3389. }
  3390. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3391. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3392. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3393. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3394. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3395. tw32_f(MAC_MODE, tp->mac_mode);
  3396. udelay(40);
  3397. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3398. tp->link_config.active_speed = current_speed;
  3399. tp->link_config.active_duplex = current_duplex;
  3400. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3401. if (current_link_up)
  3402. netif_carrier_on(tp->dev);
  3403. else {
  3404. netif_carrier_off(tp->dev);
  3405. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3406. }
  3407. tg3_link_report(tp);
  3408. }
  3409. return err;
  3410. }
  3411. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3412. {
  3413. if (tp->serdes_counter) {
  3414. /* Give autoneg time to complete. */
  3415. tp->serdes_counter--;
  3416. return;
  3417. }
  3418. if (!netif_carrier_ok(tp->dev) &&
  3419. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3420. u32 bmcr;
  3421. tg3_readphy(tp, MII_BMCR, &bmcr);
  3422. if (bmcr & BMCR_ANENABLE) {
  3423. u32 phy1, phy2;
  3424. /* Select shadow register 0x1f */
  3425. tg3_writephy(tp, 0x1c, 0x7c00);
  3426. tg3_readphy(tp, 0x1c, &phy1);
  3427. /* Select expansion interrupt status register */
  3428. tg3_writephy(tp, 0x17, 0x0f01);
  3429. tg3_readphy(tp, 0x15, &phy2);
  3430. tg3_readphy(tp, 0x15, &phy2);
  3431. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3432. /* We have signal detect and not receiving
  3433. * config code words, link is up by parallel
  3434. * detection.
  3435. */
  3436. bmcr &= ~BMCR_ANENABLE;
  3437. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3438. tg3_writephy(tp, MII_BMCR, bmcr);
  3439. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3440. }
  3441. }
  3442. }
  3443. else if (netif_carrier_ok(tp->dev) &&
  3444. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3445. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3446. u32 phy2;
  3447. /* Select expansion interrupt status register */
  3448. tg3_writephy(tp, 0x17, 0x0f01);
  3449. tg3_readphy(tp, 0x15, &phy2);
  3450. if (phy2 & 0x20) {
  3451. u32 bmcr;
  3452. /* Config code words received, turn on autoneg. */
  3453. tg3_readphy(tp, MII_BMCR, &bmcr);
  3454. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3455. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3456. }
  3457. }
  3458. }
  3459. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3460. {
  3461. int err;
  3462. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3463. err = tg3_setup_fiber_phy(tp, force_reset);
  3464. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3465. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3466. } else {
  3467. err = tg3_setup_copper_phy(tp, force_reset);
  3468. }
  3469. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3470. u32 val, scale;
  3471. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3472. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3473. scale = 65;
  3474. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3475. scale = 6;
  3476. else
  3477. scale = 12;
  3478. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3479. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3480. tw32(GRC_MISC_CFG, val);
  3481. }
  3482. if (tp->link_config.active_speed == SPEED_1000 &&
  3483. tp->link_config.active_duplex == DUPLEX_HALF)
  3484. tw32(MAC_TX_LENGTHS,
  3485. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3486. (6 << TX_LENGTHS_IPG_SHIFT) |
  3487. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3488. else
  3489. tw32(MAC_TX_LENGTHS,
  3490. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3491. (6 << TX_LENGTHS_IPG_SHIFT) |
  3492. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3493. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3494. if (netif_carrier_ok(tp->dev)) {
  3495. tw32(HOSTCC_STAT_COAL_TICKS,
  3496. tp->coal.stats_block_coalesce_usecs);
  3497. } else {
  3498. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3499. }
  3500. }
  3501. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3502. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3503. if (!netif_carrier_ok(tp->dev))
  3504. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3505. tp->pwrmgmt_thresh;
  3506. else
  3507. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3508. tw32(PCIE_PWR_MGMT_THRESH, val);
  3509. }
  3510. return err;
  3511. }
  3512. /* This is called whenever we suspect that the system chipset is re-
  3513. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3514. * is bogus tx completions. We try to recover by setting the
  3515. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3516. * in the workqueue.
  3517. */
  3518. static void tg3_tx_recover(struct tg3 *tp)
  3519. {
  3520. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3521. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3522. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3523. "mapped I/O cycles to the network device, attempting to "
  3524. "recover. Please report the problem to the driver maintainer "
  3525. "and include system chipset information.\n", tp->dev->name);
  3526. spin_lock(&tp->lock);
  3527. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3528. spin_unlock(&tp->lock);
  3529. }
  3530. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3531. {
  3532. smp_mb();
  3533. return (tp->tx_pending -
  3534. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3535. }
  3536. /* Tigon3 never reports partial packet sends. So we do not
  3537. * need special logic to handle SKBs that have not had all
  3538. * of their frags sent yet, like SunGEM does.
  3539. */
  3540. static void tg3_tx(struct tg3 *tp)
  3541. {
  3542. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3543. u32 sw_idx = tp->tx_cons;
  3544. while (sw_idx != hw_idx) {
  3545. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3546. struct sk_buff *skb = ri->skb;
  3547. int i, tx_bug = 0;
  3548. if (unlikely(skb == NULL)) {
  3549. tg3_tx_recover(tp);
  3550. return;
  3551. }
  3552. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3553. ri->skb = NULL;
  3554. sw_idx = NEXT_TX(sw_idx);
  3555. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3556. ri = &tp->tx_buffers[sw_idx];
  3557. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3558. tx_bug = 1;
  3559. sw_idx = NEXT_TX(sw_idx);
  3560. }
  3561. dev_kfree_skb(skb);
  3562. if (unlikely(tx_bug)) {
  3563. tg3_tx_recover(tp);
  3564. return;
  3565. }
  3566. }
  3567. tp->tx_cons = sw_idx;
  3568. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3569. * before checking for netif_queue_stopped(). Without the
  3570. * memory barrier, there is a small possibility that tg3_start_xmit()
  3571. * will miss it and cause the queue to be stopped forever.
  3572. */
  3573. smp_mb();
  3574. if (unlikely(netif_queue_stopped(tp->dev) &&
  3575. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3576. netif_tx_lock(tp->dev);
  3577. if (netif_queue_stopped(tp->dev) &&
  3578. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3579. netif_wake_queue(tp->dev);
  3580. netif_tx_unlock(tp->dev);
  3581. }
  3582. }
  3583. /* Returns size of skb allocated or < 0 on error.
  3584. *
  3585. * We only need to fill in the address because the other members
  3586. * of the RX descriptor are invariant, see tg3_init_rings.
  3587. *
  3588. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3589. * posting buffers we only dirty the first cache line of the RX
  3590. * descriptor (containing the address). Whereas for the RX status
  3591. * buffers the cpu only reads the last cacheline of the RX descriptor
  3592. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3593. */
  3594. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3595. int src_idx, u32 dest_idx_unmasked)
  3596. {
  3597. struct tg3_rx_buffer_desc *desc;
  3598. struct ring_info *map, *src_map;
  3599. struct sk_buff *skb;
  3600. dma_addr_t mapping;
  3601. int skb_size, dest_idx;
  3602. src_map = NULL;
  3603. switch (opaque_key) {
  3604. case RXD_OPAQUE_RING_STD:
  3605. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3606. desc = &tp->rx_std[dest_idx];
  3607. map = &tp->rx_std_buffers[dest_idx];
  3608. if (src_idx >= 0)
  3609. src_map = &tp->rx_std_buffers[src_idx];
  3610. skb_size = tp->rx_pkt_buf_sz;
  3611. break;
  3612. case RXD_OPAQUE_RING_JUMBO:
  3613. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3614. desc = &tp->rx_jumbo[dest_idx];
  3615. map = &tp->rx_jumbo_buffers[dest_idx];
  3616. if (src_idx >= 0)
  3617. src_map = &tp->rx_jumbo_buffers[src_idx];
  3618. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3619. break;
  3620. default:
  3621. return -EINVAL;
  3622. }
  3623. /* Do not overwrite any of the map or rp information
  3624. * until we are sure we can commit to a new buffer.
  3625. *
  3626. * Callers depend upon this behavior and assume that
  3627. * we leave everything unchanged if we fail.
  3628. */
  3629. skb = netdev_alloc_skb(tp->dev, skb_size);
  3630. if (skb == NULL)
  3631. return -ENOMEM;
  3632. skb_reserve(skb, tp->rx_offset);
  3633. mapping = pci_map_single(tp->pdev, skb->data,
  3634. skb_size - tp->rx_offset,
  3635. PCI_DMA_FROMDEVICE);
  3636. map->skb = skb;
  3637. pci_unmap_addr_set(map, mapping, mapping);
  3638. if (src_map != NULL)
  3639. src_map->skb = NULL;
  3640. desc->addr_hi = ((u64)mapping >> 32);
  3641. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3642. return skb_size;
  3643. }
  3644. /* We only need to move over in the address because the other
  3645. * members of the RX descriptor are invariant. See notes above
  3646. * tg3_alloc_rx_skb for full details.
  3647. */
  3648. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3649. int src_idx, u32 dest_idx_unmasked)
  3650. {
  3651. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3652. struct ring_info *src_map, *dest_map;
  3653. int dest_idx;
  3654. switch (opaque_key) {
  3655. case RXD_OPAQUE_RING_STD:
  3656. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3657. dest_desc = &tp->rx_std[dest_idx];
  3658. dest_map = &tp->rx_std_buffers[dest_idx];
  3659. src_desc = &tp->rx_std[src_idx];
  3660. src_map = &tp->rx_std_buffers[src_idx];
  3661. break;
  3662. case RXD_OPAQUE_RING_JUMBO:
  3663. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3664. dest_desc = &tp->rx_jumbo[dest_idx];
  3665. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3666. src_desc = &tp->rx_jumbo[src_idx];
  3667. src_map = &tp->rx_jumbo_buffers[src_idx];
  3668. break;
  3669. default:
  3670. return;
  3671. }
  3672. dest_map->skb = src_map->skb;
  3673. pci_unmap_addr_set(dest_map, mapping,
  3674. pci_unmap_addr(src_map, mapping));
  3675. dest_desc->addr_hi = src_desc->addr_hi;
  3676. dest_desc->addr_lo = src_desc->addr_lo;
  3677. src_map->skb = NULL;
  3678. }
  3679. #if TG3_VLAN_TAG_USED
  3680. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3681. {
  3682. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3683. }
  3684. #endif
  3685. /* The RX ring scheme is composed of multiple rings which post fresh
  3686. * buffers to the chip, and one special ring the chip uses to report
  3687. * status back to the host.
  3688. *
  3689. * The special ring reports the status of received packets to the
  3690. * host. The chip does not write into the original descriptor the
  3691. * RX buffer was obtained from. The chip simply takes the original
  3692. * descriptor as provided by the host, updates the status and length
  3693. * field, then writes this into the next status ring entry.
  3694. *
  3695. * Each ring the host uses to post buffers to the chip is described
  3696. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3697. * it is first placed into the on-chip ram. When the packet's length
  3698. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3699. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3700. * which is within the range of the new packet's length is chosen.
  3701. *
  3702. * The "separate ring for rx status" scheme may sound queer, but it makes
  3703. * sense from a cache coherency perspective. If only the host writes
  3704. * to the buffer post rings, and only the chip writes to the rx status
  3705. * rings, then cache lines never move beyond shared-modified state.
  3706. * If both the host and chip were to write into the same ring, cache line
  3707. * eviction could occur since both entities want it in an exclusive state.
  3708. */
  3709. static int tg3_rx(struct tg3 *tp, int budget)
  3710. {
  3711. u32 work_mask, rx_std_posted = 0;
  3712. u32 sw_idx = tp->rx_rcb_ptr;
  3713. u16 hw_idx;
  3714. int received;
  3715. hw_idx = tp->hw_status->idx[0].rx_producer;
  3716. /*
  3717. * We need to order the read of hw_idx and the read of
  3718. * the opaque cookie.
  3719. */
  3720. rmb();
  3721. work_mask = 0;
  3722. received = 0;
  3723. while (sw_idx != hw_idx && budget > 0) {
  3724. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3725. unsigned int len;
  3726. struct sk_buff *skb;
  3727. dma_addr_t dma_addr;
  3728. u32 opaque_key, desc_idx, *post_ptr;
  3729. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3730. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3731. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3732. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3733. mapping);
  3734. skb = tp->rx_std_buffers[desc_idx].skb;
  3735. post_ptr = &tp->rx_std_ptr;
  3736. rx_std_posted++;
  3737. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3738. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3739. mapping);
  3740. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3741. post_ptr = &tp->rx_jumbo_ptr;
  3742. }
  3743. else {
  3744. goto next_pkt_nopost;
  3745. }
  3746. work_mask |= opaque_key;
  3747. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3748. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3749. drop_it:
  3750. tg3_recycle_rx(tp, opaque_key,
  3751. desc_idx, *post_ptr);
  3752. drop_it_no_recycle:
  3753. /* Other statistics kept track of by card. */
  3754. tp->net_stats.rx_dropped++;
  3755. goto next_pkt;
  3756. }
  3757. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3758. ETH_FCS_LEN;
  3759. if (len > RX_COPY_THRESHOLD
  3760. && tp->rx_offset == NET_IP_ALIGN
  3761. /* rx_offset will likely not equal NET_IP_ALIGN
  3762. * if this is a 5701 card running in PCI-X mode
  3763. * [see tg3_get_invariants()]
  3764. */
  3765. ) {
  3766. int skb_size;
  3767. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3768. desc_idx, *post_ptr);
  3769. if (skb_size < 0)
  3770. goto drop_it;
  3771. pci_unmap_single(tp->pdev, dma_addr,
  3772. skb_size - tp->rx_offset,
  3773. PCI_DMA_FROMDEVICE);
  3774. skb_put(skb, len);
  3775. } else {
  3776. struct sk_buff *copy_skb;
  3777. tg3_recycle_rx(tp, opaque_key,
  3778. desc_idx, *post_ptr);
  3779. copy_skb = netdev_alloc_skb(tp->dev,
  3780. len + TG3_RAW_IP_ALIGN);
  3781. if (copy_skb == NULL)
  3782. goto drop_it_no_recycle;
  3783. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3784. skb_put(copy_skb, len);
  3785. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3786. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3787. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3788. /* We'll reuse the original ring buffer. */
  3789. skb = copy_skb;
  3790. }
  3791. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3792. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3793. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3794. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3795. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3796. else
  3797. skb->ip_summed = CHECKSUM_NONE;
  3798. skb->protocol = eth_type_trans(skb, tp->dev);
  3799. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3800. skb->protocol != htons(ETH_P_8021Q)) {
  3801. dev_kfree_skb(skb);
  3802. goto next_pkt;
  3803. }
  3804. #if TG3_VLAN_TAG_USED
  3805. if (tp->vlgrp != NULL &&
  3806. desc->type_flags & RXD_FLAG_VLAN) {
  3807. tg3_vlan_rx(tp, skb,
  3808. desc->err_vlan & RXD_VLAN_MASK);
  3809. } else
  3810. #endif
  3811. napi_gro_receive(&tp->napi, skb);
  3812. received++;
  3813. budget--;
  3814. next_pkt:
  3815. (*post_ptr)++;
  3816. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3817. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3818. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3819. TG3_64BIT_REG_LOW, idx);
  3820. work_mask &= ~RXD_OPAQUE_RING_STD;
  3821. rx_std_posted = 0;
  3822. }
  3823. next_pkt_nopost:
  3824. sw_idx++;
  3825. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3826. /* Refresh hw_idx to see if there is new work */
  3827. if (sw_idx == hw_idx) {
  3828. hw_idx = tp->hw_status->idx[0].rx_producer;
  3829. rmb();
  3830. }
  3831. }
  3832. /* ACK the status ring. */
  3833. tp->rx_rcb_ptr = sw_idx;
  3834. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3835. /* Refill RX ring(s). */
  3836. if (work_mask & RXD_OPAQUE_RING_STD) {
  3837. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3838. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3839. sw_idx);
  3840. }
  3841. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3842. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3843. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3844. sw_idx);
  3845. }
  3846. mmiowb();
  3847. return received;
  3848. }
  3849. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3850. {
  3851. struct tg3_hw_status *sblk = tp->hw_status;
  3852. /* handle link change and other phy events */
  3853. if (!(tp->tg3_flags &
  3854. (TG3_FLAG_USE_LINKCHG_REG |
  3855. TG3_FLAG_POLL_SERDES))) {
  3856. if (sblk->status & SD_STATUS_LINK_CHG) {
  3857. sblk->status = SD_STATUS_UPDATED |
  3858. (sblk->status & ~SD_STATUS_LINK_CHG);
  3859. spin_lock(&tp->lock);
  3860. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3861. tw32_f(MAC_STATUS,
  3862. (MAC_STATUS_SYNC_CHANGED |
  3863. MAC_STATUS_CFG_CHANGED |
  3864. MAC_STATUS_MI_COMPLETION |
  3865. MAC_STATUS_LNKSTATE_CHANGED));
  3866. udelay(40);
  3867. } else
  3868. tg3_setup_phy(tp, 0);
  3869. spin_unlock(&tp->lock);
  3870. }
  3871. }
  3872. /* run TX completion thread */
  3873. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3874. tg3_tx(tp);
  3875. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3876. return work_done;
  3877. }
  3878. /* run RX thread, within the bounds set by NAPI.
  3879. * All RX "locking" is done by ensuring outside
  3880. * code synchronizes with tg3->napi.poll()
  3881. */
  3882. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3883. work_done += tg3_rx(tp, budget - work_done);
  3884. return work_done;
  3885. }
  3886. static int tg3_poll(struct napi_struct *napi, int budget)
  3887. {
  3888. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3889. int work_done = 0;
  3890. struct tg3_hw_status *sblk = tp->hw_status;
  3891. while (1) {
  3892. work_done = tg3_poll_work(tp, work_done, budget);
  3893. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3894. goto tx_recovery;
  3895. if (unlikely(work_done >= budget))
  3896. break;
  3897. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3898. /* tp->last_tag is used in tg3_restart_ints() below
  3899. * to tell the hw how much work has been processed,
  3900. * so we must read it before checking for more work.
  3901. */
  3902. tp->last_tag = sblk->status_tag;
  3903. tp->last_irq_tag = tp->last_tag;
  3904. rmb();
  3905. } else
  3906. sblk->status &= ~SD_STATUS_UPDATED;
  3907. if (likely(!tg3_has_work(tp))) {
  3908. napi_complete(napi);
  3909. tg3_restart_ints(tp);
  3910. break;
  3911. }
  3912. }
  3913. return work_done;
  3914. tx_recovery:
  3915. /* work_done is guaranteed to be less than budget. */
  3916. napi_complete(napi);
  3917. schedule_work(&tp->reset_task);
  3918. return work_done;
  3919. }
  3920. static void tg3_irq_quiesce(struct tg3 *tp)
  3921. {
  3922. BUG_ON(tp->irq_sync);
  3923. tp->irq_sync = 1;
  3924. smp_mb();
  3925. synchronize_irq(tp->pdev->irq);
  3926. }
  3927. static inline int tg3_irq_sync(struct tg3 *tp)
  3928. {
  3929. return tp->irq_sync;
  3930. }
  3931. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3932. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3933. * with as well. Most of the time, this is not necessary except when
  3934. * shutting down the device.
  3935. */
  3936. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3937. {
  3938. spin_lock_bh(&tp->lock);
  3939. if (irq_sync)
  3940. tg3_irq_quiesce(tp);
  3941. }
  3942. static inline void tg3_full_unlock(struct tg3 *tp)
  3943. {
  3944. spin_unlock_bh(&tp->lock);
  3945. }
  3946. /* One-shot MSI handler - Chip automatically disables interrupt
  3947. * after sending MSI so driver doesn't have to do it.
  3948. */
  3949. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3950. {
  3951. struct net_device *dev = dev_id;
  3952. struct tg3 *tp = netdev_priv(dev);
  3953. prefetch(tp->hw_status);
  3954. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3955. if (likely(!tg3_irq_sync(tp)))
  3956. napi_schedule(&tp->napi);
  3957. return IRQ_HANDLED;
  3958. }
  3959. /* MSI ISR - No need to check for interrupt sharing and no need to
  3960. * flush status block and interrupt mailbox. PCI ordering rules
  3961. * guarantee that MSI will arrive after the status block.
  3962. */
  3963. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3964. {
  3965. struct net_device *dev = dev_id;
  3966. struct tg3 *tp = netdev_priv(dev);
  3967. prefetch(tp->hw_status);
  3968. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3969. /*
  3970. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3971. * chip-internal interrupt pending events.
  3972. * Writing non-zero to intr-mbox-0 additional tells the
  3973. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3974. * event coalescing.
  3975. */
  3976. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3977. if (likely(!tg3_irq_sync(tp)))
  3978. napi_schedule(&tp->napi);
  3979. return IRQ_RETVAL(1);
  3980. }
  3981. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3982. {
  3983. struct net_device *dev = dev_id;
  3984. struct tg3 *tp = netdev_priv(dev);
  3985. struct tg3_hw_status *sblk = tp->hw_status;
  3986. unsigned int handled = 1;
  3987. /* In INTx mode, it is possible for the interrupt to arrive at
  3988. * the CPU before the status block posted prior to the interrupt.
  3989. * Reading the PCI State register will confirm whether the
  3990. * interrupt is ours and will flush the status block.
  3991. */
  3992. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3993. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3994. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3995. handled = 0;
  3996. goto out;
  3997. }
  3998. }
  3999. /*
  4000. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4001. * chip-internal interrupt pending events.
  4002. * Writing non-zero to intr-mbox-0 additional tells the
  4003. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4004. * event coalescing.
  4005. *
  4006. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4007. * spurious interrupts. The flush impacts performance but
  4008. * excessive spurious interrupts can be worse in some cases.
  4009. */
  4010. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4011. if (tg3_irq_sync(tp))
  4012. goto out;
  4013. sblk->status &= ~SD_STATUS_UPDATED;
  4014. if (likely(tg3_has_work(tp))) {
  4015. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4016. napi_schedule(&tp->napi);
  4017. } else {
  4018. /* No work, shared interrupt perhaps? re-enable
  4019. * interrupts, and flush that PCI write
  4020. */
  4021. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4022. 0x00000000);
  4023. }
  4024. out:
  4025. return IRQ_RETVAL(handled);
  4026. }
  4027. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4028. {
  4029. struct net_device *dev = dev_id;
  4030. struct tg3 *tp = netdev_priv(dev);
  4031. struct tg3_hw_status *sblk = tp->hw_status;
  4032. unsigned int handled = 1;
  4033. /* In INTx mode, it is possible for the interrupt to arrive at
  4034. * the CPU before the status block posted prior to the interrupt.
  4035. * Reading the PCI State register will confirm whether the
  4036. * interrupt is ours and will flush the status block.
  4037. */
  4038. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4039. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4040. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4041. handled = 0;
  4042. goto out;
  4043. }
  4044. }
  4045. /*
  4046. * writing any value to intr-mbox-0 clears PCI INTA# and
  4047. * chip-internal interrupt pending events.
  4048. * writing non-zero to intr-mbox-0 additional tells the
  4049. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4050. * event coalescing.
  4051. *
  4052. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4053. * spurious interrupts. The flush impacts performance but
  4054. * excessive spurious interrupts can be worse in some cases.
  4055. */
  4056. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4057. /*
  4058. * In a shared interrupt configuration, sometimes other devices'
  4059. * interrupts will scream. We record the current status tag here
  4060. * so that the above check can report that the screaming interrupts
  4061. * are unhandled. Eventually they will be silenced.
  4062. */
  4063. tp->last_irq_tag = sblk->status_tag;
  4064. if (tg3_irq_sync(tp))
  4065. goto out;
  4066. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4067. napi_schedule(&tp->napi);
  4068. out:
  4069. return IRQ_RETVAL(handled);
  4070. }
  4071. /* ISR for interrupt test */
  4072. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4073. {
  4074. struct net_device *dev = dev_id;
  4075. struct tg3 *tp = netdev_priv(dev);
  4076. struct tg3_hw_status *sblk = tp->hw_status;
  4077. if ((sblk->status & SD_STATUS_UPDATED) ||
  4078. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4079. tg3_disable_ints(tp);
  4080. return IRQ_RETVAL(1);
  4081. }
  4082. return IRQ_RETVAL(0);
  4083. }
  4084. static int tg3_init_hw(struct tg3 *, int);
  4085. static int tg3_halt(struct tg3 *, int, int);
  4086. /* Restart hardware after configuration changes, self-test, etc.
  4087. * Invoked with tp->lock held.
  4088. */
  4089. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4090. __releases(tp->lock)
  4091. __acquires(tp->lock)
  4092. {
  4093. int err;
  4094. err = tg3_init_hw(tp, reset_phy);
  4095. if (err) {
  4096. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4097. "aborting.\n", tp->dev->name);
  4098. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4099. tg3_full_unlock(tp);
  4100. del_timer_sync(&tp->timer);
  4101. tp->irq_sync = 0;
  4102. napi_enable(&tp->napi);
  4103. dev_close(tp->dev);
  4104. tg3_full_lock(tp, 0);
  4105. }
  4106. return err;
  4107. }
  4108. #ifdef CONFIG_NET_POLL_CONTROLLER
  4109. static void tg3_poll_controller(struct net_device *dev)
  4110. {
  4111. struct tg3 *tp = netdev_priv(dev);
  4112. tg3_interrupt(tp->pdev->irq, dev);
  4113. }
  4114. #endif
  4115. static void tg3_reset_task(struct work_struct *work)
  4116. {
  4117. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4118. int err;
  4119. unsigned int restart_timer;
  4120. tg3_full_lock(tp, 0);
  4121. if (!netif_running(tp->dev)) {
  4122. tg3_full_unlock(tp);
  4123. return;
  4124. }
  4125. tg3_full_unlock(tp);
  4126. tg3_phy_stop(tp);
  4127. tg3_netif_stop(tp);
  4128. tg3_full_lock(tp, 1);
  4129. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4130. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4131. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4132. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4133. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4134. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4135. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4136. }
  4137. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4138. err = tg3_init_hw(tp, 1);
  4139. if (err)
  4140. goto out;
  4141. tg3_netif_start(tp);
  4142. if (restart_timer)
  4143. mod_timer(&tp->timer, jiffies + 1);
  4144. out:
  4145. tg3_full_unlock(tp);
  4146. if (!err)
  4147. tg3_phy_start(tp);
  4148. }
  4149. static void tg3_dump_short_state(struct tg3 *tp)
  4150. {
  4151. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4152. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4153. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4154. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4155. }
  4156. static void tg3_tx_timeout(struct net_device *dev)
  4157. {
  4158. struct tg3 *tp = netdev_priv(dev);
  4159. if (netif_msg_tx_err(tp)) {
  4160. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4161. dev->name);
  4162. tg3_dump_short_state(tp);
  4163. }
  4164. schedule_work(&tp->reset_task);
  4165. }
  4166. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4167. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4168. {
  4169. u32 base = (u32) mapping & 0xffffffff;
  4170. return ((base > 0xffffdcc0) &&
  4171. (base + len + 8 < base));
  4172. }
  4173. /* Test for DMA addresses > 40-bit */
  4174. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4175. int len)
  4176. {
  4177. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4178. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4179. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4180. return 0;
  4181. #else
  4182. return 0;
  4183. #endif
  4184. }
  4185. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4186. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4187. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4188. u32 last_plus_one, u32 *start,
  4189. u32 base_flags, u32 mss)
  4190. {
  4191. struct sk_buff *new_skb;
  4192. dma_addr_t new_addr = 0;
  4193. u32 entry = *start;
  4194. int i, ret = 0;
  4195. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4196. new_skb = skb_copy(skb, GFP_ATOMIC);
  4197. else {
  4198. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4199. new_skb = skb_copy_expand(skb,
  4200. skb_headroom(skb) + more_headroom,
  4201. skb_tailroom(skb), GFP_ATOMIC);
  4202. }
  4203. if (!new_skb) {
  4204. ret = -1;
  4205. } else {
  4206. /* New SKB is guaranteed to be linear. */
  4207. entry = *start;
  4208. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4209. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4210. /* Make sure new skb does not cross any 4G boundaries.
  4211. * Drop the packet if it does.
  4212. */
  4213. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4214. if (!ret)
  4215. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4216. DMA_TO_DEVICE);
  4217. ret = -1;
  4218. dev_kfree_skb(new_skb);
  4219. new_skb = NULL;
  4220. } else {
  4221. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4222. base_flags, 1 | (mss << 1));
  4223. *start = NEXT_TX(entry);
  4224. }
  4225. }
  4226. /* Now clean up the sw ring entries. */
  4227. i = 0;
  4228. while (entry != last_plus_one) {
  4229. if (i == 0) {
  4230. tp->tx_buffers[entry].skb = new_skb;
  4231. } else {
  4232. tp->tx_buffers[entry].skb = NULL;
  4233. }
  4234. entry = NEXT_TX(entry);
  4235. i++;
  4236. }
  4237. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4238. dev_kfree_skb(skb);
  4239. return ret;
  4240. }
  4241. static void tg3_set_txd(struct tg3 *tp, int entry,
  4242. dma_addr_t mapping, int len, u32 flags,
  4243. u32 mss_and_is_end)
  4244. {
  4245. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4246. int is_end = (mss_and_is_end & 0x1);
  4247. u32 mss = (mss_and_is_end >> 1);
  4248. u32 vlan_tag = 0;
  4249. if (is_end)
  4250. flags |= TXD_FLAG_END;
  4251. if (flags & TXD_FLAG_VLAN) {
  4252. vlan_tag = flags >> 16;
  4253. flags &= 0xffff;
  4254. }
  4255. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4256. txd->addr_hi = ((u64) mapping >> 32);
  4257. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4258. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4259. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4260. }
  4261. /* hard_start_xmit for devices that don't have any bugs and
  4262. * support TG3_FLG2_HW_TSO_2 only.
  4263. */
  4264. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4265. {
  4266. struct tg3 *tp = netdev_priv(dev);
  4267. u32 len, entry, base_flags, mss;
  4268. struct skb_shared_info *sp;
  4269. dma_addr_t mapping;
  4270. len = skb_headlen(skb);
  4271. /* We are running in BH disabled context with netif_tx_lock
  4272. * and TX reclaim runs via tp->napi.poll inside of a software
  4273. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4274. * no IRQ context deadlocks to worry about either. Rejoice!
  4275. */
  4276. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4277. if (!netif_queue_stopped(dev)) {
  4278. netif_stop_queue(dev);
  4279. /* This is a hard error, log it. */
  4280. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4281. "queue awake!\n", dev->name);
  4282. }
  4283. return NETDEV_TX_BUSY;
  4284. }
  4285. entry = tp->tx_prod;
  4286. base_flags = 0;
  4287. mss = 0;
  4288. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4289. int tcp_opt_len, ip_tcp_len;
  4290. if (skb_header_cloned(skb) &&
  4291. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4292. dev_kfree_skb(skb);
  4293. goto out_unlock;
  4294. }
  4295. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4296. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4297. else {
  4298. struct iphdr *iph = ip_hdr(skb);
  4299. tcp_opt_len = tcp_optlen(skb);
  4300. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4301. iph->check = 0;
  4302. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4303. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4304. }
  4305. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4306. TXD_FLAG_CPU_POST_DMA);
  4307. tcp_hdr(skb)->check = 0;
  4308. }
  4309. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4310. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4311. #if TG3_VLAN_TAG_USED
  4312. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4313. base_flags |= (TXD_FLAG_VLAN |
  4314. (vlan_tx_tag_get(skb) << 16));
  4315. #endif
  4316. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4317. dev_kfree_skb(skb);
  4318. goto out_unlock;
  4319. }
  4320. sp = skb_shinfo(skb);
  4321. mapping = sp->dma_maps[0];
  4322. tp->tx_buffers[entry].skb = skb;
  4323. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4324. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4325. entry = NEXT_TX(entry);
  4326. /* Now loop through additional data fragments, and queue them. */
  4327. if (skb_shinfo(skb)->nr_frags > 0) {
  4328. unsigned int i, last;
  4329. last = skb_shinfo(skb)->nr_frags - 1;
  4330. for (i = 0; i <= last; i++) {
  4331. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4332. len = frag->size;
  4333. mapping = sp->dma_maps[i + 1];
  4334. tp->tx_buffers[entry].skb = NULL;
  4335. tg3_set_txd(tp, entry, mapping, len,
  4336. base_flags, (i == last) | (mss << 1));
  4337. entry = NEXT_TX(entry);
  4338. }
  4339. }
  4340. /* Packets are ready, update Tx producer idx local and on card. */
  4341. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4342. tp->tx_prod = entry;
  4343. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4344. netif_stop_queue(dev);
  4345. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4346. netif_wake_queue(tp->dev);
  4347. }
  4348. out_unlock:
  4349. mmiowb();
  4350. dev->trans_start = jiffies;
  4351. return NETDEV_TX_OK;
  4352. }
  4353. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4354. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4355. * TSO header is greater than 80 bytes.
  4356. */
  4357. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4358. {
  4359. struct sk_buff *segs, *nskb;
  4360. /* Estimate the number of fragments in the worst case */
  4361. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4362. netif_stop_queue(tp->dev);
  4363. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4364. return NETDEV_TX_BUSY;
  4365. netif_wake_queue(tp->dev);
  4366. }
  4367. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4368. if (IS_ERR(segs))
  4369. goto tg3_tso_bug_end;
  4370. do {
  4371. nskb = segs;
  4372. segs = segs->next;
  4373. nskb->next = NULL;
  4374. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4375. } while (segs);
  4376. tg3_tso_bug_end:
  4377. dev_kfree_skb(skb);
  4378. return NETDEV_TX_OK;
  4379. }
  4380. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4381. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4382. */
  4383. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4384. {
  4385. struct tg3 *tp = netdev_priv(dev);
  4386. u32 len, entry, base_flags, mss;
  4387. struct skb_shared_info *sp;
  4388. int would_hit_hwbug;
  4389. dma_addr_t mapping;
  4390. len = skb_headlen(skb);
  4391. /* We are running in BH disabled context with netif_tx_lock
  4392. * and TX reclaim runs via tp->napi.poll inside of a software
  4393. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4394. * no IRQ context deadlocks to worry about either. Rejoice!
  4395. */
  4396. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4397. if (!netif_queue_stopped(dev)) {
  4398. netif_stop_queue(dev);
  4399. /* This is a hard error, log it. */
  4400. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4401. "queue awake!\n", dev->name);
  4402. }
  4403. return NETDEV_TX_BUSY;
  4404. }
  4405. entry = tp->tx_prod;
  4406. base_flags = 0;
  4407. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4408. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4409. mss = 0;
  4410. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4411. struct iphdr *iph;
  4412. int tcp_opt_len, ip_tcp_len, hdr_len;
  4413. if (skb_header_cloned(skb) &&
  4414. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4415. dev_kfree_skb(skb);
  4416. goto out_unlock;
  4417. }
  4418. tcp_opt_len = tcp_optlen(skb);
  4419. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4420. hdr_len = ip_tcp_len + tcp_opt_len;
  4421. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4422. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4423. return (tg3_tso_bug(tp, skb));
  4424. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4425. TXD_FLAG_CPU_POST_DMA);
  4426. iph = ip_hdr(skb);
  4427. iph->check = 0;
  4428. iph->tot_len = htons(mss + hdr_len);
  4429. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4430. tcp_hdr(skb)->check = 0;
  4431. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4432. } else
  4433. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4434. iph->daddr, 0,
  4435. IPPROTO_TCP,
  4436. 0);
  4437. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4438. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4439. if (tcp_opt_len || iph->ihl > 5) {
  4440. int tsflags;
  4441. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4442. mss |= (tsflags << 11);
  4443. }
  4444. } else {
  4445. if (tcp_opt_len || iph->ihl > 5) {
  4446. int tsflags;
  4447. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4448. base_flags |= tsflags << 12;
  4449. }
  4450. }
  4451. }
  4452. #if TG3_VLAN_TAG_USED
  4453. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4454. base_flags |= (TXD_FLAG_VLAN |
  4455. (vlan_tx_tag_get(skb) << 16));
  4456. #endif
  4457. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4458. dev_kfree_skb(skb);
  4459. goto out_unlock;
  4460. }
  4461. sp = skb_shinfo(skb);
  4462. mapping = sp->dma_maps[0];
  4463. tp->tx_buffers[entry].skb = skb;
  4464. would_hit_hwbug = 0;
  4465. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4466. would_hit_hwbug = 1;
  4467. else if (tg3_4g_overflow_test(mapping, len))
  4468. would_hit_hwbug = 1;
  4469. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4470. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4471. entry = NEXT_TX(entry);
  4472. /* Now loop through additional data fragments, and queue them. */
  4473. if (skb_shinfo(skb)->nr_frags > 0) {
  4474. unsigned int i, last;
  4475. last = skb_shinfo(skb)->nr_frags - 1;
  4476. for (i = 0; i <= last; i++) {
  4477. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4478. len = frag->size;
  4479. mapping = sp->dma_maps[i + 1];
  4480. tp->tx_buffers[entry].skb = NULL;
  4481. if (tg3_4g_overflow_test(mapping, len))
  4482. would_hit_hwbug = 1;
  4483. if (tg3_40bit_overflow_test(tp, mapping, len))
  4484. would_hit_hwbug = 1;
  4485. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4486. tg3_set_txd(tp, entry, mapping, len,
  4487. base_flags, (i == last)|(mss << 1));
  4488. else
  4489. tg3_set_txd(tp, entry, mapping, len,
  4490. base_flags, (i == last));
  4491. entry = NEXT_TX(entry);
  4492. }
  4493. }
  4494. if (would_hit_hwbug) {
  4495. u32 last_plus_one = entry;
  4496. u32 start;
  4497. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4498. start &= (TG3_TX_RING_SIZE - 1);
  4499. /* If the workaround fails due to memory/mapping
  4500. * failure, silently drop this packet.
  4501. */
  4502. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4503. &start, base_flags, mss))
  4504. goto out_unlock;
  4505. entry = start;
  4506. }
  4507. /* Packets are ready, update Tx producer idx local and on card. */
  4508. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4509. tp->tx_prod = entry;
  4510. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4511. netif_stop_queue(dev);
  4512. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4513. netif_wake_queue(tp->dev);
  4514. }
  4515. out_unlock:
  4516. mmiowb();
  4517. dev->trans_start = jiffies;
  4518. return NETDEV_TX_OK;
  4519. }
  4520. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4521. int new_mtu)
  4522. {
  4523. dev->mtu = new_mtu;
  4524. if (new_mtu > ETH_DATA_LEN) {
  4525. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4526. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4527. ethtool_op_set_tso(dev, 0);
  4528. }
  4529. else
  4530. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4531. } else {
  4532. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4533. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4534. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4535. }
  4536. }
  4537. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4538. {
  4539. struct tg3 *tp = netdev_priv(dev);
  4540. int err;
  4541. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4542. return -EINVAL;
  4543. if (!netif_running(dev)) {
  4544. /* We'll just catch it later when the
  4545. * device is up'd.
  4546. */
  4547. tg3_set_mtu(dev, tp, new_mtu);
  4548. return 0;
  4549. }
  4550. tg3_phy_stop(tp);
  4551. tg3_netif_stop(tp);
  4552. tg3_full_lock(tp, 1);
  4553. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4554. tg3_set_mtu(dev, tp, new_mtu);
  4555. err = tg3_restart_hw(tp, 0);
  4556. if (!err)
  4557. tg3_netif_start(tp);
  4558. tg3_full_unlock(tp);
  4559. if (!err)
  4560. tg3_phy_start(tp);
  4561. return err;
  4562. }
  4563. /* Free up pending packets in all rx/tx rings.
  4564. *
  4565. * The chip has been shut down and the driver detached from
  4566. * the networking, so no interrupts or new tx packets will
  4567. * end up in the driver. tp->{tx,}lock is not held and we are not
  4568. * in an interrupt context and thus may sleep.
  4569. */
  4570. static void tg3_free_rings(struct tg3 *tp)
  4571. {
  4572. struct ring_info *rxp;
  4573. int i;
  4574. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4575. rxp = &tp->rx_std_buffers[i];
  4576. if (rxp->skb == NULL)
  4577. continue;
  4578. pci_unmap_single(tp->pdev,
  4579. pci_unmap_addr(rxp, mapping),
  4580. tp->rx_pkt_buf_sz - tp->rx_offset,
  4581. PCI_DMA_FROMDEVICE);
  4582. dev_kfree_skb_any(rxp->skb);
  4583. rxp->skb = NULL;
  4584. }
  4585. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4586. rxp = &tp->rx_jumbo_buffers[i];
  4587. if (rxp->skb == NULL)
  4588. continue;
  4589. pci_unmap_single(tp->pdev,
  4590. pci_unmap_addr(rxp, mapping),
  4591. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4592. PCI_DMA_FROMDEVICE);
  4593. dev_kfree_skb_any(rxp->skb);
  4594. rxp->skb = NULL;
  4595. }
  4596. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4597. struct tx_ring_info *txp;
  4598. struct sk_buff *skb;
  4599. txp = &tp->tx_buffers[i];
  4600. skb = txp->skb;
  4601. if (skb == NULL) {
  4602. i++;
  4603. continue;
  4604. }
  4605. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4606. txp->skb = NULL;
  4607. i += skb_shinfo(skb)->nr_frags + 1;
  4608. dev_kfree_skb_any(skb);
  4609. }
  4610. }
  4611. /* Initialize tx/rx rings for packet processing.
  4612. *
  4613. * The chip has been shut down and the driver detached from
  4614. * the networking, so no interrupts or new tx packets will
  4615. * end up in the driver. tp->{tx,}lock are held and thus
  4616. * we may not sleep.
  4617. */
  4618. static int tg3_init_rings(struct tg3 *tp)
  4619. {
  4620. u32 i;
  4621. /* Free up all the SKBs. */
  4622. tg3_free_rings(tp);
  4623. /* Zero out all descriptors. */
  4624. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4625. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4626. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4627. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4628. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4629. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4630. (tp->dev->mtu > ETH_DATA_LEN))
  4631. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4632. /* Initialize invariants of the rings, we only set this
  4633. * stuff once. This works because the card does not
  4634. * write into the rx buffer posting rings.
  4635. */
  4636. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4637. struct tg3_rx_buffer_desc *rxd;
  4638. rxd = &tp->rx_std[i];
  4639. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4640. << RXD_LEN_SHIFT;
  4641. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4642. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4643. (i << RXD_OPAQUE_INDEX_SHIFT));
  4644. }
  4645. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4646. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4647. struct tg3_rx_buffer_desc *rxd;
  4648. rxd = &tp->rx_jumbo[i];
  4649. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4650. << RXD_LEN_SHIFT;
  4651. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4652. RXD_FLAG_JUMBO;
  4653. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4654. (i << RXD_OPAQUE_INDEX_SHIFT));
  4655. }
  4656. }
  4657. /* Now allocate fresh SKBs for each rx ring. */
  4658. for (i = 0; i < tp->rx_pending; i++) {
  4659. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4660. printk(KERN_WARNING PFX
  4661. "%s: Using a smaller RX standard ring, "
  4662. "only %d out of %d buffers were allocated "
  4663. "successfully.\n",
  4664. tp->dev->name, i, tp->rx_pending);
  4665. if (i == 0)
  4666. return -ENOMEM;
  4667. tp->rx_pending = i;
  4668. break;
  4669. }
  4670. }
  4671. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4672. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4673. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4674. -1, i) < 0) {
  4675. printk(KERN_WARNING PFX
  4676. "%s: Using a smaller RX jumbo ring, "
  4677. "only %d out of %d buffers were "
  4678. "allocated successfully.\n",
  4679. tp->dev->name, i, tp->rx_jumbo_pending);
  4680. if (i == 0) {
  4681. tg3_free_rings(tp);
  4682. return -ENOMEM;
  4683. }
  4684. tp->rx_jumbo_pending = i;
  4685. break;
  4686. }
  4687. }
  4688. }
  4689. return 0;
  4690. }
  4691. /*
  4692. * Must not be invoked with interrupt sources disabled and
  4693. * the hardware shutdown down.
  4694. */
  4695. static void tg3_free_consistent(struct tg3 *tp)
  4696. {
  4697. kfree(tp->rx_std_buffers);
  4698. tp->rx_std_buffers = NULL;
  4699. if (tp->rx_std) {
  4700. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4701. tp->rx_std, tp->rx_std_mapping);
  4702. tp->rx_std = NULL;
  4703. }
  4704. if (tp->rx_jumbo) {
  4705. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4706. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4707. tp->rx_jumbo = NULL;
  4708. }
  4709. if (tp->rx_rcb) {
  4710. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4711. tp->rx_rcb, tp->rx_rcb_mapping);
  4712. tp->rx_rcb = NULL;
  4713. }
  4714. if (tp->tx_ring) {
  4715. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4716. tp->tx_ring, tp->tx_desc_mapping);
  4717. tp->tx_ring = NULL;
  4718. }
  4719. if (tp->hw_status) {
  4720. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4721. tp->hw_status, tp->status_mapping);
  4722. tp->hw_status = NULL;
  4723. }
  4724. if (tp->hw_stats) {
  4725. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4726. tp->hw_stats, tp->stats_mapping);
  4727. tp->hw_stats = NULL;
  4728. }
  4729. }
  4730. /*
  4731. * Must not be invoked with interrupt sources disabled and
  4732. * the hardware shutdown down. Can sleep.
  4733. */
  4734. static int tg3_alloc_consistent(struct tg3 *tp)
  4735. {
  4736. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4737. (TG3_RX_RING_SIZE +
  4738. TG3_RX_JUMBO_RING_SIZE)) +
  4739. (sizeof(struct tx_ring_info) *
  4740. TG3_TX_RING_SIZE),
  4741. GFP_KERNEL);
  4742. if (!tp->rx_std_buffers)
  4743. return -ENOMEM;
  4744. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4745. tp->tx_buffers = (struct tx_ring_info *)
  4746. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4747. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4748. &tp->rx_std_mapping);
  4749. if (!tp->rx_std)
  4750. goto err_out;
  4751. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4752. &tp->rx_jumbo_mapping);
  4753. if (!tp->rx_jumbo)
  4754. goto err_out;
  4755. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4756. &tp->rx_rcb_mapping);
  4757. if (!tp->rx_rcb)
  4758. goto err_out;
  4759. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4760. &tp->tx_desc_mapping);
  4761. if (!tp->tx_ring)
  4762. goto err_out;
  4763. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4764. TG3_HW_STATUS_SIZE,
  4765. &tp->status_mapping);
  4766. if (!tp->hw_status)
  4767. goto err_out;
  4768. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4769. sizeof(struct tg3_hw_stats),
  4770. &tp->stats_mapping);
  4771. if (!tp->hw_stats)
  4772. goto err_out;
  4773. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4774. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4775. return 0;
  4776. err_out:
  4777. tg3_free_consistent(tp);
  4778. return -ENOMEM;
  4779. }
  4780. #define MAX_WAIT_CNT 1000
  4781. /* To stop a block, clear the enable bit and poll till it
  4782. * clears. tp->lock is held.
  4783. */
  4784. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4785. {
  4786. unsigned int i;
  4787. u32 val;
  4788. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4789. switch (ofs) {
  4790. case RCVLSC_MODE:
  4791. case DMAC_MODE:
  4792. case MBFREE_MODE:
  4793. case BUFMGR_MODE:
  4794. case MEMARB_MODE:
  4795. /* We can't enable/disable these bits of the
  4796. * 5705/5750, just say success.
  4797. */
  4798. return 0;
  4799. default:
  4800. break;
  4801. }
  4802. }
  4803. val = tr32(ofs);
  4804. val &= ~enable_bit;
  4805. tw32_f(ofs, val);
  4806. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4807. udelay(100);
  4808. val = tr32(ofs);
  4809. if ((val & enable_bit) == 0)
  4810. break;
  4811. }
  4812. if (i == MAX_WAIT_CNT && !silent) {
  4813. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4814. "ofs=%lx enable_bit=%x\n",
  4815. ofs, enable_bit);
  4816. return -ENODEV;
  4817. }
  4818. return 0;
  4819. }
  4820. /* tp->lock is held. */
  4821. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4822. {
  4823. int i, err;
  4824. tg3_disable_ints(tp);
  4825. tp->rx_mode &= ~RX_MODE_ENABLE;
  4826. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4827. udelay(10);
  4828. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4829. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4830. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4831. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4832. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4833. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4834. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4835. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4836. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4837. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4838. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4839. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4840. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4841. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4842. tw32_f(MAC_MODE, tp->mac_mode);
  4843. udelay(40);
  4844. tp->tx_mode &= ~TX_MODE_ENABLE;
  4845. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4846. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4847. udelay(100);
  4848. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4849. break;
  4850. }
  4851. if (i >= MAX_WAIT_CNT) {
  4852. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4853. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4854. tp->dev->name, tr32(MAC_TX_MODE));
  4855. err |= -ENODEV;
  4856. }
  4857. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4858. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4859. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4860. tw32(FTQ_RESET, 0xffffffff);
  4861. tw32(FTQ_RESET, 0x00000000);
  4862. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4863. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4864. if (tp->hw_status)
  4865. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4866. if (tp->hw_stats)
  4867. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4868. return err;
  4869. }
  4870. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4871. {
  4872. int i;
  4873. u32 apedata;
  4874. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4875. if (apedata != APE_SEG_SIG_MAGIC)
  4876. return;
  4877. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4878. if (!(apedata & APE_FW_STATUS_READY))
  4879. return;
  4880. /* Wait for up to 1 millisecond for APE to service previous event. */
  4881. for (i = 0; i < 10; i++) {
  4882. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4883. return;
  4884. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4885. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4886. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4887. event | APE_EVENT_STATUS_EVENT_PENDING);
  4888. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4889. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4890. break;
  4891. udelay(100);
  4892. }
  4893. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4894. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4895. }
  4896. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4897. {
  4898. u32 event;
  4899. u32 apedata;
  4900. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4901. return;
  4902. switch (kind) {
  4903. case RESET_KIND_INIT:
  4904. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4905. APE_HOST_SEG_SIG_MAGIC);
  4906. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4907. APE_HOST_SEG_LEN_MAGIC);
  4908. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4909. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4910. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4911. APE_HOST_DRIVER_ID_MAGIC);
  4912. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4913. APE_HOST_BEHAV_NO_PHYLOCK);
  4914. event = APE_EVENT_STATUS_STATE_START;
  4915. break;
  4916. case RESET_KIND_SHUTDOWN:
  4917. /* With the interface we are currently using,
  4918. * APE does not track driver state. Wiping
  4919. * out the HOST SEGMENT SIGNATURE forces
  4920. * the APE to assume OS absent status.
  4921. */
  4922. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4923. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4924. break;
  4925. case RESET_KIND_SUSPEND:
  4926. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4927. break;
  4928. default:
  4929. return;
  4930. }
  4931. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4932. tg3_ape_send_event(tp, event);
  4933. }
  4934. /* tp->lock is held. */
  4935. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4936. {
  4937. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4938. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4939. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4940. switch (kind) {
  4941. case RESET_KIND_INIT:
  4942. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4943. DRV_STATE_START);
  4944. break;
  4945. case RESET_KIND_SHUTDOWN:
  4946. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4947. DRV_STATE_UNLOAD);
  4948. break;
  4949. case RESET_KIND_SUSPEND:
  4950. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4951. DRV_STATE_SUSPEND);
  4952. break;
  4953. default:
  4954. break;
  4955. }
  4956. }
  4957. if (kind == RESET_KIND_INIT ||
  4958. kind == RESET_KIND_SUSPEND)
  4959. tg3_ape_driver_state_change(tp, kind);
  4960. }
  4961. /* tp->lock is held. */
  4962. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4963. {
  4964. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4965. switch (kind) {
  4966. case RESET_KIND_INIT:
  4967. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4968. DRV_STATE_START_DONE);
  4969. break;
  4970. case RESET_KIND_SHUTDOWN:
  4971. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4972. DRV_STATE_UNLOAD_DONE);
  4973. break;
  4974. default:
  4975. break;
  4976. }
  4977. }
  4978. if (kind == RESET_KIND_SHUTDOWN)
  4979. tg3_ape_driver_state_change(tp, kind);
  4980. }
  4981. /* tp->lock is held. */
  4982. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4983. {
  4984. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4985. switch (kind) {
  4986. case RESET_KIND_INIT:
  4987. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4988. DRV_STATE_START);
  4989. break;
  4990. case RESET_KIND_SHUTDOWN:
  4991. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4992. DRV_STATE_UNLOAD);
  4993. break;
  4994. case RESET_KIND_SUSPEND:
  4995. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4996. DRV_STATE_SUSPEND);
  4997. break;
  4998. default:
  4999. break;
  5000. }
  5001. }
  5002. }
  5003. static int tg3_poll_fw(struct tg3 *tp)
  5004. {
  5005. int i;
  5006. u32 val;
  5007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5008. /* Wait up to 20ms for init done. */
  5009. for (i = 0; i < 200; i++) {
  5010. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5011. return 0;
  5012. udelay(100);
  5013. }
  5014. return -ENODEV;
  5015. }
  5016. /* Wait for firmware initialization to complete. */
  5017. for (i = 0; i < 100000; i++) {
  5018. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5019. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5020. break;
  5021. udelay(10);
  5022. }
  5023. /* Chip might not be fitted with firmware. Some Sun onboard
  5024. * parts are configured like that. So don't signal the timeout
  5025. * of the above loop as an error, but do report the lack of
  5026. * running firmware once.
  5027. */
  5028. if (i >= 100000 &&
  5029. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5030. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5031. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5032. tp->dev->name);
  5033. }
  5034. return 0;
  5035. }
  5036. /* Save PCI command register before chip reset */
  5037. static void tg3_save_pci_state(struct tg3 *tp)
  5038. {
  5039. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5040. }
  5041. /* Restore PCI state after chip reset */
  5042. static void tg3_restore_pci_state(struct tg3 *tp)
  5043. {
  5044. u32 val;
  5045. /* Re-enable indirect register accesses. */
  5046. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5047. tp->misc_host_ctrl);
  5048. /* Set MAX PCI retry to zero. */
  5049. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5050. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5051. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5052. val |= PCISTATE_RETRY_SAME_DMA;
  5053. /* Allow reads and writes to the APE register and memory space. */
  5054. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5055. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5056. PCISTATE_ALLOW_APE_SHMEM_WR;
  5057. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5058. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5059. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5060. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5061. pcie_set_readrq(tp->pdev, 4096);
  5062. else {
  5063. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5064. tp->pci_cacheline_sz);
  5065. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5066. tp->pci_lat_timer);
  5067. }
  5068. }
  5069. /* Make sure PCI-X relaxed ordering bit is clear. */
  5070. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5071. u16 pcix_cmd;
  5072. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5073. &pcix_cmd);
  5074. pcix_cmd &= ~PCI_X_CMD_ERO;
  5075. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5076. pcix_cmd);
  5077. }
  5078. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5079. /* Chip reset on 5780 will reset MSI enable bit,
  5080. * so need to restore it.
  5081. */
  5082. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5083. u16 ctrl;
  5084. pci_read_config_word(tp->pdev,
  5085. tp->msi_cap + PCI_MSI_FLAGS,
  5086. &ctrl);
  5087. pci_write_config_word(tp->pdev,
  5088. tp->msi_cap + PCI_MSI_FLAGS,
  5089. ctrl | PCI_MSI_FLAGS_ENABLE);
  5090. val = tr32(MSGINT_MODE);
  5091. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5092. }
  5093. }
  5094. }
  5095. static void tg3_stop_fw(struct tg3 *);
  5096. /* tp->lock is held. */
  5097. static int tg3_chip_reset(struct tg3 *tp)
  5098. {
  5099. u32 val;
  5100. void (*write_op)(struct tg3 *, u32, u32);
  5101. int err;
  5102. tg3_nvram_lock(tp);
  5103. tg3_mdio_stop(tp);
  5104. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5105. /* No matching tg3_nvram_unlock() after this because
  5106. * chip reset below will undo the nvram lock.
  5107. */
  5108. tp->nvram_lock_cnt = 0;
  5109. /* GRC_MISC_CFG core clock reset will clear the memory
  5110. * enable bit in PCI register 4 and the MSI enable bit
  5111. * on some chips, so we save relevant registers here.
  5112. */
  5113. tg3_save_pci_state(tp);
  5114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5115. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5116. tw32(GRC_FASTBOOT_PC, 0);
  5117. /*
  5118. * We must avoid the readl() that normally takes place.
  5119. * It locks machines, causes machine checks, and other
  5120. * fun things. So, temporarily disable the 5701
  5121. * hardware workaround, while we do the reset.
  5122. */
  5123. write_op = tp->write32;
  5124. if (write_op == tg3_write_flush_reg32)
  5125. tp->write32 = tg3_write32;
  5126. /* Prevent the irq handler from reading or writing PCI registers
  5127. * during chip reset when the memory enable bit in the PCI command
  5128. * register may be cleared. The chip does not generate interrupt
  5129. * at this time, but the irq handler may still be called due to irq
  5130. * sharing or irqpoll.
  5131. */
  5132. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5133. if (tp->hw_status) {
  5134. tp->hw_status->status = 0;
  5135. tp->hw_status->status_tag = 0;
  5136. }
  5137. tp->last_tag = 0;
  5138. tp->last_irq_tag = 0;
  5139. smp_mb();
  5140. synchronize_irq(tp->pdev->irq);
  5141. /* do the reset */
  5142. val = GRC_MISC_CFG_CORECLK_RESET;
  5143. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5144. if (tr32(0x7e2c) == 0x60) {
  5145. tw32(0x7e2c, 0x20);
  5146. }
  5147. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5148. tw32(GRC_MISC_CFG, (1 << 29));
  5149. val |= (1 << 29);
  5150. }
  5151. }
  5152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5153. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5154. tw32(GRC_VCPU_EXT_CTRL,
  5155. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5156. }
  5157. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5158. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5159. tw32(GRC_MISC_CFG, val);
  5160. /* restore 5701 hardware bug workaround write method */
  5161. tp->write32 = write_op;
  5162. /* Unfortunately, we have to delay before the PCI read back.
  5163. * Some 575X chips even will not respond to a PCI cfg access
  5164. * when the reset command is given to the chip.
  5165. *
  5166. * How do these hardware designers expect things to work
  5167. * properly if the PCI write is posted for a long period
  5168. * of time? It is always necessary to have some method by
  5169. * which a register read back can occur to push the write
  5170. * out which does the reset.
  5171. *
  5172. * For most tg3 variants the trick below was working.
  5173. * Ho hum...
  5174. */
  5175. udelay(120);
  5176. /* Flush PCI posted writes. The normal MMIO registers
  5177. * are inaccessible at this time so this is the only
  5178. * way to make this reliably (actually, this is no longer
  5179. * the case, see above). I tried to use indirect
  5180. * register read/write but this upset some 5701 variants.
  5181. */
  5182. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5183. udelay(120);
  5184. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5185. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5186. int i;
  5187. u32 cfg_val;
  5188. /* Wait for link training to complete. */
  5189. for (i = 0; i < 5000; i++)
  5190. udelay(100);
  5191. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5192. pci_write_config_dword(tp->pdev, 0xc4,
  5193. cfg_val | (1 << 15));
  5194. }
  5195. /* Set PCIE max payload size to 128 bytes and
  5196. * clear the "no snoop" and "relaxed ordering" bits.
  5197. */
  5198. pci_write_config_word(tp->pdev,
  5199. tp->pcie_cap + PCI_EXP_DEVCTL,
  5200. 0);
  5201. pcie_set_readrq(tp->pdev, 4096);
  5202. /* Clear error status */
  5203. pci_write_config_word(tp->pdev,
  5204. tp->pcie_cap + PCI_EXP_DEVSTA,
  5205. PCI_EXP_DEVSTA_CED |
  5206. PCI_EXP_DEVSTA_NFED |
  5207. PCI_EXP_DEVSTA_FED |
  5208. PCI_EXP_DEVSTA_URD);
  5209. }
  5210. tg3_restore_pci_state(tp);
  5211. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5212. val = 0;
  5213. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5214. val = tr32(MEMARB_MODE);
  5215. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5216. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5217. tg3_stop_fw(tp);
  5218. tw32(0x5000, 0x400);
  5219. }
  5220. tw32(GRC_MODE, tp->grc_mode);
  5221. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5222. val = tr32(0xc4);
  5223. tw32(0xc4, val | (1 << 15));
  5224. }
  5225. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5227. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5228. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5229. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5230. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5231. }
  5232. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5233. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5234. tw32_f(MAC_MODE, tp->mac_mode);
  5235. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5236. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5237. tw32_f(MAC_MODE, tp->mac_mode);
  5238. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5239. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5240. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5241. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5242. tw32_f(MAC_MODE, tp->mac_mode);
  5243. } else
  5244. tw32_f(MAC_MODE, 0);
  5245. udelay(40);
  5246. tg3_mdio_start(tp);
  5247. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5248. err = tg3_poll_fw(tp);
  5249. if (err)
  5250. return err;
  5251. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5252. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5253. val = tr32(0x7c00);
  5254. tw32(0x7c00, val | (1 << 25));
  5255. }
  5256. /* Reprobe ASF enable state. */
  5257. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5258. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5259. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5260. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5261. u32 nic_cfg;
  5262. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5263. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5264. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5265. tp->last_event_jiffies = jiffies;
  5266. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5267. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5268. }
  5269. }
  5270. return 0;
  5271. }
  5272. /* tp->lock is held. */
  5273. static void tg3_stop_fw(struct tg3 *tp)
  5274. {
  5275. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5276. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5277. /* Wait for RX cpu to ACK the previous event. */
  5278. tg3_wait_for_event_ack(tp);
  5279. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5280. tg3_generate_fw_event(tp);
  5281. /* Wait for RX cpu to ACK this event. */
  5282. tg3_wait_for_event_ack(tp);
  5283. }
  5284. }
  5285. /* tp->lock is held. */
  5286. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5287. {
  5288. int err;
  5289. tg3_stop_fw(tp);
  5290. tg3_write_sig_pre_reset(tp, kind);
  5291. tg3_abort_hw(tp, silent);
  5292. err = tg3_chip_reset(tp);
  5293. tg3_write_sig_legacy(tp, kind);
  5294. tg3_write_sig_post_reset(tp, kind);
  5295. if (err)
  5296. return err;
  5297. return 0;
  5298. }
  5299. #define RX_CPU_SCRATCH_BASE 0x30000
  5300. #define RX_CPU_SCRATCH_SIZE 0x04000
  5301. #define TX_CPU_SCRATCH_BASE 0x34000
  5302. #define TX_CPU_SCRATCH_SIZE 0x04000
  5303. /* tp->lock is held. */
  5304. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5305. {
  5306. int i;
  5307. BUG_ON(offset == TX_CPU_BASE &&
  5308. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5309. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5310. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5311. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5312. return 0;
  5313. }
  5314. if (offset == RX_CPU_BASE) {
  5315. for (i = 0; i < 10000; i++) {
  5316. tw32(offset + CPU_STATE, 0xffffffff);
  5317. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5318. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5319. break;
  5320. }
  5321. tw32(offset + CPU_STATE, 0xffffffff);
  5322. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5323. udelay(10);
  5324. } else {
  5325. for (i = 0; i < 10000; i++) {
  5326. tw32(offset + CPU_STATE, 0xffffffff);
  5327. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5328. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5329. break;
  5330. }
  5331. }
  5332. if (i >= 10000) {
  5333. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5334. "and %s CPU\n",
  5335. tp->dev->name,
  5336. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5337. return -ENODEV;
  5338. }
  5339. /* Clear firmware's nvram arbitration. */
  5340. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5341. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5342. return 0;
  5343. }
  5344. struct fw_info {
  5345. unsigned int fw_base;
  5346. unsigned int fw_len;
  5347. const __be32 *fw_data;
  5348. };
  5349. /* tp->lock is held. */
  5350. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5351. int cpu_scratch_size, struct fw_info *info)
  5352. {
  5353. int err, lock_err, i;
  5354. void (*write_op)(struct tg3 *, u32, u32);
  5355. if (cpu_base == TX_CPU_BASE &&
  5356. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5357. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5358. "TX cpu firmware on %s which is 5705.\n",
  5359. tp->dev->name);
  5360. return -EINVAL;
  5361. }
  5362. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5363. write_op = tg3_write_mem;
  5364. else
  5365. write_op = tg3_write_indirect_reg32;
  5366. /* It is possible that bootcode is still loading at this point.
  5367. * Get the nvram lock first before halting the cpu.
  5368. */
  5369. lock_err = tg3_nvram_lock(tp);
  5370. err = tg3_halt_cpu(tp, cpu_base);
  5371. if (!lock_err)
  5372. tg3_nvram_unlock(tp);
  5373. if (err)
  5374. goto out;
  5375. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5376. write_op(tp, cpu_scratch_base + i, 0);
  5377. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5378. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5379. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5380. write_op(tp, (cpu_scratch_base +
  5381. (info->fw_base & 0xffff) +
  5382. (i * sizeof(u32))),
  5383. be32_to_cpu(info->fw_data[i]));
  5384. err = 0;
  5385. out:
  5386. return err;
  5387. }
  5388. /* tp->lock is held. */
  5389. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5390. {
  5391. struct fw_info info;
  5392. const __be32 *fw_data;
  5393. int err, i;
  5394. fw_data = (void *)tp->fw->data;
  5395. /* Firmware blob starts with version numbers, followed by
  5396. start address and length. We are setting complete length.
  5397. length = end_address_of_bss - start_address_of_text.
  5398. Remainder is the blob to be loaded contiguously
  5399. from start address. */
  5400. info.fw_base = be32_to_cpu(fw_data[1]);
  5401. info.fw_len = tp->fw->size - 12;
  5402. info.fw_data = &fw_data[3];
  5403. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5404. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5405. &info);
  5406. if (err)
  5407. return err;
  5408. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5409. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5410. &info);
  5411. if (err)
  5412. return err;
  5413. /* Now startup only the RX cpu. */
  5414. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5415. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5416. for (i = 0; i < 5; i++) {
  5417. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5418. break;
  5419. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5420. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5421. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5422. udelay(1000);
  5423. }
  5424. if (i >= 5) {
  5425. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5426. "to set RX CPU PC, is %08x should be %08x\n",
  5427. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5428. info.fw_base);
  5429. return -ENODEV;
  5430. }
  5431. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5432. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5433. return 0;
  5434. }
  5435. /* 5705 needs a special version of the TSO firmware. */
  5436. /* tp->lock is held. */
  5437. static int tg3_load_tso_firmware(struct tg3 *tp)
  5438. {
  5439. struct fw_info info;
  5440. const __be32 *fw_data;
  5441. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5442. int err, i;
  5443. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5444. return 0;
  5445. fw_data = (void *)tp->fw->data;
  5446. /* Firmware blob starts with version numbers, followed by
  5447. start address and length. We are setting complete length.
  5448. length = end_address_of_bss - start_address_of_text.
  5449. Remainder is the blob to be loaded contiguously
  5450. from start address. */
  5451. info.fw_base = be32_to_cpu(fw_data[1]);
  5452. cpu_scratch_size = tp->fw_len;
  5453. info.fw_len = tp->fw->size - 12;
  5454. info.fw_data = &fw_data[3];
  5455. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5456. cpu_base = RX_CPU_BASE;
  5457. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5458. } else {
  5459. cpu_base = TX_CPU_BASE;
  5460. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5461. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5462. }
  5463. err = tg3_load_firmware_cpu(tp, cpu_base,
  5464. cpu_scratch_base, cpu_scratch_size,
  5465. &info);
  5466. if (err)
  5467. return err;
  5468. /* Now startup the cpu. */
  5469. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5470. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5471. for (i = 0; i < 5; i++) {
  5472. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5473. break;
  5474. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5475. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5476. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5477. udelay(1000);
  5478. }
  5479. if (i >= 5) {
  5480. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5481. "to set CPU PC, is %08x should be %08x\n",
  5482. tp->dev->name, tr32(cpu_base + CPU_PC),
  5483. info.fw_base);
  5484. return -ENODEV;
  5485. }
  5486. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5487. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5488. return 0;
  5489. }
  5490. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5491. {
  5492. struct tg3 *tp = netdev_priv(dev);
  5493. struct sockaddr *addr = p;
  5494. int err = 0, skip_mac_1 = 0;
  5495. if (!is_valid_ether_addr(addr->sa_data))
  5496. return -EINVAL;
  5497. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5498. if (!netif_running(dev))
  5499. return 0;
  5500. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5501. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5502. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5503. addr0_low = tr32(MAC_ADDR_0_LOW);
  5504. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5505. addr1_low = tr32(MAC_ADDR_1_LOW);
  5506. /* Skip MAC addr 1 if ASF is using it. */
  5507. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5508. !(addr1_high == 0 && addr1_low == 0))
  5509. skip_mac_1 = 1;
  5510. }
  5511. spin_lock_bh(&tp->lock);
  5512. __tg3_set_mac_addr(tp, skip_mac_1);
  5513. spin_unlock_bh(&tp->lock);
  5514. return err;
  5515. }
  5516. /* tp->lock is held. */
  5517. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5518. dma_addr_t mapping, u32 maxlen_flags,
  5519. u32 nic_addr)
  5520. {
  5521. tg3_write_mem(tp,
  5522. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5523. ((u64) mapping >> 32));
  5524. tg3_write_mem(tp,
  5525. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5526. ((u64) mapping & 0xffffffff));
  5527. tg3_write_mem(tp,
  5528. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5529. maxlen_flags);
  5530. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5531. tg3_write_mem(tp,
  5532. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5533. nic_addr);
  5534. }
  5535. static void __tg3_set_rx_mode(struct net_device *);
  5536. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5537. {
  5538. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5539. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5540. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5541. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5542. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5543. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5544. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5545. }
  5546. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5547. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5548. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5549. u32 val = ec->stats_block_coalesce_usecs;
  5550. if (!netif_carrier_ok(tp->dev))
  5551. val = 0;
  5552. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5553. }
  5554. }
  5555. /* tp->lock is held. */
  5556. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5557. {
  5558. u32 val, rdmac_mode;
  5559. int i, err, limit;
  5560. tg3_disable_ints(tp);
  5561. tg3_stop_fw(tp);
  5562. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5563. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5564. tg3_abort_hw(tp, 1);
  5565. }
  5566. if (reset_phy &&
  5567. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5568. tg3_phy_reset(tp);
  5569. err = tg3_chip_reset(tp);
  5570. if (err)
  5571. return err;
  5572. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5573. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5574. val = tr32(TG3_CPMU_CTRL);
  5575. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5576. tw32(TG3_CPMU_CTRL, val);
  5577. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5578. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5579. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5580. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5581. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5582. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5583. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5584. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5585. val = tr32(TG3_CPMU_HST_ACC);
  5586. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5587. val |= CPMU_HST_ACC_MACCLK_6_25;
  5588. tw32(TG3_CPMU_HST_ACC, val);
  5589. }
  5590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5591. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5592. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5593. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5594. tw32(PCIE_PWR_MGMT_THRESH, val);
  5595. }
  5596. /* This works around an issue with Athlon chipsets on
  5597. * B3 tigon3 silicon. This bit has no effect on any
  5598. * other revision. But do not set this on PCI Express
  5599. * chips and don't even touch the clocks if the CPMU is present.
  5600. */
  5601. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5602. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5603. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5604. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5605. }
  5606. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5607. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5608. val = tr32(TG3PCI_PCISTATE);
  5609. val |= PCISTATE_RETRY_SAME_DMA;
  5610. tw32(TG3PCI_PCISTATE, val);
  5611. }
  5612. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5613. /* Allow reads and writes to the
  5614. * APE register and memory space.
  5615. */
  5616. val = tr32(TG3PCI_PCISTATE);
  5617. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5618. PCISTATE_ALLOW_APE_SHMEM_WR;
  5619. tw32(TG3PCI_PCISTATE, val);
  5620. }
  5621. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5622. /* Enable some hw fixes. */
  5623. val = tr32(TG3PCI_MSI_DATA);
  5624. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5625. tw32(TG3PCI_MSI_DATA, val);
  5626. }
  5627. /* Descriptor ring init may make accesses to the
  5628. * NIC SRAM area to setup the TX descriptors, so we
  5629. * can only do this after the hardware has been
  5630. * successfully reset.
  5631. */
  5632. err = tg3_init_rings(tp);
  5633. if (err)
  5634. return err;
  5635. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5636. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5637. /* This value is determined during the probe time DMA
  5638. * engine test, tg3_test_dma.
  5639. */
  5640. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5641. }
  5642. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5643. GRC_MODE_4X_NIC_SEND_RINGS |
  5644. GRC_MODE_NO_TX_PHDR_CSUM |
  5645. GRC_MODE_NO_RX_PHDR_CSUM);
  5646. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5647. /* Pseudo-header checksum is done by hardware logic and not
  5648. * the offload processers, so make the chip do the pseudo-
  5649. * header checksums on receive. For transmit it is more
  5650. * convenient to do the pseudo-header checksum in software
  5651. * as Linux does that on transmit for us in all cases.
  5652. */
  5653. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5654. tw32(GRC_MODE,
  5655. tp->grc_mode |
  5656. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5657. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5658. val = tr32(GRC_MISC_CFG);
  5659. val &= ~0xff;
  5660. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5661. tw32(GRC_MISC_CFG, val);
  5662. /* Initialize MBUF/DESC pool. */
  5663. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5664. /* Do nothing. */
  5665. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5666. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5668. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5669. else
  5670. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5671. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5672. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5673. }
  5674. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5675. int fw_len;
  5676. fw_len = tp->fw_len;
  5677. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5678. tw32(BUFMGR_MB_POOL_ADDR,
  5679. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5680. tw32(BUFMGR_MB_POOL_SIZE,
  5681. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5682. }
  5683. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5684. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5685. tp->bufmgr_config.mbuf_read_dma_low_water);
  5686. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5687. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5688. tw32(BUFMGR_MB_HIGH_WATER,
  5689. tp->bufmgr_config.mbuf_high_water);
  5690. } else {
  5691. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5692. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5693. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5694. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5695. tw32(BUFMGR_MB_HIGH_WATER,
  5696. tp->bufmgr_config.mbuf_high_water_jumbo);
  5697. }
  5698. tw32(BUFMGR_DMA_LOW_WATER,
  5699. tp->bufmgr_config.dma_low_water);
  5700. tw32(BUFMGR_DMA_HIGH_WATER,
  5701. tp->bufmgr_config.dma_high_water);
  5702. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5703. for (i = 0; i < 2000; i++) {
  5704. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5705. break;
  5706. udelay(10);
  5707. }
  5708. if (i >= 2000) {
  5709. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5710. tp->dev->name);
  5711. return -ENODEV;
  5712. }
  5713. /* Setup replenish threshold. */
  5714. val = tp->rx_pending / 8;
  5715. if (val == 0)
  5716. val = 1;
  5717. else if (val > tp->rx_std_max_post)
  5718. val = tp->rx_std_max_post;
  5719. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5720. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5721. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5722. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5723. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5724. }
  5725. tw32(RCVBDI_STD_THRESH, val);
  5726. /* Initialize TG3_BDINFO's at:
  5727. * RCVDBDI_STD_BD: standard eth size rx ring
  5728. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5729. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5730. *
  5731. * like so:
  5732. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5733. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5734. * ring attribute flags
  5735. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5736. *
  5737. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5738. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5739. *
  5740. * The size of each ring is fixed in the firmware, but the location is
  5741. * configurable.
  5742. */
  5743. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5744. ((u64) tp->rx_std_mapping >> 32));
  5745. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5746. ((u64) tp->rx_std_mapping & 0xffffffff));
  5747. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5748. NIC_SRAM_RX_BUFFER_DESC);
  5749. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5750. * configs on 5705.
  5751. */
  5752. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5753. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5754. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5755. } else {
  5756. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5757. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5758. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5759. BDINFO_FLAGS_DISABLED);
  5760. /* Setup replenish threshold. */
  5761. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5762. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5763. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5764. ((u64) tp->rx_jumbo_mapping >> 32));
  5765. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5766. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5767. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5768. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5769. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5770. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5771. } else {
  5772. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5773. BDINFO_FLAGS_DISABLED);
  5774. }
  5775. }
  5776. /* There is only one send ring on 5705/5750, no need to explicitly
  5777. * disable the others.
  5778. */
  5779. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5780. /* Clear out send RCB ring in SRAM. */
  5781. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5782. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5783. BDINFO_FLAGS_DISABLED);
  5784. }
  5785. tp->tx_prod = 0;
  5786. tp->tx_cons = 0;
  5787. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5788. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5789. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5790. tp->tx_desc_mapping,
  5791. (TG3_TX_RING_SIZE <<
  5792. BDINFO_FLAGS_MAXLEN_SHIFT),
  5793. NIC_SRAM_TX_BUFFER_DESC);
  5794. /* There is only one receive return ring on 5705/5750, no need
  5795. * to explicitly disable the others.
  5796. */
  5797. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5798. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5799. i += TG3_BDINFO_SIZE) {
  5800. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5801. BDINFO_FLAGS_DISABLED);
  5802. }
  5803. }
  5804. tp->rx_rcb_ptr = 0;
  5805. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5806. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5807. tp->rx_rcb_mapping,
  5808. (TG3_RX_RCB_RING_SIZE(tp) <<
  5809. BDINFO_FLAGS_MAXLEN_SHIFT),
  5810. 0);
  5811. tp->rx_std_ptr = tp->rx_pending;
  5812. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5813. tp->rx_std_ptr);
  5814. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5815. tp->rx_jumbo_pending : 0;
  5816. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5817. tp->rx_jumbo_ptr);
  5818. /* Initialize MAC address and backoff seed. */
  5819. __tg3_set_mac_addr(tp, 0);
  5820. /* MTU + ethernet header + FCS + optional VLAN tag */
  5821. tw32(MAC_RX_MTU_SIZE,
  5822. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5823. /* The slot time is changed by tg3_setup_phy if we
  5824. * run at gigabit with half duplex.
  5825. */
  5826. tw32(MAC_TX_LENGTHS,
  5827. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5828. (6 << TX_LENGTHS_IPG_SHIFT) |
  5829. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5830. /* Receive rules. */
  5831. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5832. tw32(RCVLPC_CONFIG, 0x0181);
  5833. /* Calculate RDMAC_MODE setting early, we need it to determine
  5834. * the RCVLPC_STATE_ENABLE mask.
  5835. */
  5836. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5837. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5838. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5839. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5840. RDMAC_MODE_LNGREAD_ENAB);
  5841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5844. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5845. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5846. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5847. /* If statement applies to 5705 and 5750 PCI devices only */
  5848. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5849. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5850. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5851. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5853. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5854. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5855. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5856. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5857. }
  5858. }
  5859. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5860. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5861. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5862. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5865. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5866. /* Receive/send statistics. */
  5867. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5868. val = tr32(RCVLPC_STATS_ENABLE);
  5869. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5870. tw32(RCVLPC_STATS_ENABLE, val);
  5871. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5872. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5873. val = tr32(RCVLPC_STATS_ENABLE);
  5874. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5875. tw32(RCVLPC_STATS_ENABLE, val);
  5876. } else {
  5877. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5878. }
  5879. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5880. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5881. tw32(SNDDATAI_STATSCTRL,
  5882. (SNDDATAI_SCTRL_ENABLE |
  5883. SNDDATAI_SCTRL_FASTUPD));
  5884. /* Setup host coalescing engine. */
  5885. tw32(HOSTCC_MODE, 0);
  5886. for (i = 0; i < 2000; i++) {
  5887. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5888. break;
  5889. udelay(10);
  5890. }
  5891. __tg3_set_coalesce(tp, &tp->coal);
  5892. /* set status block DMA address */
  5893. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5894. ((u64) tp->status_mapping >> 32));
  5895. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5896. ((u64) tp->status_mapping & 0xffffffff));
  5897. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5898. /* Status/statistics block address. See tg3_timer,
  5899. * the tg3_periodic_fetch_stats call there, and
  5900. * tg3_get_stats to see how this works for 5705/5750 chips.
  5901. */
  5902. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5903. ((u64) tp->stats_mapping >> 32));
  5904. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5905. ((u64) tp->stats_mapping & 0xffffffff));
  5906. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5907. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5908. }
  5909. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5910. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5911. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5912. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5913. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5914. /* Clear statistics/status block in chip, and status block in ram. */
  5915. for (i = NIC_SRAM_STATS_BLK;
  5916. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5917. i += sizeof(u32)) {
  5918. tg3_write_mem(tp, i, 0);
  5919. udelay(40);
  5920. }
  5921. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5922. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5923. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5924. /* reset to prevent losing 1st rx packet intermittently */
  5925. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5926. udelay(10);
  5927. }
  5928. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5929. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5930. else
  5931. tp->mac_mode = 0;
  5932. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5933. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5934. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5935. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5936. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5937. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5938. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5939. udelay(40);
  5940. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5941. * If TG3_FLG2_IS_NIC is zero, we should read the
  5942. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5943. * whether used as inputs or outputs, are set by boot code after
  5944. * reset.
  5945. */
  5946. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5947. u32 gpio_mask;
  5948. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5949. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5950. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5952. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5953. GRC_LCLCTRL_GPIO_OUTPUT3;
  5954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5955. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5956. tp->grc_local_ctrl &= ~gpio_mask;
  5957. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5958. /* GPIO1 must be driven high for eeprom write protect */
  5959. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5960. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5961. GRC_LCLCTRL_GPIO_OUTPUT1);
  5962. }
  5963. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5964. udelay(100);
  5965. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5966. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5967. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5968. udelay(40);
  5969. }
  5970. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5971. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5972. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5973. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5974. WDMAC_MODE_LNGREAD_ENAB);
  5975. /* If statement applies to 5705 and 5750 PCI devices only */
  5976. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5977. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5979. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5980. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5981. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5982. /* nothing */
  5983. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5984. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5985. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5986. val |= WDMAC_MODE_RX_ACCEL;
  5987. }
  5988. }
  5989. /* Enable host coalescing bug fix */
  5990. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  5991. val |= WDMAC_MODE_STATUS_TAG_FIX;
  5992. tw32_f(WDMAC_MODE, val);
  5993. udelay(40);
  5994. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5995. u16 pcix_cmd;
  5996. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5997. &pcix_cmd);
  5998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5999. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6000. pcix_cmd |= PCI_X_CMD_READ_2K;
  6001. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6002. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6003. pcix_cmd |= PCI_X_CMD_READ_2K;
  6004. }
  6005. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6006. pcix_cmd);
  6007. }
  6008. tw32_f(RDMAC_MODE, rdmac_mode);
  6009. udelay(40);
  6010. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6011. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6012. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6014. tw32(SNDDATAC_MODE,
  6015. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6016. else
  6017. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6018. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6019. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6020. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6021. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6022. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6023. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6024. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6025. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6026. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6027. err = tg3_load_5701_a0_firmware_fix(tp);
  6028. if (err)
  6029. return err;
  6030. }
  6031. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6032. err = tg3_load_tso_firmware(tp);
  6033. if (err)
  6034. return err;
  6035. }
  6036. tp->tx_mode = TX_MODE_ENABLE;
  6037. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6038. udelay(100);
  6039. tp->rx_mode = RX_MODE_ENABLE;
  6040. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6041. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6042. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6043. udelay(10);
  6044. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6045. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6046. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6047. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6048. udelay(10);
  6049. }
  6050. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6051. udelay(10);
  6052. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6053. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6054. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6055. /* Set drive transmission level to 1.2V */
  6056. /* only if the signal pre-emphasis bit is not set */
  6057. val = tr32(MAC_SERDES_CFG);
  6058. val &= 0xfffff000;
  6059. val |= 0x880;
  6060. tw32(MAC_SERDES_CFG, val);
  6061. }
  6062. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6063. tw32(MAC_SERDES_CFG, 0x616000);
  6064. }
  6065. /* Prevent chip from dropping frames when flow control
  6066. * is enabled.
  6067. */
  6068. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6070. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6071. /* Use hardware link auto-negotiation */
  6072. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6073. }
  6074. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6075. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6076. u32 tmp;
  6077. tmp = tr32(SERDES_RX_CTRL);
  6078. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6079. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6080. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6081. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6082. }
  6083. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6084. if (tp->link_config.phy_is_low_power) {
  6085. tp->link_config.phy_is_low_power = 0;
  6086. tp->link_config.speed = tp->link_config.orig_speed;
  6087. tp->link_config.duplex = tp->link_config.orig_duplex;
  6088. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6089. }
  6090. err = tg3_setup_phy(tp, 0);
  6091. if (err)
  6092. return err;
  6093. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6094. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6095. u32 tmp;
  6096. /* Clear CRC stats. */
  6097. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6098. tg3_writephy(tp, MII_TG3_TEST1,
  6099. tmp | MII_TG3_TEST1_CRC_EN);
  6100. tg3_readphy(tp, 0x14, &tmp);
  6101. }
  6102. }
  6103. }
  6104. __tg3_set_rx_mode(tp->dev);
  6105. /* Initialize receive rules. */
  6106. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6107. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6108. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6109. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6110. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6111. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6112. limit = 8;
  6113. else
  6114. limit = 16;
  6115. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6116. limit -= 4;
  6117. switch (limit) {
  6118. case 16:
  6119. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6120. case 15:
  6121. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6122. case 14:
  6123. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6124. case 13:
  6125. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6126. case 12:
  6127. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6128. case 11:
  6129. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6130. case 10:
  6131. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6132. case 9:
  6133. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6134. case 8:
  6135. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6136. case 7:
  6137. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6138. case 6:
  6139. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6140. case 5:
  6141. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6142. case 4:
  6143. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6144. case 3:
  6145. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6146. case 2:
  6147. case 1:
  6148. default:
  6149. break;
  6150. }
  6151. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6152. /* Write our heartbeat update interval to APE. */
  6153. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6154. APE_HOST_HEARTBEAT_INT_DISABLE);
  6155. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6156. return 0;
  6157. }
  6158. /* Called at device open time to get the chip ready for
  6159. * packet processing. Invoked with tp->lock held.
  6160. */
  6161. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6162. {
  6163. tg3_switch_clocks(tp);
  6164. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6165. return tg3_reset_hw(tp, reset_phy);
  6166. }
  6167. #define TG3_STAT_ADD32(PSTAT, REG) \
  6168. do { u32 __val = tr32(REG); \
  6169. (PSTAT)->low += __val; \
  6170. if ((PSTAT)->low < __val) \
  6171. (PSTAT)->high += 1; \
  6172. } while (0)
  6173. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6174. {
  6175. struct tg3_hw_stats *sp = tp->hw_stats;
  6176. if (!netif_carrier_ok(tp->dev))
  6177. return;
  6178. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6179. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6180. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6181. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6182. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6183. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6184. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6185. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6186. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6187. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6188. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6189. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6190. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6191. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6192. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6193. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6194. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6195. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6196. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6197. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6198. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6199. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6200. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6201. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6202. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6203. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6204. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6205. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6206. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6207. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6208. }
  6209. static void tg3_timer(unsigned long __opaque)
  6210. {
  6211. struct tg3 *tp = (struct tg3 *) __opaque;
  6212. if (tp->irq_sync)
  6213. goto restart_timer;
  6214. spin_lock(&tp->lock);
  6215. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6216. /* All of this garbage is because when using non-tagged
  6217. * IRQ status the mailbox/status_block protocol the chip
  6218. * uses with the cpu is race prone.
  6219. */
  6220. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6221. tw32(GRC_LOCAL_CTRL,
  6222. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6223. } else {
  6224. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6225. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6226. }
  6227. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6228. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6229. spin_unlock(&tp->lock);
  6230. schedule_work(&tp->reset_task);
  6231. return;
  6232. }
  6233. }
  6234. /* This part only runs once per second. */
  6235. if (!--tp->timer_counter) {
  6236. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6237. tg3_periodic_fetch_stats(tp);
  6238. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6239. u32 mac_stat;
  6240. int phy_event;
  6241. mac_stat = tr32(MAC_STATUS);
  6242. phy_event = 0;
  6243. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6244. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6245. phy_event = 1;
  6246. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6247. phy_event = 1;
  6248. if (phy_event)
  6249. tg3_setup_phy(tp, 0);
  6250. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6251. u32 mac_stat = tr32(MAC_STATUS);
  6252. int need_setup = 0;
  6253. if (netif_carrier_ok(tp->dev) &&
  6254. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6255. need_setup = 1;
  6256. }
  6257. if (! netif_carrier_ok(tp->dev) &&
  6258. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6259. MAC_STATUS_SIGNAL_DET))) {
  6260. need_setup = 1;
  6261. }
  6262. if (need_setup) {
  6263. if (!tp->serdes_counter) {
  6264. tw32_f(MAC_MODE,
  6265. (tp->mac_mode &
  6266. ~MAC_MODE_PORT_MODE_MASK));
  6267. udelay(40);
  6268. tw32_f(MAC_MODE, tp->mac_mode);
  6269. udelay(40);
  6270. }
  6271. tg3_setup_phy(tp, 0);
  6272. }
  6273. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6274. tg3_serdes_parallel_detect(tp);
  6275. tp->timer_counter = tp->timer_multiplier;
  6276. }
  6277. /* Heartbeat is only sent once every 2 seconds.
  6278. *
  6279. * The heartbeat is to tell the ASF firmware that the host
  6280. * driver is still alive. In the event that the OS crashes,
  6281. * ASF needs to reset the hardware to free up the FIFO space
  6282. * that may be filled with rx packets destined for the host.
  6283. * If the FIFO is full, ASF will no longer function properly.
  6284. *
  6285. * Unintended resets have been reported on real time kernels
  6286. * where the timer doesn't run on time. Netpoll will also have
  6287. * same problem.
  6288. *
  6289. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6290. * to check the ring condition when the heartbeat is expiring
  6291. * before doing the reset. This will prevent most unintended
  6292. * resets.
  6293. */
  6294. if (!--tp->asf_counter) {
  6295. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6296. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6297. tg3_wait_for_event_ack(tp);
  6298. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6299. FWCMD_NICDRV_ALIVE3);
  6300. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6301. /* 5 seconds timeout */
  6302. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6303. tg3_generate_fw_event(tp);
  6304. }
  6305. tp->asf_counter = tp->asf_multiplier;
  6306. }
  6307. spin_unlock(&tp->lock);
  6308. restart_timer:
  6309. tp->timer.expires = jiffies + tp->timer_offset;
  6310. add_timer(&tp->timer);
  6311. }
  6312. static int tg3_request_irq(struct tg3 *tp)
  6313. {
  6314. irq_handler_t fn;
  6315. unsigned long flags;
  6316. struct net_device *dev = tp->dev;
  6317. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6318. fn = tg3_msi;
  6319. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6320. fn = tg3_msi_1shot;
  6321. flags = IRQF_SAMPLE_RANDOM;
  6322. } else {
  6323. fn = tg3_interrupt;
  6324. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6325. fn = tg3_interrupt_tagged;
  6326. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6327. }
  6328. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6329. }
  6330. static int tg3_test_interrupt(struct tg3 *tp)
  6331. {
  6332. struct net_device *dev = tp->dev;
  6333. int err, i, intr_ok = 0;
  6334. if (!netif_running(dev))
  6335. return -ENODEV;
  6336. tg3_disable_ints(tp);
  6337. free_irq(tp->pdev->irq, dev);
  6338. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6339. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6340. if (err)
  6341. return err;
  6342. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6343. tg3_enable_ints(tp);
  6344. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6345. HOSTCC_MODE_NOW);
  6346. for (i = 0; i < 5; i++) {
  6347. u32 int_mbox, misc_host_ctrl;
  6348. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6349. TG3_64BIT_REG_LOW);
  6350. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6351. if ((int_mbox != 0) ||
  6352. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6353. intr_ok = 1;
  6354. break;
  6355. }
  6356. msleep(10);
  6357. }
  6358. tg3_disable_ints(tp);
  6359. free_irq(tp->pdev->irq, dev);
  6360. err = tg3_request_irq(tp);
  6361. if (err)
  6362. return err;
  6363. if (intr_ok)
  6364. return 0;
  6365. return -EIO;
  6366. }
  6367. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6368. * successfully restored
  6369. */
  6370. static int tg3_test_msi(struct tg3 *tp)
  6371. {
  6372. struct net_device *dev = tp->dev;
  6373. int err;
  6374. u16 pci_cmd;
  6375. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6376. return 0;
  6377. /* Turn off SERR reporting in case MSI terminates with Master
  6378. * Abort.
  6379. */
  6380. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6381. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6382. pci_cmd & ~PCI_COMMAND_SERR);
  6383. err = tg3_test_interrupt(tp);
  6384. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6385. if (!err)
  6386. return 0;
  6387. /* other failures */
  6388. if (err != -EIO)
  6389. return err;
  6390. /* MSI test failed, go back to INTx mode */
  6391. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6392. "switching to INTx mode. Please report this failure to "
  6393. "the PCI maintainer and include system chipset information.\n",
  6394. tp->dev->name);
  6395. free_irq(tp->pdev->irq, dev);
  6396. pci_disable_msi(tp->pdev);
  6397. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6398. err = tg3_request_irq(tp);
  6399. if (err)
  6400. return err;
  6401. /* Need to reset the chip because the MSI cycle may have terminated
  6402. * with Master Abort.
  6403. */
  6404. tg3_full_lock(tp, 1);
  6405. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6406. err = tg3_init_hw(tp, 1);
  6407. tg3_full_unlock(tp);
  6408. if (err)
  6409. free_irq(tp->pdev->irq, dev);
  6410. return err;
  6411. }
  6412. static int tg3_request_firmware(struct tg3 *tp)
  6413. {
  6414. const __be32 *fw_data;
  6415. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6416. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6417. tp->dev->name, tp->fw_needed);
  6418. return -ENOENT;
  6419. }
  6420. fw_data = (void *)tp->fw->data;
  6421. /* Firmware blob starts with version numbers, followed by
  6422. * start address and _full_ length including BSS sections
  6423. * (which must be longer than the actual data, of course
  6424. */
  6425. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6426. if (tp->fw_len < (tp->fw->size - 12)) {
  6427. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6428. tp->dev->name, tp->fw_len, tp->fw_needed);
  6429. release_firmware(tp->fw);
  6430. tp->fw = NULL;
  6431. return -EINVAL;
  6432. }
  6433. /* We no longer need firmware; we have it. */
  6434. tp->fw_needed = NULL;
  6435. return 0;
  6436. }
  6437. static int tg3_open(struct net_device *dev)
  6438. {
  6439. struct tg3 *tp = netdev_priv(dev);
  6440. int err;
  6441. if (tp->fw_needed) {
  6442. err = tg3_request_firmware(tp);
  6443. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6444. if (err)
  6445. return err;
  6446. } else if (err) {
  6447. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6448. tp->dev->name);
  6449. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6450. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6451. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6452. tp->dev->name);
  6453. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6454. }
  6455. }
  6456. netif_carrier_off(tp->dev);
  6457. err = tg3_set_power_state(tp, PCI_D0);
  6458. if (err)
  6459. return err;
  6460. tg3_full_lock(tp, 0);
  6461. tg3_disable_ints(tp);
  6462. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6463. tg3_full_unlock(tp);
  6464. /* The placement of this call is tied
  6465. * to the setup and use of Host TX descriptors.
  6466. */
  6467. err = tg3_alloc_consistent(tp);
  6468. if (err)
  6469. return err;
  6470. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6471. /* All MSI supporting chips should support tagged
  6472. * status. Assert that this is the case.
  6473. */
  6474. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6475. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6476. "Not using MSI.\n", tp->dev->name);
  6477. } else if (pci_enable_msi(tp->pdev) == 0) {
  6478. u32 msi_mode;
  6479. msi_mode = tr32(MSGINT_MODE);
  6480. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6481. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6482. }
  6483. }
  6484. err = tg3_request_irq(tp);
  6485. if (err) {
  6486. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6487. pci_disable_msi(tp->pdev);
  6488. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6489. }
  6490. tg3_free_consistent(tp);
  6491. return err;
  6492. }
  6493. napi_enable(&tp->napi);
  6494. tg3_full_lock(tp, 0);
  6495. err = tg3_init_hw(tp, 1);
  6496. if (err) {
  6497. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6498. tg3_free_rings(tp);
  6499. } else {
  6500. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6501. tp->timer_offset = HZ;
  6502. else
  6503. tp->timer_offset = HZ / 10;
  6504. BUG_ON(tp->timer_offset > HZ);
  6505. tp->timer_counter = tp->timer_multiplier =
  6506. (HZ / tp->timer_offset);
  6507. tp->asf_counter = tp->asf_multiplier =
  6508. ((HZ / tp->timer_offset) * 2);
  6509. init_timer(&tp->timer);
  6510. tp->timer.expires = jiffies + tp->timer_offset;
  6511. tp->timer.data = (unsigned long) tp;
  6512. tp->timer.function = tg3_timer;
  6513. }
  6514. tg3_full_unlock(tp);
  6515. if (err) {
  6516. napi_disable(&tp->napi);
  6517. free_irq(tp->pdev->irq, dev);
  6518. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6519. pci_disable_msi(tp->pdev);
  6520. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6521. }
  6522. tg3_free_consistent(tp);
  6523. return err;
  6524. }
  6525. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6526. err = tg3_test_msi(tp);
  6527. if (err) {
  6528. tg3_full_lock(tp, 0);
  6529. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6530. pci_disable_msi(tp->pdev);
  6531. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6532. }
  6533. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6534. tg3_free_rings(tp);
  6535. tg3_free_consistent(tp);
  6536. tg3_full_unlock(tp);
  6537. napi_disable(&tp->napi);
  6538. return err;
  6539. }
  6540. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6541. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6542. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6543. tw32(PCIE_TRANSACTION_CFG,
  6544. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6545. }
  6546. }
  6547. }
  6548. tg3_phy_start(tp);
  6549. tg3_full_lock(tp, 0);
  6550. add_timer(&tp->timer);
  6551. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6552. tg3_enable_ints(tp);
  6553. tg3_full_unlock(tp);
  6554. netif_start_queue(dev);
  6555. return 0;
  6556. }
  6557. #if 0
  6558. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6559. {
  6560. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6561. u16 val16;
  6562. int i;
  6563. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6564. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6565. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6566. val16, val32);
  6567. /* MAC block */
  6568. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6569. tr32(MAC_MODE), tr32(MAC_STATUS));
  6570. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6571. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6572. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6573. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6574. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6575. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6576. /* Send data initiator control block */
  6577. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6578. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6579. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6580. tr32(SNDDATAI_STATSCTRL));
  6581. /* Send data completion control block */
  6582. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6583. /* Send BD ring selector block */
  6584. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6585. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6586. /* Send BD initiator control block */
  6587. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6588. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6589. /* Send BD completion control block */
  6590. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6591. /* Receive list placement control block */
  6592. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6593. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6594. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6595. tr32(RCVLPC_STATSCTRL));
  6596. /* Receive data and receive BD initiator control block */
  6597. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6598. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6599. /* Receive data completion control block */
  6600. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6601. tr32(RCVDCC_MODE));
  6602. /* Receive BD initiator control block */
  6603. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6604. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6605. /* Receive BD completion control block */
  6606. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6607. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6608. /* Receive list selector control block */
  6609. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6610. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6611. /* Mbuf cluster free block */
  6612. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6613. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6614. /* Host coalescing control block */
  6615. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6616. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6617. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6618. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6619. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6620. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6621. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6622. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6623. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6624. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6625. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6626. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6627. /* Memory arbiter control block */
  6628. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6629. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6630. /* Buffer manager control block */
  6631. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6632. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6633. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6634. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6635. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6636. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6637. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6638. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6639. /* Read DMA control block */
  6640. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6641. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6642. /* Write DMA control block */
  6643. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6644. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6645. /* DMA completion block */
  6646. printk("DEBUG: DMAC_MODE[%08x]\n",
  6647. tr32(DMAC_MODE));
  6648. /* GRC block */
  6649. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6650. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6651. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6652. tr32(GRC_LOCAL_CTRL));
  6653. /* TG3_BDINFOs */
  6654. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6655. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6656. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6657. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6658. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6659. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6660. tr32(RCVDBDI_STD_BD + 0x0),
  6661. tr32(RCVDBDI_STD_BD + 0x4),
  6662. tr32(RCVDBDI_STD_BD + 0x8),
  6663. tr32(RCVDBDI_STD_BD + 0xc));
  6664. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6665. tr32(RCVDBDI_MINI_BD + 0x0),
  6666. tr32(RCVDBDI_MINI_BD + 0x4),
  6667. tr32(RCVDBDI_MINI_BD + 0x8),
  6668. tr32(RCVDBDI_MINI_BD + 0xc));
  6669. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6670. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6671. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6672. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6673. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6674. val32, val32_2, val32_3, val32_4);
  6675. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6676. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6677. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6678. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6679. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6680. val32, val32_2, val32_3, val32_4);
  6681. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6682. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6683. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6684. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6685. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6686. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6687. val32, val32_2, val32_3, val32_4, val32_5);
  6688. /* SW status block */
  6689. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6690. tp->hw_status->status,
  6691. tp->hw_status->status_tag,
  6692. tp->hw_status->rx_jumbo_consumer,
  6693. tp->hw_status->rx_consumer,
  6694. tp->hw_status->rx_mini_consumer,
  6695. tp->hw_status->idx[0].rx_producer,
  6696. tp->hw_status->idx[0].tx_consumer);
  6697. /* SW statistics block */
  6698. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6699. ((u32 *)tp->hw_stats)[0],
  6700. ((u32 *)tp->hw_stats)[1],
  6701. ((u32 *)tp->hw_stats)[2],
  6702. ((u32 *)tp->hw_stats)[3]);
  6703. /* Mailboxes */
  6704. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6705. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6706. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6707. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6708. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6709. /* NIC side send descriptors. */
  6710. for (i = 0; i < 6; i++) {
  6711. unsigned long txd;
  6712. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6713. + (i * sizeof(struct tg3_tx_buffer_desc));
  6714. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6715. i,
  6716. readl(txd + 0x0), readl(txd + 0x4),
  6717. readl(txd + 0x8), readl(txd + 0xc));
  6718. }
  6719. /* NIC side RX descriptors. */
  6720. for (i = 0; i < 6; i++) {
  6721. unsigned long rxd;
  6722. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6723. + (i * sizeof(struct tg3_rx_buffer_desc));
  6724. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6725. i,
  6726. readl(rxd + 0x0), readl(rxd + 0x4),
  6727. readl(rxd + 0x8), readl(rxd + 0xc));
  6728. rxd += (4 * sizeof(u32));
  6729. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6730. i,
  6731. readl(rxd + 0x0), readl(rxd + 0x4),
  6732. readl(rxd + 0x8), readl(rxd + 0xc));
  6733. }
  6734. for (i = 0; i < 6; i++) {
  6735. unsigned long rxd;
  6736. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6737. + (i * sizeof(struct tg3_rx_buffer_desc));
  6738. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6739. i,
  6740. readl(rxd + 0x0), readl(rxd + 0x4),
  6741. readl(rxd + 0x8), readl(rxd + 0xc));
  6742. rxd += (4 * sizeof(u32));
  6743. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6744. i,
  6745. readl(rxd + 0x0), readl(rxd + 0x4),
  6746. readl(rxd + 0x8), readl(rxd + 0xc));
  6747. }
  6748. }
  6749. #endif
  6750. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6751. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6752. static int tg3_close(struct net_device *dev)
  6753. {
  6754. struct tg3 *tp = netdev_priv(dev);
  6755. napi_disable(&tp->napi);
  6756. cancel_work_sync(&tp->reset_task);
  6757. netif_stop_queue(dev);
  6758. del_timer_sync(&tp->timer);
  6759. tg3_full_lock(tp, 1);
  6760. #if 0
  6761. tg3_dump_state(tp);
  6762. #endif
  6763. tg3_disable_ints(tp);
  6764. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6765. tg3_free_rings(tp);
  6766. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6767. tg3_full_unlock(tp);
  6768. free_irq(tp->pdev->irq, dev);
  6769. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6770. pci_disable_msi(tp->pdev);
  6771. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6772. }
  6773. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6774. sizeof(tp->net_stats_prev));
  6775. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6776. sizeof(tp->estats_prev));
  6777. tg3_free_consistent(tp);
  6778. tg3_set_power_state(tp, PCI_D3hot);
  6779. netif_carrier_off(tp->dev);
  6780. return 0;
  6781. }
  6782. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6783. {
  6784. unsigned long ret;
  6785. #if (BITS_PER_LONG == 32)
  6786. ret = val->low;
  6787. #else
  6788. ret = ((u64)val->high << 32) | ((u64)val->low);
  6789. #endif
  6790. return ret;
  6791. }
  6792. static inline u64 get_estat64(tg3_stat64_t *val)
  6793. {
  6794. return ((u64)val->high << 32) | ((u64)val->low);
  6795. }
  6796. static unsigned long calc_crc_errors(struct tg3 *tp)
  6797. {
  6798. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6799. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6800. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6802. u32 val;
  6803. spin_lock_bh(&tp->lock);
  6804. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6805. tg3_writephy(tp, MII_TG3_TEST1,
  6806. val | MII_TG3_TEST1_CRC_EN);
  6807. tg3_readphy(tp, 0x14, &val);
  6808. } else
  6809. val = 0;
  6810. spin_unlock_bh(&tp->lock);
  6811. tp->phy_crc_errors += val;
  6812. return tp->phy_crc_errors;
  6813. }
  6814. return get_stat64(&hw_stats->rx_fcs_errors);
  6815. }
  6816. #define ESTAT_ADD(member) \
  6817. estats->member = old_estats->member + \
  6818. get_estat64(&hw_stats->member)
  6819. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6820. {
  6821. struct tg3_ethtool_stats *estats = &tp->estats;
  6822. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6823. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6824. if (!hw_stats)
  6825. return old_estats;
  6826. ESTAT_ADD(rx_octets);
  6827. ESTAT_ADD(rx_fragments);
  6828. ESTAT_ADD(rx_ucast_packets);
  6829. ESTAT_ADD(rx_mcast_packets);
  6830. ESTAT_ADD(rx_bcast_packets);
  6831. ESTAT_ADD(rx_fcs_errors);
  6832. ESTAT_ADD(rx_align_errors);
  6833. ESTAT_ADD(rx_xon_pause_rcvd);
  6834. ESTAT_ADD(rx_xoff_pause_rcvd);
  6835. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6836. ESTAT_ADD(rx_xoff_entered);
  6837. ESTAT_ADD(rx_frame_too_long_errors);
  6838. ESTAT_ADD(rx_jabbers);
  6839. ESTAT_ADD(rx_undersize_packets);
  6840. ESTAT_ADD(rx_in_length_errors);
  6841. ESTAT_ADD(rx_out_length_errors);
  6842. ESTAT_ADD(rx_64_or_less_octet_packets);
  6843. ESTAT_ADD(rx_65_to_127_octet_packets);
  6844. ESTAT_ADD(rx_128_to_255_octet_packets);
  6845. ESTAT_ADD(rx_256_to_511_octet_packets);
  6846. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6847. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6848. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6849. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6850. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6851. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6852. ESTAT_ADD(tx_octets);
  6853. ESTAT_ADD(tx_collisions);
  6854. ESTAT_ADD(tx_xon_sent);
  6855. ESTAT_ADD(tx_xoff_sent);
  6856. ESTAT_ADD(tx_flow_control);
  6857. ESTAT_ADD(tx_mac_errors);
  6858. ESTAT_ADD(tx_single_collisions);
  6859. ESTAT_ADD(tx_mult_collisions);
  6860. ESTAT_ADD(tx_deferred);
  6861. ESTAT_ADD(tx_excessive_collisions);
  6862. ESTAT_ADD(tx_late_collisions);
  6863. ESTAT_ADD(tx_collide_2times);
  6864. ESTAT_ADD(tx_collide_3times);
  6865. ESTAT_ADD(tx_collide_4times);
  6866. ESTAT_ADD(tx_collide_5times);
  6867. ESTAT_ADD(tx_collide_6times);
  6868. ESTAT_ADD(tx_collide_7times);
  6869. ESTAT_ADD(tx_collide_8times);
  6870. ESTAT_ADD(tx_collide_9times);
  6871. ESTAT_ADD(tx_collide_10times);
  6872. ESTAT_ADD(tx_collide_11times);
  6873. ESTAT_ADD(tx_collide_12times);
  6874. ESTAT_ADD(tx_collide_13times);
  6875. ESTAT_ADD(tx_collide_14times);
  6876. ESTAT_ADD(tx_collide_15times);
  6877. ESTAT_ADD(tx_ucast_packets);
  6878. ESTAT_ADD(tx_mcast_packets);
  6879. ESTAT_ADD(tx_bcast_packets);
  6880. ESTAT_ADD(tx_carrier_sense_errors);
  6881. ESTAT_ADD(tx_discards);
  6882. ESTAT_ADD(tx_errors);
  6883. ESTAT_ADD(dma_writeq_full);
  6884. ESTAT_ADD(dma_write_prioq_full);
  6885. ESTAT_ADD(rxbds_empty);
  6886. ESTAT_ADD(rx_discards);
  6887. ESTAT_ADD(rx_errors);
  6888. ESTAT_ADD(rx_threshold_hit);
  6889. ESTAT_ADD(dma_readq_full);
  6890. ESTAT_ADD(dma_read_prioq_full);
  6891. ESTAT_ADD(tx_comp_queue_full);
  6892. ESTAT_ADD(ring_set_send_prod_index);
  6893. ESTAT_ADD(ring_status_update);
  6894. ESTAT_ADD(nic_irqs);
  6895. ESTAT_ADD(nic_avoided_irqs);
  6896. ESTAT_ADD(nic_tx_threshold_hit);
  6897. return estats;
  6898. }
  6899. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6900. {
  6901. struct tg3 *tp = netdev_priv(dev);
  6902. struct net_device_stats *stats = &tp->net_stats;
  6903. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6904. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6905. if (!hw_stats)
  6906. return old_stats;
  6907. stats->rx_packets = old_stats->rx_packets +
  6908. get_stat64(&hw_stats->rx_ucast_packets) +
  6909. get_stat64(&hw_stats->rx_mcast_packets) +
  6910. get_stat64(&hw_stats->rx_bcast_packets);
  6911. stats->tx_packets = old_stats->tx_packets +
  6912. get_stat64(&hw_stats->tx_ucast_packets) +
  6913. get_stat64(&hw_stats->tx_mcast_packets) +
  6914. get_stat64(&hw_stats->tx_bcast_packets);
  6915. stats->rx_bytes = old_stats->rx_bytes +
  6916. get_stat64(&hw_stats->rx_octets);
  6917. stats->tx_bytes = old_stats->tx_bytes +
  6918. get_stat64(&hw_stats->tx_octets);
  6919. stats->rx_errors = old_stats->rx_errors +
  6920. get_stat64(&hw_stats->rx_errors);
  6921. stats->tx_errors = old_stats->tx_errors +
  6922. get_stat64(&hw_stats->tx_errors) +
  6923. get_stat64(&hw_stats->tx_mac_errors) +
  6924. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6925. get_stat64(&hw_stats->tx_discards);
  6926. stats->multicast = old_stats->multicast +
  6927. get_stat64(&hw_stats->rx_mcast_packets);
  6928. stats->collisions = old_stats->collisions +
  6929. get_stat64(&hw_stats->tx_collisions);
  6930. stats->rx_length_errors = old_stats->rx_length_errors +
  6931. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6932. get_stat64(&hw_stats->rx_undersize_packets);
  6933. stats->rx_over_errors = old_stats->rx_over_errors +
  6934. get_stat64(&hw_stats->rxbds_empty);
  6935. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6936. get_stat64(&hw_stats->rx_align_errors);
  6937. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6938. get_stat64(&hw_stats->tx_discards);
  6939. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6940. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6941. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6942. calc_crc_errors(tp);
  6943. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6944. get_stat64(&hw_stats->rx_discards);
  6945. return stats;
  6946. }
  6947. static inline u32 calc_crc(unsigned char *buf, int len)
  6948. {
  6949. u32 reg;
  6950. u32 tmp;
  6951. int j, k;
  6952. reg = 0xffffffff;
  6953. for (j = 0; j < len; j++) {
  6954. reg ^= buf[j];
  6955. for (k = 0; k < 8; k++) {
  6956. tmp = reg & 0x01;
  6957. reg >>= 1;
  6958. if (tmp) {
  6959. reg ^= 0xedb88320;
  6960. }
  6961. }
  6962. }
  6963. return ~reg;
  6964. }
  6965. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6966. {
  6967. /* accept or reject all multicast frames */
  6968. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6969. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6970. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6971. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6972. }
  6973. static void __tg3_set_rx_mode(struct net_device *dev)
  6974. {
  6975. struct tg3 *tp = netdev_priv(dev);
  6976. u32 rx_mode;
  6977. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6978. RX_MODE_KEEP_VLAN_TAG);
  6979. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6980. * flag clear.
  6981. */
  6982. #if TG3_VLAN_TAG_USED
  6983. if (!tp->vlgrp &&
  6984. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6985. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6986. #else
  6987. /* By definition, VLAN is disabled always in this
  6988. * case.
  6989. */
  6990. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6991. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6992. #endif
  6993. if (dev->flags & IFF_PROMISC) {
  6994. /* Promiscuous mode. */
  6995. rx_mode |= RX_MODE_PROMISC;
  6996. } else if (dev->flags & IFF_ALLMULTI) {
  6997. /* Accept all multicast. */
  6998. tg3_set_multi (tp, 1);
  6999. } else if (dev->mc_count < 1) {
  7000. /* Reject all multicast. */
  7001. tg3_set_multi (tp, 0);
  7002. } else {
  7003. /* Accept one or more multicast(s). */
  7004. struct dev_mc_list *mclist;
  7005. unsigned int i;
  7006. u32 mc_filter[4] = { 0, };
  7007. u32 regidx;
  7008. u32 bit;
  7009. u32 crc;
  7010. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7011. i++, mclist = mclist->next) {
  7012. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7013. bit = ~crc & 0x7f;
  7014. regidx = (bit & 0x60) >> 5;
  7015. bit &= 0x1f;
  7016. mc_filter[regidx] |= (1 << bit);
  7017. }
  7018. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7019. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7020. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7021. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7022. }
  7023. if (rx_mode != tp->rx_mode) {
  7024. tp->rx_mode = rx_mode;
  7025. tw32_f(MAC_RX_MODE, rx_mode);
  7026. udelay(10);
  7027. }
  7028. }
  7029. static void tg3_set_rx_mode(struct net_device *dev)
  7030. {
  7031. struct tg3 *tp = netdev_priv(dev);
  7032. if (!netif_running(dev))
  7033. return;
  7034. tg3_full_lock(tp, 0);
  7035. __tg3_set_rx_mode(dev);
  7036. tg3_full_unlock(tp);
  7037. }
  7038. #define TG3_REGDUMP_LEN (32 * 1024)
  7039. static int tg3_get_regs_len(struct net_device *dev)
  7040. {
  7041. return TG3_REGDUMP_LEN;
  7042. }
  7043. static void tg3_get_regs(struct net_device *dev,
  7044. struct ethtool_regs *regs, void *_p)
  7045. {
  7046. u32 *p = _p;
  7047. struct tg3 *tp = netdev_priv(dev);
  7048. u8 *orig_p = _p;
  7049. int i;
  7050. regs->version = 0;
  7051. memset(p, 0, TG3_REGDUMP_LEN);
  7052. if (tp->link_config.phy_is_low_power)
  7053. return;
  7054. tg3_full_lock(tp, 0);
  7055. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7056. #define GET_REG32_LOOP(base,len) \
  7057. do { p = (u32 *)(orig_p + (base)); \
  7058. for (i = 0; i < len; i += 4) \
  7059. __GET_REG32((base) + i); \
  7060. } while (0)
  7061. #define GET_REG32_1(reg) \
  7062. do { p = (u32 *)(orig_p + (reg)); \
  7063. __GET_REG32((reg)); \
  7064. } while (0)
  7065. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7066. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7067. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7068. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7069. GET_REG32_1(SNDDATAC_MODE);
  7070. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7071. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7072. GET_REG32_1(SNDBDC_MODE);
  7073. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7074. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7075. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7076. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7077. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7078. GET_REG32_1(RCVDCC_MODE);
  7079. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7080. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7081. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7082. GET_REG32_1(MBFREE_MODE);
  7083. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7084. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7085. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7086. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7087. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7088. GET_REG32_1(RX_CPU_MODE);
  7089. GET_REG32_1(RX_CPU_STATE);
  7090. GET_REG32_1(RX_CPU_PGMCTR);
  7091. GET_REG32_1(RX_CPU_HWBKPT);
  7092. GET_REG32_1(TX_CPU_MODE);
  7093. GET_REG32_1(TX_CPU_STATE);
  7094. GET_REG32_1(TX_CPU_PGMCTR);
  7095. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7096. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7097. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7098. GET_REG32_1(DMAC_MODE);
  7099. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7100. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7101. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7102. #undef __GET_REG32
  7103. #undef GET_REG32_LOOP
  7104. #undef GET_REG32_1
  7105. tg3_full_unlock(tp);
  7106. }
  7107. static int tg3_get_eeprom_len(struct net_device *dev)
  7108. {
  7109. struct tg3 *tp = netdev_priv(dev);
  7110. return tp->nvram_size;
  7111. }
  7112. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7113. {
  7114. struct tg3 *tp = netdev_priv(dev);
  7115. int ret;
  7116. u8 *pd;
  7117. u32 i, offset, len, b_offset, b_count;
  7118. __be32 val;
  7119. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7120. return -EINVAL;
  7121. if (tp->link_config.phy_is_low_power)
  7122. return -EAGAIN;
  7123. offset = eeprom->offset;
  7124. len = eeprom->len;
  7125. eeprom->len = 0;
  7126. eeprom->magic = TG3_EEPROM_MAGIC;
  7127. if (offset & 3) {
  7128. /* adjustments to start on required 4 byte boundary */
  7129. b_offset = offset & 3;
  7130. b_count = 4 - b_offset;
  7131. if (b_count > len) {
  7132. /* i.e. offset=1 len=2 */
  7133. b_count = len;
  7134. }
  7135. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7136. if (ret)
  7137. return ret;
  7138. memcpy(data, ((char*)&val) + b_offset, b_count);
  7139. len -= b_count;
  7140. offset += b_count;
  7141. eeprom->len += b_count;
  7142. }
  7143. /* read bytes upto the last 4 byte boundary */
  7144. pd = &data[eeprom->len];
  7145. for (i = 0; i < (len - (len & 3)); i += 4) {
  7146. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7147. if (ret) {
  7148. eeprom->len += i;
  7149. return ret;
  7150. }
  7151. memcpy(pd + i, &val, 4);
  7152. }
  7153. eeprom->len += i;
  7154. if (len & 3) {
  7155. /* read last bytes not ending on 4 byte boundary */
  7156. pd = &data[eeprom->len];
  7157. b_count = len & 3;
  7158. b_offset = offset + len - b_count;
  7159. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7160. if (ret)
  7161. return ret;
  7162. memcpy(pd, &val, b_count);
  7163. eeprom->len += b_count;
  7164. }
  7165. return 0;
  7166. }
  7167. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7168. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7169. {
  7170. struct tg3 *tp = netdev_priv(dev);
  7171. int ret;
  7172. u32 offset, len, b_offset, odd_len;
  7173. u8 *buf;
  7174. __be32 start, end;
  7175. if (tp->link_config.phy_is_low_power)
  7176. return -EAGAIN;
  7177. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7178. eeprom->magic != TG3_EEPROM_MAGIC)
  7179. return -EINVAL;
  7180. offset = eeprom->offset;
  7181. len = eeprom->len;
  7182. if ((b_offset = (offset & 3))) {
  7183. /* adjustments to start on required 4 byte boundary */
  7184. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7185. if (ret)
  7186. return ret;
  7187. len += b_offset;
  7188. offset &= ~3;
  7189. if (len < 4)
  7190. len = 4;
  7191. }
  7192. odd_len = 0;
  7193. if (len & 3) {
  7194. /* adjustments to end on required 4 byte boundary */
  7195. odd_len = 1;
  7196. len = (len + 3) & ~3;
  7197. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7198. if (ret)
  7199. return ret;
  7200. }
  7201. buf = data;
  7202. if (b_offset || odd_len) {
  7203. buf = kmalloc(len, GFP_KERNEL);
  7204. if (!buf)
  7205. return -ENOMEM;
  7206. if (b_offset)
  7207. memcpy(buf, &start, 4);
  7208. if (odd_len)
  7209. memcpy(buf+len-4, &end, 4);
  7210. memcpy(buf + b_offset, data, eeprom->len);
  7211. }
  7212. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7213. if (buf != data)
  7214. kfree(buf);
  7215. return ret;
  7216. }
  7217. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7218. {
  7219. struct tg3 *tp = netdev_priv(dev);
  7220. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7221. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7222. return -EAGAIN;
  7223. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7224. }
  7225. cmd->supported = (SUPPORTED_Autoneg);
  7226. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7227. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7228. SUPPORTED_1000baseT_Full);
  7229. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7230. cmd->supported |= (SUPPORTED_100baseT_Half |
  7231. SUPPORTED_100baseT_Full |
  7232. SUPPORTED_10baseT_Half |
  7233. SUPPORTED_10baseT_Full |
  7234. SUPPORTED_TP);
  7235. cmd->port = PORT_TP;
  7236. } else {
  7237. cmd->supported |= SUPPORTED_FIBRE;
  7238. cmd->port = PORT_FIBRE;
  7239. }
  7240. cmd->advertising = tp->link_config.advertising;
  7241. if (netif_running(dev)) {
  7242. cmd->speed = tp->link_config.active_speed;
  7243. cmd->duplex = tp->link_config.active_duplex;
  7244. }
  7245. cmd->phy_address = PHY_ADDR;
  7246. cmd->transceiver = XCVR_INTERNAL;
  7247. cmd->autoneg = tp->link_config.autoneg;
  7248. cmd->maxtxpkt = 0;
  7249. cmd->maxrxpkt = 0;
  7250. return 0;
  7251. }
  7252. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7253. {
  7254. struct tg3 *tp = netdev_priv(dev);
  7255. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7256. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7257. return -EAGAIN;
  7258. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7259. }
  7260. if (cmd->autoneg != AUTONEG_ENABLE &&
  7261. cmd->autoneg != AUTONEG_DISABLE)
  7262. return -EINVAL;
  7263. if (cmd->autoneg == AUTONEG_DISABLE &&
  7264. cmd->duplex != DUPLEX_FULL &&
  7265. cmd->duplex != DUPLEX_HALF)
  7266. return -EINVAL;
  7267. if (cmd->autoneg == AUTONEG_ENABLE) {
  7268. u32 mask = ADVERTISED_Autoneg |
  7269. ADVERTISED_Pause |
  7270. ADVERTISED_Asym_Pause;
  7271. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7272. mask |= ADVERTISED_1000baseT_Half |
  7273. ADVERTISED_1000baseT_Full;
  7274. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7275. mask |= ADVERTISED_100baseT_Half |
  7276. ADVERTISED_100baseT_Full |
  7277. ADVERTISED_10baseT_Half |
  7278. ADVERTISED_10baseT_Full |
  7279. ADVERTISED_TP;
  7280. else
  7281. mask |= ADVERTISED_FIBRE;
  7282. if (cmd->advertising & ~mask)
  7283. return -EINVAL;
  7284. mask &= (ADVERTISED_1000baseT_Half |
  7285. ADVERTISED_1000baseT_Full |
  7286. ADVERTISED_100baseT_Half |
  7287. ADVERTISED_100baseT_Full |
  7288. ADVERTISED_10baseT_Half |
  7289. ADVERTISED_10baseT_Full);
  7290. cmd->advertising &= mask;
  7291. } else {
  7292. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7293. if (cmd->speed != SPEED_1000)
  7294. return -EINVAL;
  7295. if (cmd->duplex != DUPLEX_FULL)
  7296. return -EINVAL;
  7297. } else {
  7298. if (cmd->speed != SPEED_100 &&
  7299. cmd->speed != SPEED_10)
  7300. return -EINVAL;
  7301. }
  7302. }
  7303. tg3_full_lock(tp, 0);
  7304. tp->link_config.autoneg = cmd->autoneg;
  7305. if (cmd->autoneg == AUTONEG_ENABLE) {
  7306. tp->link_config.advertising = (cmd->advertising |
  7307. ADVERTISED_Autoneg);
  7308. tp->link_config.speed = SPEED_INVALID;
  7309. tp->link_config.duplex = DUPLEX_INVALID;
  7310. } else {
  7311. tp->link_config.advertising = 0;
  7312. tp->link_config.speed = cmd->speed;
  7313. tp->link_config.duplex = cmd->duplex;
  7314. }
  7315. tp->link_config.orig_speed = tp->link_config.speed;
  7316. tp->link_config.orig_duplex = tp->link_config.duplex;
  7317. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7318. if (netif_running(dev))
  7319. tg3_setup_phy(tp, 1);
  7320. tg3_full_unlock(tp);
  7321. return 0;
  7322. }
  7323. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7324. {
  7325. struct tg3 *tp = netdev_priv(dev);
  7326. strcpy(info->driver, DRV_MODULE_NAME);
  7327. strcpy(info->version, DRV_MODULE_VERSION);
  7328. strcpy(info->fw_version, tp->fw_ver);
  7329. strcpy(info->bus_info, pci_name(tp->pdev));
  7330. }
  7331. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7332. {
  7333. struct tg3 *tp = netdev_priv(dev);
  7334. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7335. device_can_wakeup(&tp->pdev->dev))
  7336. wol->supported = WAKE_MAGIC;
  7337. else
  7338. wol->supported = 0;
  7339. wol->wolopts = 0;
  7340. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7341. device_can_wakeup(&tp->pdev->dev))
  7342. wol->wolopts = WAKE_MAGIC;
  7343. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7344. }
  7345. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7346. {
  7347. struct tg3 *tp = netdev_priv(dev);
  7348. struct device *dp = &tp->pdev->dev;
  7349. if (wol->wolopts & ~WAKE_MAGIC)
  7350. return -EINVAL;
  7351. if ((wol->wolopts & WAKE_MAGIC) &&
  7352. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7353. return -EINVAL;
  7354. spin_lock_bh(&tp->lock);
  7355. if (wol->wolopts & WAKE_MAGIC) {
  7356. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7357. device_set_wakeup_enable(dp, true);
  7358. } else {
  7359. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7360. device_set_wakeup_enable(dp, false);
  7361. }
  7362. spin_unlock_bh(&tp->lock);
  7363. return 0;
  7364. }
  7365. static u32 tg3_get_msglevel(struct net_device *dev)
  7366. {
  7367. struct tg3 *tp = netdev_priv(dev);
  7368. return tp->msg_enable;
  7369. }
  7370. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7371. {
  7372. struct tg3 *tp = netdev_priv(dev);
  7373. tp->msg_enable = value;
  7374. }
  7375. static int tg3_set_tso(struct net_device *dev, u32 value)
  7376. {
  7377. struct tg3 *tp = netdev_priv(dev);
  7378. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7379. if (value)
  7380. return -EINVAL;
  7381. return 0;
  7382. }
  7383. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7384. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7385. if (value) {
  7386. dev->features |= NETIF_F_TSO6;
  7387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7388. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7389. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7392. dev->features |= NETIF_F_TSO_ECN;
  7393. } else
  7394. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7395. }
  7396. return ethtool_op_set_tso(dev, value);
  7397. }
  7398. static int tg3_nway_reset(struct net_device *dev)
  7399. {
  7400. struct tg3 *tp = netdev_priv(dev);
  7401. int r;
  7402. if (!netif_running(dev))
  7403. return -EAGAIN;
  7404. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7405. return -EINVAL;
  7406. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7407. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7408. return -EAGAIN;
  7409. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7410. } else {
  7411. u32 bmcr;
  7412. spin_lock_bh(&tp->lock);
  7413. r = -EINVAL;
  7414. tg3_readphy(tp, MII_BMCR, &bmcr);
  7415. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7416. ((bmcr & BMCR_ANENABLE) ||
  7417. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7418. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7419. BMCR_ANENABLE);
  7420. r = 0;
  7421. }
  7422. spin_unlock_bh(&tp->lock);
  7423. }
  7424. return r;
  7425. }
  7426. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7427. {
  7428. struct tg3 *tp = netdev_priv(dev);
  7429. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7430. ering->rx_mini_max_pending = 0;
  7431. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7432. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7433. else
  7434. ering->rx_jumbo_max_pending = 0;
  7435. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7436. ering->rx_pending = tp->rx_pending;
  7437. ering->rx_mini_pending = 0;
  7438. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7439. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7440. else
  7441. ering->rx_jumbo_pending = 0;
  7442. ering->tx_pending = tp->tx_pending;
  7443. }
  7444. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7445. {
  7446. struct tg3 *tp = netdev_priv(dev);
  7447. int irq_sync = 0, err = 0;
  7448. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7449. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7450. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7451. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7452. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7453. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7454. return -EINVAL;
  7455. if (netif_running(dev)) {
  7456. tg3_phy_stop(tp);
  7457. tg3_netif_stop(tp);
  7458. irq_sync = 1;
  7459. }
  7460. tg3_full_lock(tp, irq_sync);
  7461. tp->rx_pending = ering->rx_pending;
  7462. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7463. tp->rx_pending > 63)
  7464. tp->rx_pending = 63;
  7465. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7466. tp->tx_pending = ering->tx_pending;
  7467. if (netif_running(dev)) {
  7468. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7469. err = tg3_restart_hw(tp, 1);
  7470. if (!err)
  7471. tg3_netif_start(tp);
  7472. }
  7473. tg3_full_unlock(tp);
  7474. if (irq_sync && !err)
  7475. tg3_phy_start(tp);
  7476. return err;
  7477. }
  7478. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7479. {
  7480. struct tg3 *tp = netdev_priv(dev);
  7481. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7482. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7483. epause->rx_pause = 1;
  7484. else
  7485. epause->rx_pause = 0;
  7486. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7487. epause->tx_pause = 1;
  7488. else
  7489. epause->tx_pause = 0;
  7490. }
  7491. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7492. {
  7493. struct tg3 *tp = netdev_priv(dev);
  7494. int err = 0;
  7495. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7496. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7497. return -EAGAIN;
  7498. if (epause->autoneg) {
  7499. u32 newadv;
  7500. struct phy_device *phydev;
  7501. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7502. if (epause->rx_pause) {
  7503. if (epause->tx_pause)
  7504. newadv = ADVERTISED_Pause;
  7505. else
  7506. newadv = ADVERTISED_Pause |
  7507. ADVERTISED_Asym_Pause;
  7508. } else if (epause->tx_pause) {
  7509. newadv = ADVERTISED_Asym_Pause;
  7510. } else
  7511. newadv = 0;
  7512. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7513. u32 oldadv = phydev->advertising &
  7514. (ADVERTISED_Pause |
  7515. ADVERTISED_Asym_Pause);
  7516. if (oldadv != newadv) {
  7517. phydev->advertising &=
  7518. ~(ADVERTISED_Pause |
  7519. ADVERTISED_Asym_Pause);
  7520. phydev->advertising |= newadv;
  7521. err = phy_start_aneg(phydev);
  7522. }
  7523. } else {
  7524. tp->link_config.advertising &=
  7525. ~(ADVERTISED_Pause |
  7526. ADVERTISED_Asym_Pause);
  7527. tp->link_config.advertising |= newadv;
  7528. }
  7529. } else {
  7530. if (epause->rx_pause)
  7531. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7532. else
  7533. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7534. if (epause->tx_pause)
  7535. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7536. else
  7537. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7538. if (netif_running(dev))
  7539. tg3_setup_flow_control(tp, 0, 0);
  7540. }
  7541. } else {
  7542. int irq_sync = 0;
  7543. if (netif_running(dev)) {
  7544. tg3_netif_stop(tp);
  7545. irq_sync = 1;
  7546. }
  7547. tg3_full_lock(tp, irq_sync);
  7548. if (epause->autoneg)
  7549. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7550. else
  7551. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7552. if (epause->rx_pause)
  7553. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7554. else
  7555. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7556. if (epause->tx_pause)
  7557. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7558. else
  7559. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7560. if (netif_running(dev)) {
  7561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7562. err = tg3_restart_hw(tp, 1);
  7563. if (!err)
  7564. tg3_netif_start(tp);
  7565. }
  7566. tg3_full_unlock(tp);
  7567. }
  7568. return err;
  7569. }
  7570. static u32 tg3_get_rx_csum(struct net_device *dev)
  7571. {
  7572. struct tg3 *tp = netdev_priv(dev);
  7573. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7574. }
  7575. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7576. {
  7577. struct tg3 *tp = netdev_priv(dev);
  7578. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7579. if (data != 0)
  7580. return -EINVAL;
  7581. return 0;
  7582. }
  7583. spin_lock_bh(&tp->lock);
  7584. if (data)
  7585. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7586. else
  7587. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7588. spin_unlock_bh(&tp->lock);
  7589. return 0;
  7590. }
  7591. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7592. {
  7593. struct tg3 *tp = netdev_priv(dev);
  7594. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7595. if (data != 0)
  7596. return -EINVAL;
  7597. return 0;
  7598. }
  7599. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7600. ethtool_op_set_tx_ipv6_csum(dev, data);
  7601. else
  7602. ethtool_op_set_tx_csum(dev, data);
  7603. return 0;
  7604. }
  7605. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7606. {
  7607. switch (sset) {
  7608. case ETH_SS_TEST:
  7609. return TG3_NUM_TEST;
  7610. case ETH_SS_STATS:
  7611. return TG3_NUM_STATS;
  7612. default:
  7613. return -EOPNOTSUPP;
  7614. }
  7615. }
  7616. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7617. {
  7618. switch (stringset) {
  7619. case ETH_SS_STATS:
  7620. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7621. break;
  7622. case ETH_SS_TEST:
  7623. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7624. break;
  7625. default:
  7626. WARN_ON(1); /* we need a WARN() */
  7627. break;
  7628. }
  7629. }
  7630. static int tg3_phys_id(struct net_device *dev, u32 data)
  7631. {
  7632. struct tg3 *tp = netdev_priv(dev);
  7633. int i;
  7634. if (!netif_running(tp->dev))
  7635. return -EAGAIN;
  7636. if (data == 0)
  7637. data = UINT_MAX / 2;
  7638. for (i = 0; i < (data * 2); i++) {
  7639. if ((i % 2) == 0)
  7640. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7641. LED_CTRL_1000MBPS_ON |
  7642. LED_CTRL_100MBPS_ON |
  7643. LED_CTRL_10MBPS_ON |
  7644. LED_CTRL_TRAFFIC_OVERRIDE |
  7645. LED_CTRL_TRAFFIC_BLINK |
  7646. LED_CTRL_TRAFFIC_LED);
  7647. else
  7648. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7649. LED_CTRL_TRAFFIC_OVERRIDE);
  7650. if (msleep_interruptible(500))
  7651. break;
  7652. }
  7653. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7654. return 0;
  7655. }
  7656. static void tg3_get_ethtool_stats (struct net_device *dev,
  7657. struct ethtool_stats *estats, u64 *tmp_stats)
  7658. {
  7659. struct tg3 *tp = netdev_priv(dev);
  7660. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7661. }
  7662. #define NVRAM_TEST_SIZE 0x100
  7663. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7664. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7665. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7666. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7667. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7668. static int tg3_test_nvram(struct tg3 *tp)
  7669. {
  7670. u32 csum, magic;
  7671. __be32 *buf;
  7672. int i, j, k, err = 0, size;
  7673. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7674. return 0;
  7675. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7676. return -EIO;
  7677. if (magic == TG3_EEPROM_MAGIC)
  7678. size = NVRAM_TEST_SIZE;
  7679. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7680. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7681. TG3_EEPROM_SB_FORMAT_1) {
  7682. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7683. case TG3_EEPROM_SB_REVISION_0:
  7684. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7685. break;
  7686. case TG3_EEPROM_SB_REVISION_2:
  7687. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7688. break;
  7689. case TG3_EEPROM_SB_REVISION_3:
  7690. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7691. break;
  7692. default:
  7693. return 0;
  7694. }
  7695. } else
  7696. return 0;
  7697. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7698. size = NVRAM_SELFBOOT_HW_SIZE;
  7699. else
  7700. return -EIO;
  7701. buf = kmalloc(size, GFP_KERNEL);
  7702. if (buf == NULL)
  7703. return -ENOMEM;
  7704. err = -EIO;
  7705. for (i = 0, j = 0; i < size; i += 4, j++) {
  7706. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7707. if (err)
  7708. break;
  7709. }
  7710. if (i < size)
  7711. goto out;
  7712. /* Selfboot format */
  7713. magic = be32_to_cpu(buf[0]);
  7714. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7715. TG3_EEPROM_MAGIC_FW) {
  7716. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7717. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7718. TG3_EEPROM_SB_REVISION_2) {
  7719. /* For rev 2, the csum doesn't include the MBA. */
  7720. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7721. csum8 += buf8[i];
  7722. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7723. csum8 += buf8[i];
  7724. } else {
  7725. for (i = 0; i < size; i++)
  7726. csum8 += buf8[i];
  7727. }
  7728. if (csum8 == 0) {
  7729. err = 0;
  7730. goto out;
  7731. }
  7732. err = -EIO;
  7733. goto out;
  7734. }
  7735. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7736. TG3_EEPROM_MAGIC_HW) {
  7737. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7738. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7739. u8 *buf8 = (u8 *) buf;
  7740. /* Separate the parity bits and the data bytes. */
  7741. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7742. if ((i == 0) || (i == 8)) {
  7743. int l;
  7744. u8 msk;
  7745. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7746. parity[k++] = buf8[i] & msk;
  7747. i++;
  7748. }
  7749. else if (i == 16) {
  7750. int l;
  7751. u8 msk;
  7752. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7753. parity[k++] = buf8[i] & msk;
  7754. i++;
  7755. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7756. parity[k++] = buf8[i] & msk;
  7757. i++;
  7758. }
  7759. data[j++] = buf8[i];
  7760. }
  7761. err = -EIO;
  7762. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7763. u8 hw8 = hweight8(data[i]);
  7764. if ((hw8 & 0x1) && parity[i])
  7765. goto out;
  7766. else if (!(hw8 & 0x1) && !parity[i])
  7767. goto out;
  7768. }
  7769. err = 0;
  7770. goto out;
  7771. }
  7772. /* Bootstrap checksum at offset 0x10 */
  7773. csum = calc_crc((unsigned char *) buf, 0x10);
  7774. if (csum != be32_to_cpu(buf[0x10/4]))
  7775. goto out;
  7776. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7777. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7778. if (csum != be32_to_cpu(buf[0xfc/4]))
  7779. goto out;
  7780. err = 0;
  7781. out:
  7782. kfree(buf);
  7783. return err;
  7784. }
  7785. #define TG3_SERDES_TIMEOUT_SEC 2
  7786. #define TG3_COPPER_TIMEOUT_SEC 6
  7787. static int tg3_test_link(struct tg3 *tp)
  7788. {
  7789. int i, max;
  7790. if (!netif_running(tp->dev))
  7791. return -ENODEV;
  7792. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7793. max = TG3_SERDES_TIMEOUT_SEC;
  7794. else
  7795. max = TG3_COPPER_TIMEOUT_SEC;
  7796. for (i = 0; i < max; i++) {
  7797. if (netif_carrier_ok(tp->dev))
  7798. return 0;
  7799. if (msleep_interruptible(1000))
  7800. break;
  7801. }
  7802. return -EIO;
  7803. }
  7804. /* Only test the commonly used registers */
  7805. static int tg3_test_registers(struct tg3 *tp)
  7806. {
  7807. int i, is_5705, is_5750;
  7808. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7809. static struct {
  7810. u16 offset;
  7811. u16 flags;
  7812. #define TG3_FL_5705 0x1
  7813. #define TG3_FL_NOT_5705 0x2
  7814. #define TG3_FL_NOT_5788 0x4
  7815. #define TG3_FL_NOT_5750 0x8
  7816. u32 read_mask;
  7817. u32 write_mask;
  7818. } reg_tbl[] = {
  7819. /* MAC Control Registers */
  7820. { MAC_MODE, TG3_FL_NOT_5705,
  7821. 0x00000000, 0x00ef6f8c },
  7822. { MAC_MODE, TG3_FL_5705,
  7823. 0x00000000, 0x01ef6b8c },
  7824. { MAC_STATUS, TG3_FL_NOT_5705,
  7825. 0x03800107, 0x00000000 },
  7826. { MAC_STATUS, TG3_FL_5705,
  7827. 0x03800100, 0x00000000 },
  7828. { MAC_ADDR_0_HIGH, 0x0000,
  7829. 0x00000000, 0x0000ffff },
  7830. { MAC_ADDR_0_LOW, 0x0000,
  7831. 0x00000000, 0xffffffff },
  7832. { MAC_RX_MTU_SIZE, 0x0000,
  7833. 0x00000000, 0x0000ffff },
  7834. { MAC_TX_MODE, 0x0000,
  7835. 0x00000000, 0x00000070 },
  7836. { MAC_TX_LENGTHS, 0x0000,
  7837. 0x00000000, 0x00003fff },
  7838. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7839. 0x00000000, 0x000007fc },
  7840. { MAC_RX_MODE, TG3_FL_5705,
  7841. 0x00000000, 0x000007dc },
  7842. { MAC_HASH_REG_0, 0x0000,
  7843. 0x00000000, 0xffffffff },
  7844. { MAC_HASH_REG_1, 0x0000,
  7845. 0x00000000, 0xffffffff },
  7846. { MAC_HASH_REG_2, 0x0000,
  7847. 0x00000000, 0xffffffff },
  7848. { MAC_HASH_REG_3, 0x0000,
  7849. 0x00000000, 0xffffffff },
  7850. /* Receive Data and Receive BD Initiator Control Registers. */
  7851. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7852. 0x00000000, 0xffffffff },
  7853. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7854. 0x00000000, 0xffffffff },
  7855. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7856. 0x00000000, 0x00000003 },
  7857. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7858. 0x00000000, 0xffffffff },
  7859. { RCVDBDI_STD_BD+0, 0x0000,
  7860. 0x00000000, 0xffffffff },
  7861. { RCVDBDI_STD_BD+4, 0x0000,
  7862. 0x00000000, 0xffffffff },
  7863. { RCVDBDI_STD_BD+8, 0x0000,
  7864. 0x00000000, 0xffff0002 },
  7865. { RCVDBDI_STD_BD+0xc, 0x0000,
  7866. 0x00000000, 0xffffffff },
  7867. /* Receive BD Initiator Control Registers. */
  7868. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7869. 0x00000000, 0xffffffff },
  7870. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7871. 0x00000000, 0x000003ff },
  7872. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7873. 0x00000000, 0xffffffff },
  7874. /* Host Coalescing Control Registers. */
  7875. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7876. 0x00000000, 0x00000004 },
  7877. { HOSTCC_MODE, TG3_FL_5705,
  7878. 0x00000000, 0x000000f6 },
  7879. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7880. 0x00000000, 0xffffffff },
  7881. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7882. 0x00000000, 0x000003ff },
  7883. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7884. 0x00000000, 0xffffffff },
  7885. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7886. 0x00000000, 0x000003ff },
  7887. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7888. 0x00000000, 0xffffffff },
  7889. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7890. 0x00000000, 0x000000ff },
  7891. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7892. 0x00000000, 0xffffffff },
  7893. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7894. 0x00000000, 0x000000ff },
  7895. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7896. 0x00000000, 0xffffffff },
  7897. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7898. 0x00000000, 0xffffffff },
  7899. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7900. 0x00000000, 0xffffffff },
  7901. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7902. 0x00000000, 0x000000ff },
  7903. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7904. 0x00000000, 0xffffffff },
  7905. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7906. 0x00000000, 0x000000ff },
  7907. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7908. 0x00000000, 0xffffffff },
  7909. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7910. 0x00000000, 0xffffffff },
  7911. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7912. 0x00000000, 0xffffffff },
  7913. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7914. 0x00000000, 0xffffffff },
  7915. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7916. 0x00000000, 0xffffffff },
  7917. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7918. 0xffffffff, 0x00000000 },
  7919. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7920. 0xffffffff, 0x00000000 },
  7921. /* Buffer Manager Control Registers. */
  7922. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7923. 0x00000000, 0x007fff80 },
  7924. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7925. 0x00000000, 0x007fffff },
  7926. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7927. 0x00000000, 0x0000003f },
  7928. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7929. 0x00000000, 0x000001ff },
  7930. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7931. 0x00000000, 0x000001ff },
  7932. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7933. 0xffffffff, 0x00000000 },
  7934. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7935. 0xffffffff, 0x00000000 },
  7936. /* Mailbox Registers */
  7937. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7938. 0x00000000, 0x000001ff },
  7939. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7940. 0x00000000, 0x000001ff },
  7941. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7942. 0x00000000, 0x000007ff },
  7943. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7944. 0x00000000, 0x000001ff },
  7945. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7946. };
  7947. is_5705 = is_5750 = 0;
  7948. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7949. is_5705 = 1;
  7950. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7951. is_5750 = 1;
  7952. }
  7953. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7954. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7955. continue;
  7956. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7957. continue;
  7958. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7959. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7960. continue;
  7961. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7962. continue;
  7963. offset = (u32) reg_tbl[i].offset;
  7964. read_mask = reg_tbl[i].read_mask;
  7965. write_mask = reg_tbl[i].write_mask;
  7966. /* Save the original register content */
  7967. save_val = tr32(offset);
  7968. /* Determine the read-only value. */
  7969. read_val = save_val & read_mask;
  7970. /* Write zero to the register, then make sure the read-only bits
  7971. * are not changed and the read/write bits are all zeros.
  7972. */
  7973. tw32(offset, 0);
  7974. val = tr32(offset);
  7975. /* Test the read-only and read/write bits. */
  7976. if (((val & read_mask) != read_val) || (val & write_mask))
  7977. goto out;
  7978. /* Write ones to all the bits defined by RdMask and WrMask, then
  7979. * make sure the read-only bits are not changed and the
  7980. * read/write bits are all ones.
  7981. */
  7982. tw32(offset, read_mask | write_mask);
  7983. val = tr32(offset);
  7984. /* Test the read-only bits. */
  7985. if ((val & read_mask) != read_val)
  7986. goto out;
  7987. /* Test the read/write bits. */
  7988. if ((val & write_mask) != write_mask)
  7989. goto out;
  7990. tw32(offset, save_val);
  7991. }
  7992. return 0;
  7993. out:
  7994. if (netif_msg_hw(tp))
  7995. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7996. offset);
  7997. tw32(offset, save_val);
  7998. return -EIO;
  7999. }
  8000. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8001. {
  8002. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8003. int i;
  8004. u32 j;
  8005. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8006. for (j = 0; j < len; j += 4) {
  8007. u32 val;
  8008. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8009. tg3_read_mem(tp, offset + j, &val);
  8010. if (val != test_pattern[i])
  8011. return -EIO;
  8012. }
  8013. }
  8014. return 0;
  8015. }
  8016. static int tg3_test_memory(struct tg3 *tp)
  8017. {
  8018. static struct mem_entry {
  8019. u32 offset;
  8020. u32 len;
  8021. } mem_tbl_570x[] = {
  8022. { 0x00000000, 0x00b50},
  8023. { 0x00002000, 0x1c000},
  8024. { 0xffffffff, 0x00000}
  8025. }, mem_tbl_5705[] = {
  8026. { 0x00000100, 0x0000c},
  8027. { 0x00000200, 0x00008},
  8028. { 0x00004000, 0x00800},
  8029. { 0x00006000, 0x01000},
  8030. { 0x00008000, 0x02000},
  8031. { 0x00010000, 0x0e000},
  8032. { 0xffffffff, 0x00000}
  8033. }, mem_tbl_5755[] = {
  8034. { 0x00000200, 0x00008},
  8035. { 0x00004000, 0x00800},
  8036. { 0x00006000, 0x00800},
  8037. { 0x00008000, 0x02000},
  8038. { 0x00010000, 0x0c000},
  8039. { 0xffffffff, 0x00000}
  8040. }, mem_tbl_5906[] = {
  8041. { 0x00000200, 0x00008},
  8042. { 0x00004000, 0x00400},
  8043. { 0x00006000, 0x00400},
  8044. { 0x00008000, 0x01000},
  8045. { 0x00010000, 0x01000},
  8046. { 0xffffffff, 0x00000}
  8047. };
  8048. struct mem_entry *mem_tbl;
  8049. int err = 0;
  8050. int i;
  8051. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8052. mem_tbl = mem_tbl_5755;
  8053. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8054. mem_tbl = mem_tbl_5906;
  8055. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8056. mem_tbl = mem_tbl_5705;
  8057. else
  8058. mem_tbl = mem_tbl_570x;
  8059. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8060. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8061. mem_tbl[i].len)) != 0)
  8062. break;
  8063. }
  8064. return err;
  8065. }
  8066. #define TG3_MAC_LOOPBACK 0
  8067. #define TG3_PHY_LOOPBACK 1
  8068. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8069. {
  8070. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8071. u32 desc_idx;
  8072. struct sk_buff *skb, *rx_skb;
  8073. u8 *tx_data;
  8074. dma_addr_t map;
  8075. int num_pkts, tx_len, rx_len, i, err;
  8076. struct tg3_rx_buffer_desc *desc;
  8077. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8078. /* HW errata - mac loopback fails in some cases on 5780.
  8079. * Normal traffic and PHY loopback are not affected by
  8080. * errata.
  8081. */
  8082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8083. return 0;
  8084. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8085. MAC_MODE_PORT_INT_LPBACK;
  8086. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8087. mac_mode |= MAC_MODE_LINK_POLARITY;
  8088. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8089. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8090. else
  8091. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8092. tw32(MAC_MODE, mac_mode);
  8093. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8094. u32 val;
  8095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8096. u32 phytest;
  8097. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8098. u32 phy;
  8099. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8100. phytest | MII_TG3_EPHY_SHADOW_EN);
  8101. if (!tg3_readphy(tp, 0x1b, &phy))
  8102. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8103. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8104. }
  8105. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8106. } else
  8107. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8108. tg3_phy_toggle_automdix(tp, 0);
  8109. tg3_writephy(tp, MII_BMCR, val);
  8110. udelay(40);
  8111. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8113. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8114. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8115. } else
  8116. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8117. /* reset to prevent losing 1st rx packet intermittently */
  8118. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8119. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8120. udelay(10);
  8121. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8122. }
  8123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8124. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8125. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8126. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8127. mac_mode |= MAC_MODE_LINK_POLARITY;
  8128. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8129. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8130. }
  8131. tw32(MAC_MODE, mac_mode);
  8132. }
  8133. else
  8134. return -EINVAL;
  8135. err = -EIO;
  8136. tx_len = 1514;
  8137. skb = netdev_alloc_skb(tp->dev, tx_len);
  8138. if (!skb)
  8139. return -ENOMEM;
  8140. tx_data = skb_put(skb, tx_len);
  8141. memcpy(tx_data, tp->dev->dev_addr, 6);
  8142. memset(tx_data + 6, 0x0, 8);
  8143. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8144. for (i = 14; i < tx_len; i++)
  8145. tx_data[i] = (u8) (i & 0xff);
  8146. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8147. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8148. HOSTCC_MODE_NOW);
  8149. udelay(10);
  8150. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8151. num_pkts = 0;
  8152. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8153. tp->tx_prod++;
  8154. num_pkts++;
  8155. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8156. tp->tx_prod);
  8157. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8158. udelay(10);
  8159. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8160. for (i = 0; i < 25; i++) {
  8161. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8162. HOSTCC_MODE_NOW);
  8163. udelay(10);
  8164. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8165. rx_idx = tp->hw_status->idx[0].rx_producer;
  8166. if ((tx_idx == tp->tx_prod) &&
  8167. (rx_idx == (rx_start_idx + num_pkts)))
  8168. break;
  8169. }
  8170. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8171. dev_kfree_skb(skb);
  8172. if (tx_idx != tp->tx_prod)
  8173. goto out;
  8174. if (rx_idx != rx_start_idx + num_pkts)
  8175. goto out;
  8176. desc = &tp->rx_rcb[rx_start_idx];
  8177. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8178. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8179. if (opaque_key != RXD_OPAQUE_RING_STD)
  8180. goto out;
  8181. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8182. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8183. goto out;
  8184. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8185. if (rx_len != tx_len)
  8186. goto out;
  8187. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8188. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8189. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8190. for (i = 14; i < tx_len; i++) {
  8191. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8192. goto out;
  8193. }
  8194. err = 0;
  8195. /* tg3_free_rings will unmap and free the rx_skb */
  8196. out:
  8197. return err;
  8198. }
  8199. #define TG3_MAC_LOOPBACK_FAILED 1
  8200. #define TG3_PHY_LOOPBACK_FAILED 2
  8201. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8202. TG3_PHY_LOOPBACK_FAILED)
  8203. static int tg3_test_loopback(struct tg3 *tp)
  8204. {
  8205. int err = 0;
  8206. u32 cpmuctrl = 0;
  8207. if (!netif_running(tp->dev))
  8208. return TG3_LOOPBACK_FAILED;
  8209. err = tg3_reset_hw(tp, 1);
  8210. if (err)
  8211. return TG3_LOOPBACK_FAILED;
  8212. /* Turn off gphy autopowerdown. */
  8213. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8214. tg3_phy_toggle_apd(tp, false);
  8215. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8216. int i;
  8217. u32 status;
  8218. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8219. /* Wait for up to 40 microseconds to acquire lock. */
  8220. for (i = 0; i < 4; i++) {
  8221. status = tr32(TG3_CPMU_MUTEX_GNT);
  8222. if (status == CPMU_MUTEX_GNT_DRIVER)
  8223. break;
  8224. udelay(10);
  8225. }
  8226. if (status != CPMU_MUTEX_GNT_DRIVER)
  8227. return TG3_LOOPBACK_FAILED;
  8228. /* Turn off link-based power management. */
  8229. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8230. tw32(TG3_CPMU_CTRL,
  8231. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8232. CPMU_CTRL_LINK_AWARE_MODE));
  8233. }
  8234. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8235. err |= TG3_MAC_LOOPBACK_FAILED;
  8236. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8237. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8238. /* Release the mutex */
  8239. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8240. }
  8241. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8242. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8243. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8244. err |= TG3_PHY_LOOPBACK_FAILED;
  8245. }
  8246. /* Re-enable gphy autopowerdown. */
  8247. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8248. tg3_phy_toggle_apd(tp, true);
  8249. return err;
  8250. }
  8251. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8252. u64 *data)
  8253. {
  8254. struct tg3 *tp = netdev_priv(dev);
  8255. if (tp->link_config.phy_is_low_power)
  8256. tg3_set_power_state(tp, PCI_D0);
  8257. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8258. if (tg3_test_nvram(tp) != 0) {
  8259. etest->flags |= ETH_TEST_FL_FAILED;
  8260. data[0] = 1;
  8261. }
  8262. if (tg3_test_link(tp) != 0) {
  8263. etest->flags |= ETH_TEST_FL_FAILED;
  8264. data[1] = 1;
  8265. }
  8266. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8267. int err, err2 = 0, irq_sync = 0;
  8268. if (netif_running(dev)) {
  8269. tg3_phy_stop(tp);
  8270. tg3_netif_stop(tp);
  8271. irq_sync = 1;
  8272. }
  8273. tg3_full_lock(tp, irq_sync);
  8274. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8275. err = tg3_nvram_lock(tp);
  8276. tg3_halt_cpu(tp, RX_CPU_BASE);
  8277. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8278. tg3_halt_cpu(tp, TX_CPU_BASE);
  8279. if (!err)
  8280. tg3_nvram_unlock(tp);
  8281. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8282. tg3_phy_reset(tp);
  8283. if (tg3_test_registers(tp) != 0) {
  8284. etest->flags |= ETH_TEST_FL_FAILED;
  8285. data[2] = 1;
  8286. }
  8287. if (tg3_test_memory(tp) != 0) {
  8288. etest->flags |= ETH_TEST_FL_FAILED;
  8289. data[3] = 1;
  8290. }
  8291. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8292. etest->flags |= ETH_TEST_FL_FAILED;
  8293. tg3_full_unlock(tp);
  8294. if (tg3_test_interrupt(tp) != 0) {
  8295. etest->flags |= ETH_TEST_FL_FAILED;
  8296. data[5] = 1;
  8297. }
  8298. tg3_full_lock(tp, 0);
  8299. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8300. if (netif_running(dev)) {
  8301. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8302. err2 = tg3_restart_hw(tp, 1);
  8303. if (!err2)
  8304. tg3_netif_start(tp);
  8305. }
  8306. tg3_full_unlock(tp);
  8307. if (irq_sync && !err2)
  8308. tg3_phy_start(tp);
  8309. }
  8310. if (tp->link_config.phy_is_low_power)
  8311. tg3_set_power_state(tp, PCI_D3hot);
  8312. }
  8313. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8314. {
  8315. struct mii_ioctl_data *data = if_mii(ifr);
  8316. struct tg3 *tp = netdev_priv(dev);
  8317. int err;
  8318. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8319. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8320. return -EAGAIN;
  8321. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8322. }
  8323. switch(cmd) {
  8324. case SIOCGMIIPHY:
  8325. data->phy_id = PHY_ADDR;
  8326. /* fallthru */
  8327. case SIOCGMIIREG: {
  8328. u32 mii_regval;
  8329. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8330. break; /* We have no PHY */
  8331. if (tp->link_config.phy_is_low_power)
  8332. return -EAGAIN;
  8333. spin_lock_bh(&tp->lock);
  8334. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8335. spin_unlock_bh(&tp->lock);
  8336. data->val_out = mii_regval;
  8337. return err;
  8338. }
  8339. case SIOCSMIIREG:
  8340. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8341. break; /* We have no PHY */
  8342. if (!capable(CAP_NET_ADMIN))
  8343. return -EPERM;
  8344. if (tp->link_config.phy_is_low_power)
  8345. return -EAGAIN;
  8346. spin_lock_bh(&tp->lock);
  8347. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8348. spin_unlock_bh(&tp->lock);
  8349. return err;
  8350. default:
  8351. /* do nothing */
  8352. break;
  8353. }
  8354. return -EOPNOTSUPP;
  8355. }
  8356. #if TG3_VLAN_TAG_USED
  8357. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8358. {
  8359. struct tg3 *tp = netdev_priv(dev);
  8360. if (!netif_running(dev)) {
  8361. tp->vlgrp = grp;
  8362. return;
  8363. }
  8364. tg3_netif_stop(tp);
  8365. tg3_full_lock(tp, 0);
  8366. tp->vlgrp = grp;
  8367. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8368. __tg3_set_rx_mode(dev);
  8369. tg3_netif_start(tp);
  8370. tg3_full_unlock(tp);
  8371. }
  8372. #endif
  8373. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8374. {
  8375. struct tg3 *tp = netdev_priv(dev);
  8376. memcpy(ec, &tp->coal, sizeof(*ec));
  8377. return 0;
  8378. }
  8379. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8380. {
  8381. struct tg3 *tp = netdev_priv(dev);
  8382. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8383. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8384. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8385. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8386. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8387. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8388. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8389. }
  8390. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8391. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8392. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8393. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8394. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8395. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8396. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8397. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8398. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8399. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8400. return -EINVAL;
  8401. /* No rx interrupts will be generated if both are zero */
  8402. if ((ec->rx_coalesce_usecs == 0) &&
  8403. (ec->rx_max_coalesced_frames == 0))
  8404. return -EINVAL;
  8405. /* No tx interrupts will be generated if both are zero */
  8406. if ((ec->tx_coalesce_usecs == 0) &&
  8407. (ec->tx_max_coalesced_frames == 0))
  8408. return -EINVAL;
  8409. /* Only copy relevant parameters, ignore all others. */
  8410. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8411. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8412. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8413. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8414. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8415. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8416. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8417. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8418. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8419. if (netif_running(dev)) {
  8420. tg3_full_lock(tp, 0);
  8421. __tg3_set_coalesce(tp, &tp->coal);
  8422. tg3_full_unlock(tp);
  8423. }
  8424. return 0;
  8425. }
  8426. static const struct ethtool_ops tg3_ethtool_ops = {
  8427. .get_settings = tg3_get_settings,
  8428. .set_settings = tg3_set_settings,
  8429. .get_drvinfo = tg3_get_drvinfo,
  8430. .get_regs_len = tg3_get_regs_len,
  8431. .get_regs = tg3_get_regs,
  8432. .get_wol = tg3_get_wol,
  8433. .set_wol = tg3_set_wol,
  8434. .get_msglevel = tg3_get_msglevel,
  8435. .set_msglevel = tg3_set_msglevel,
  8436. .nway_reset = tg3_nway_reset,
  8437. .get_link = ethtool_op_get_link,
  8438. .get_eeprom_len = tg3_get_eeprom_len,
  8439. .get_eeprom = tg3_get_eeprom,
  8440. .set_eeprom = tg3_set_eeprom,
  8441. .get_ringparam = tg3_get_ringparam,
  8442. .set_ringparam = tg3_set_ringparam,
  8443. .get_pauseparam = tg3_get_pauseparam,
  8444. .set_pauseparam = tg3_set_pauseparam,
  8445. .get_rx_csum = tg3_get_rx_csum,
  8446. .set_rx_csum = tg3_set_rx_csum,
  8447. .set_tx_csum = tg3_set_tx_csum,
  8448. .set_sg = ethtool_op_set_sg,
  8449. .set_tso = tg3_set_tso,
  8450. .self_test = tg3_self_test,
  8451. .get_strings = tg3_get_strings,
  8452. .phys_id = tg3_phys_id,
  8453. .get_ethtool_stats = tg3_get_ethtool_stats,
  8454. .get_coalesce = tg3_get_coalesce,
  8455. .set_coalesce = tg3_set_coalesce,
  8456. .get_sset_count = tg3_get_sset_count,
  8457. };
  8458. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8459. {
  8460. u32 cursize, val, magic;
  8461. tp->nvram_size = EEPROM_CHIP_SIZE;
  8462. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8463. return;
  8464. if ((magic != TG3_EEPROM_MAGIC) &&
  8465. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8466. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8467. return;
  8468. /*
  8469. * Size the chip by reading offsets at increasing powers of two.
  8470. * When we encounter our validation signature, we know the addressing
  8471. * has wrapped around, and thus have our chip size.
  8472. */
  8473. cursize = 0x10;
  8474. while (cursize < tp->nvram_size) {
  8475. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8476. return;
  8477. if (val == magic)
  8478. break;
  8479. cursize <<= 1;
  8480. }
  8481. tp->nvram_size = cursize;
  8482. }
  8483. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8484. {
  8485. u32 val;
  8486. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8487. tg3_nvram_read(tp, 0, &val) != 0)
  8488. return;
  8489. /* Selfboot format */
  8490. if (val != TG3_EEPROM_MAGIC) {
  8491. tg3_get_eeprom_size(tp);
  8492. return;
  8493. }
  8494. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8495. if (val != 0) {
  8496. /* This is confusing. We want to operate on the
  8497. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8498. * call will read from NVRAM and byteswap the data
  8499. * according to the byteswapping settings for all
  8500. * other register accesses. This ensures the data we
  8501. * want will always reside in the lower 16-bits.
  8502. * However, the data in NVRAM is in LE format, which
  8503. * means the data from the NVRAM read will always be
  8504. * opposite the endianness of the CPU. The 16-bit
  8505. * byteswap then brings the data to CPU endianness.
  8506. */
  8507. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8508. return;
  8509. }
  8510. }
  8511. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8512. }
  8513. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8514. {
  8515. u32 nvcfg1;
  8516. nvcfg1 = tr32(NVRAM_CFG1);
  8517. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8518. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8519. }
  8520. else {
  8521. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8522. tw32(NVRAM_CFG1, nvcfg1);
  8523. }
  8524. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8525. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8526. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8527. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8528. tp->nvram_jedecnum = JEDEC_ATMEL;
  8529. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8530. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8531. break;
  8532. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8533. tp->nvram_jedecnum = JEDEC_ATMEL;
  8534. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8535. break;
  8536. case FLASH_VENDOR_ATMEL_EEPROM:
  8537. tp->nvram_jedecnum = JEDEC_ATMEL;
  8538. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8539. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8540. break;
  8541. case FLASH_VENDOR_ST:
  8542. tp->nvram_jedecnum = JEDEC_ST;
  8543. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8544. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8545. break;
  8546. case FLASH_VENDOR_SAIFUN:
  8547. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8548. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8549. break;
  8550. case FLASH_VENDOR_SST_SMALL:
  8551. case FLASH_VENDOR_SST_LARGE:
  8552. tp->nvram_jedecnum = JEDEC_SST;
  8553. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8554. break;
  8555. }
  8556. }
  8557. else {
  8558. tp->nvram_jedecnum = JEDEC_ATMEL;
  8559. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8560. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8561. }
  8562. }
  8563. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8564. {
  8565. u32 nvcfg1;
  8566. nvcfg1 = tr32(NVRAM_CFG1);
  8567. /* NVRAM protection for TPM */
  8568. if (nvcfg1 & (1 << 27))
  8569. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8570. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8571. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8572. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8573. tp->nvram_jedecnum = JEDEC_ATMEL;
  8574. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8575. break;
  8576. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8577. tp->nvram_jedecnum = JEDEC_ATMEL;
  8578. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8579. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8580. break;
  8581. case FLASH_5752VENDOR_ST_M45PE10:
  8582. case FLASH_5752VENDOR_ST_M45PE20:
  8583. case FLASH_5752VENDOR_ST_M45PE40:
  8584. tp->nvram_jedecnum = JEDEC_ST;
  8585. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8586. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8587. break;
  8588. }
  8589. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8590. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8591. case FLASH_5752PAGE_SIZE_256:
  8592. tp->nvram_pagesize = 256;
  8593. break;
  8594. case FLASH_5752PAGE_SIZE_512:
  8595. tp->nvram_pagesize = 512;
  8596. break;
  8597. case FLASH_5752PAGE_SIZE_1K:
  8598. tp->nvram_pagesize = 1024;
  8599. break;
  8600. case FLASH_5752PAGE_SIZE_2K:
  8601. tp->nvram_pagesize = 2048;
  8602. break;
  8603. case FLASH_5752PAGE_SIZE_4K:
  8604. tp->nvram_pagesize = 4096;
  8605. break;
  8606. case FLASH_5752PAGE_SIZE_264:
  8607. tp->nvram_pagesize = 264;
  8608. break;
  8609. }
  8610. }
  8611. else {
  8612. /* For eeprom, set pagesize to maximum eeprom size */
  8613. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8614. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8615. tw32(NVRAM_CFG1, nvcfg1);
  8616. }
  8617. }
  8618. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8619. {
  8620. u32 nvcfg1, protect = 0;
  8621. nvcfg1 = tr32(NVRAM_CFG1);
  8622. /* NVRAM protection for TPM */
  8623. if (nvcfg1 & (1 << 27)) {
  8624. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8625. protect = 1;
  8626. }
  8627. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8628. switch (nvcfg1) {
  8629. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8630. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8631. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8632. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8633. tp->nvram_jedecnum = JEDEC_ATMEL;
  8634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8636. tp->nvram_pagesize = 264;
  8637. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8638. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8639. tp->nvram_size = (protect ? 0x3e200 :
  8640. TG3_NVRAM_SIZE_512KB);
  8641. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8642. tp->nvram_size = (protect ? 0x1f200 :
  8643. TG3_NVRAM_SIZE_256KB);
  8644. else
  8645. tp->nvram_size = (protect ? 0x1f200 :
  8646. TG3_NVRAM_SIZE_128KB);
  8647. break;
  8648. case FLASH_5752VENDOR_ST_M45PE10:
  8649. case FLASH_5752VENDOR_ST_M45PE20:
  8650. case FLASH_5752VENDOR_ST_M45PE40:
  8651. tp->nvram_jedecnum = JEDEC_ST;
  8652. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8653. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8654. tp->nvram_pagesize = 256;
  8655. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8656. tp->nvram_size = (protect ?
  8657. TG3_NVRAM_SIZE_64KB :
  8658. TG3_NVRAM_SIZE_128KB);
  8659. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8660. tp->nvram_size = (protect ?
  8661. TG3_NVRAM_SIZE_64KB :
  8662. TG3_NVRAM_SIZE_256KB);
  8663. else
  8664. tp->nvram_size = (protect ?
  8665. TG3_NVRAM_SIZE_128KB :
  8666. TG3_NVRAM_SIZE_512KB);
  8667. break;
  8668. }
  8669. }
  8670. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8671. {
  8672. u32 nvcfg1;
  8673. nvcfg1 = tr32(NVRAM_CFG1);
  8674. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8675. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8676. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8677. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8678. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8679. tp->nvram_jedecnum = JEDEC_ATMEL;
  8680. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8681. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8682. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8683. tw32(NVRAM_CFG1, nvcfg1);
  8684. break;
  8685. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8686. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8687. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8688. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8689. tp->nvram_jedecnum = JEDEC_ATMEL;
  8690. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8691. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8692. tp->nvram_pagesize = 264;
  8693. break;
  8694. case FLASH_5752VENDOR_ST_M45PE10:
  8695. case FLASH_5752VENDOR_ST_M45PE20:
  8696. case FLASH_5752VENDOR_ST_M45PE40:
  8697. tp->nvram_jedecnum = JEDEC_ST;
  8698. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8699. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8700. tp->nvram_pagesize = 256;
  8701. break;
  8702. }
  8703. }
  8704. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8705. {
  8706. u32 nvcfg1, protect = 0;
  8707. nvcfg1 = tr32(NVRAM_CFG1);
  8708. /* NVRAM protection for TPM */
  8709. if (nvcfg1 & (1 << 27)) {
  8710. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8711. protect = 1;
  8712. }
  8713. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8714. switch (nvcfg1) {
  8715. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8716. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8717. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8718. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8719. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8720. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8721. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8722. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8723. tp->nvram_jedecnum = JEDEC_ATMEL;
  8724. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8725. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8726. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8727. tp->nvram_pagesize = 256;
  8728. break;
  8729. case FLASH_5761VENDOR_ST_A_M45PE20:
  8730. case FLASH_5761VENDOR_ST_A_M45PE40:
  8731. case FLASH_5761VENDOR_ST_A_M45PE80:
  8732. case FLASH_5761VENDOR_ST_A_M45PE16:
  8733. case FLASH_5761VENDOR_ST_M_M45PE20:
  8734. case FLASH_5761VENDOR_ST_M_M45PE40:
  8735. case FLASH_5761VENDOR_ST_M_M45PE80:
  8736. case FLASH_5761VENDOR_ST_M_M45PE16:
  8737. tp->nvram_jedecnum = JEDEC_ST;
  8738. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8739. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8740. tp->nvram_pagesize = 256;
  8741. break;
  8742. }
  8743. if (protect) {
  8744. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8745. } else {
  8746. switch (nvcfg1) {
  8747. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8748. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8749. case FLASH_5761VENDOR_ST_A_M45PE16:
  8750. case FLASH_5761VENDOR_ST_M_M45PE16:
  8751. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8752. break;
  8753. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8754. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8755. case FLASH_5761VENDOR_ST_A_M45PE80:
  8756. case FLASH_5761VENDOR_ST_M_M45PE80:
  8757. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8758. break;
  8759. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8760. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8761. case FLASH_5761VENDOR_ST_A_M45PE40:
  8762. case FLASH_5761VENDOR_ST_M_M45PE40:
  8763. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8764. break;
  8765. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8766. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8767. case FLASH_5761VENDOR_ST_A_M45PE20:
  8768. case FLASH_5761VENDOR_ST_M_M45PE20:
  8769. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8770. break;
  8771. }
  8772. }
  8773. }
  8774. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8775. {
  8776. tp->nvram_jedecnum = JEDEC_ATMEL;
  8777. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8778. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8779. }
  8780. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8781. {
  8782. u32 nvcfg1;
  8783. nvcfg1 = tr32(NVRAM_CFG1);
  8784. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8785. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8786. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8787. tp->nvram_jedecnum = JEDEC_ATMEL;
  8788. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8789. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8790. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8791. tw32(NVRAM_CFG1, nvcfg1);
  8792. return;
  8793. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8794. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8795. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8796. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8797. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8798. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8799. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8800. tp->nvram_jedecnum = JEDEC_ATMEL;
  8801. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8802. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8803. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8804. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8805. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8806. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8807. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8808. break;
  8809. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8810. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8811. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8812. break;
  8813. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8814. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8815. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8816. break;
  8817. }
  8818. break;
  8819. case FLASH_5752VENDOR_ST_M45PE10:
  8820. case FLASH_5752VENDOR_ST_M45PE20:
  8821. case FLASH_5752VENDOR_ST_M45PE40:
  8822. tp->nvram_jedecnum = JEDEC_ST;
  8823. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8824. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8825. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8826. case FLASH_5752VENDOR_ST_M45PE10:
  8827. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8828. break;
  8829. case FLASH_5752VENDOR_ST_M45PE20:
  8830. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8831. break;
  8832. case FLASH_5752VENDOR_ST_M45PE40:
  8833. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8834. break;
  8835. }
  8836. break;
  8837. default:
  8838. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8839. return;
  8840. }
  8841. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8842. case FLASH_5752PAGE_SIZE_256:
  8843. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8844. tp->nvram_pagesize = 256;
  8845. break;
  8846. case FLASH_5752PAGE_SIZE_512:
  8847. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8848. tp->nvram_pagesize = 512;
  8849. break;
  8850. case FLASH_5752PAGE_SIZE_1K:
  8851. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8852. tp->nvram_pagesize = 1024;
  8853. break;
  8854. case FLASH_5752PAGE_SIZE_2K:
  8855. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8856. tp->nvram_pagesize = 2048;
  8857. break;
  8858. case FLASH_5752PAGE_SIZE_4K:
  8859. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8860. tp->nvram_pagesize = 4096;
  8861. break;
  8862. case FLASH_5752PAGE_SIZE_264:
  8863. tp->nvram_pagesize = 264;
  8864. break;
  8865. case FLASH_5752PAGE_SIZE_528:
  8866. tp->nvram_pagesize = 528;
  8867. break;
  8868. }
  8869. }
  8870. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8871. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8872. {
  8873. tw32_f(GRC_EEPROM_ADDR,
  8874. (EEPROM_ADDR_FSM_RESET |
  8875. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8876. EEPROM_ADDR_CLKPERD_SHIFT)));
  8877. msleep(1);
  8878. /* Enable seeprom accesses. */
  8879. tw32_f(GRC_LOCAL_CTRL,
  8880. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8881. udelay(100);
  8882. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8883. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8884. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8885. if (tg3_nvram_lock(tp)) {
  8886. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8887. "tg3_nvram_init failed.\n", tp->dev->name);
  8888. return;
  8889. }
  8890. tg3_enable_nvram_access(tp);
  8891. tp->nvram_size = 0;
  8892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8893. tg3_get_5752_nvram_info(tp);
  8894. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8895. tg3_get_5755_nvram_info(tp);
  8896. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8899. tg3_get_5787_nvram_info(tp);
  8900. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8901. tg3_get_5761_nvram_info(tp);
  8902. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8903. tg3_get_5906_nvram_info(tp);
  8904. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8905. tg3_get_57780_nvram_info(tp);
  8906. else
  8907. tg3_get_nvram_info(tp);
  8908. if (tp->nvram_size == 0)
  8909. tg3_get_nvram_size(tp);
  8910. tg3_disable_nvram_access(tp);
  8911. tg3_nvram_unlock(tp);
  8912. } else {
  8913. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8914. tg3_get_eeprom_size(tp);
  8915. }
  8916. }
  8917. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8918. u32 offset, u32 len, u8 *buf)
  8919. {
  8920. int i, j, rc = 0;
  8921. u32 val;
  8922. for (i = 0; i < len; i += 4) {
  8923. u32 addr;
  8924. __be32 data;
  8925. addr = offset + i;
  8926. memcpy(&data, buf + i, 4);
  8927. /*
  8928. * The SEEPROM interface expects the data to always be opposite
  8929. * the native endian format. We accomplish this by reversing
  8930. * all the operations that would have been performed on the
  8931. * data from a call to tg3_nvram_read_be32().
  8932. */
  8933. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  8934. val = tr32(GRC_EEPROM_ADDR);
  8935. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8936. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8937. EEPROM_ADDR_READ);
  8938. tw32(GRC_EEPROM_ADDR, val |
  8939. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8940. (addr & EEPROM_ADDR_ADDR_MASK) |
  8941. EEPROM_ADDR_START |
  8942. EEPROM_ADDR_WRITE);
  8943. for (j = 0; j < 1000; j++) {
  8944. val = tr32(GRC_EEPROM_ADDR);
  8945. if (val & EEPROM_ADDR_COMPLETE)
  8946. break;
  8947. msleep(1);
  8948. }
  8949. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8950. rc = -EBUSY;
  8951. break;
  8952. }
  8953. }
  8954. return rc;
  8955. }
  8956. /* offset and length are dword aligned */
  8957. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8958. u8 *buf)
  8959. {
  8960. int ret = 0;
  8961. u32 pagesize = tp->nvram_pagesize;
  8962. u32 pagemask = pagesize - 1;
  8963. u32 nvram_cmd;
  8964. u8 *tmp;
  8965. tmp = kmalloc(pagesize, GFP_KERNEL);
  8966. if (tmp == NULL)
  8967. return -ENOMEM;
  8968. while (len) {
  8969. int j;
  8970. u32 phy_addr, page_off, size;
  8971. phy_addr = offset & ~pagemask;
  8972. for (j = 0; j < pagesize; j += 4) {
  8973. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  8974. (__be32 *) (tmp + j));
  8975. if (ret)
  8976. break;
  8977. }
  8978. if (ret)
  8979. break;
  8980. page_off = offset & pagemask;
  8981. size = pagesize;
  8982. if (len < size)
  8983. size = len;
  8984. len -= size;
  8985. memcpy(tmp + page_off, buf, size);
  8986. offset = offset + (pagesize - page_off);
  8987. tg3_enable_nvram_access(tp);
  8988. /*
  8989. * Before we can erase the flash page, we need
  8990. * to issue a special "write enable" command.
  8991. */
  8992. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8993. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8994. break;
  8995. /* Erase the target page */
  8996. tw32(NVRAM_ADDR, phy_addr);
  8997. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8998. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8999. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9000. break;
  9001. /* Issue another write enable to start the write. */
  9002. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9003. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9004. break;
  9005. for (j = 0; j < pagesize; j += 4) {
  9006. __be32 data;
  9007. data = *((__be32 *) (tmp + j));
  9008. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9009. tw32(NVRAM_ADDR, phy_addr + j);
  9010. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9011. NVRAM_CMD_WR;
  9012. if (j == 0)
  9013. nvram_cmd |= NVRAM_CMD_FIRST;
  9014. else if (j == (pagesize - 4))
  9015. nvram_cmd |= NVRAM_CMD_LAST;
  9016. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9017. break;
  9018. }
  9019. if (ret)
  9020. break;
  9021. }
  9022. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9023. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9024. kfree(tmp);
  9025. return ret;
  9026. }
  9027. /* offset and length are dword aligned */
  9028. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9029. u8 *buf)
  9030. {
  9031. int i, ret = 0;
  9032. for (i = 0; i < len; i += 4, offset += 4) {
  9033. u32 page_off, phy_addr, nvram_cmd;
  9034. __be32 data;
  9035. memcpy(&data, buf + i, 4);
  9036. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9037. page_off = offset % tp->nvram_pagesize;
  9038. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9039. tw32(NVRAM_ADDR, phy_addr);
  9040. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9041. if ((page_off == 0) || (i == 0))
  9042. nvram_cmd |= NVRAM_CMD_FIRST;
  9043. if (page_off == (tp->nvram_pagesize - 4))
  9044. nvram_cmd |= NVRAM_CMD_LAST;
  9045. if (i == (len - 4))
  9046. nvram_cmd |= NVRAM_CMD_LAST;
  9047. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9048. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9049. (tp->nvram_jedecnum == JEDEC_ST) &&
  9050. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9051. if ((ret = tg3_nvram_exec_cmd(tp,
  9052. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9053. NVRAM_CMD_DONE)))
  9054. break;
  9055. }
  9056. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9057. /* We always do complete word writes to eeprom. */
  9058. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9059. }
  9060. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9061. break;
  9062. }
  9063. return ret;
  9064. }
  9065. /* offset and length are dword aligned */
  9066. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9067. {
  9068. int ret;
  9069. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9070. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9071. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9072. udelay(40);
  9073. }
  9074. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9075. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9076. }
  9077. else {
  9078. u32 grc_mode;
  9079. ret = tg3_nvram_lock(tp);
  9080. if (ret)
  9081. return ret;
  9082. tg3_enable_nvram_access(tp);
  9083. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9084. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9085. tw32(NVRAM_WRITE1, 0x406);
  9086. grc_mode = tr32(GRC_MODE);
  9087. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9088. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9089. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9090. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9091. buf);
  9092. }
  9093. else {
  9094. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9095. buf);
  9096. }
  9097. grc_mode = tr32(GRC_MODE);
  9098. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9099. tg3_disable_nvram_access(tp);
  9100. tg3_nvram_unlock(tp);
  9101. }
  9102. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9103. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9104. udelay(40);
  9105. }
  9106. return ret;
  9107. }
  9108. struct subsys_tbl_ent {
  9109. u16 subsys_vendor, subsys_devid;
  9110. u32 phy_id;
  9111. };
  9112. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9113. /* Broadcom boards. */
  9114. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9115. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9116. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9117. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9118. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9119. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9120. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9121. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9122. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9123. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9124. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9125. /* 3com boards. */
  9126. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9127. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9128. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9129. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9130. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9131. /* DELL boards. */
  9132. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9133. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9134. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9135. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9136. /* Compaq boards. */
  9137. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9138. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9139. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9140. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9141. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9142. /* IBM boards. */
  9143. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9144. };
  9145. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9146. {
  9147. int i;
  9148. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9149. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9150. tp->pdev->subsystem_vendor) &&
  9151. (subsys_id_to_phy_id[i].subsys_devid ==
  9152. tp->pdev->subsystem_device))
  9153. return &subsys_id_to_phy_id[i];
  9154. }
  9155. return NULL;
  9156. }
  9157. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9158. {
  9159. u32 val;
  9160. u16 pmcsr;
  9161. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9162. * so need make sure we're in D0.
  9163. */
  9164. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9165. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9166. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9167. msleep(1);
  9168. /* Make sure register accesses (indirect or otherwise)
  9169. * will function correctly.
  9170. */
  9171. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9172. tp->misc_host_ctrl);
  9173. /* The memory arbiter has to be enabled in order for SRAM accesses
  9174. * to succeed. Normally on powerup the tg3 chip firmware will make
  9175. * sure it is enabled, but other entities such as system netboot
  9176. * code might disable it.
  9177. */
  9178. val = tr32(MEMARB_MODE);
  9179. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9180. tp->phy_id = PHY_ID_INVALID;
  9181. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9182. /* Assume an onboard device and WOL capable by default. */
  9183. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9185. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9186. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9187. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9188. }
  9189. val = tr32(VCPU_CFGSHDW);
  9190. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9191. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9192. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9193. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9194. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9195. goto done;
  9196. }
  9197. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9198. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9199. u32 nic_cfg, led_cfg;
  9200. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9201. int eeprom_phy_serdes = 0;
  9202. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9203. tp->nic_sram_data_cfg = nic_cfg;
  9204. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9205. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9206. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9207. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9208. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9209. (ver > 0) && (ver < 0x100))
  9210. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9212. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9213. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9214. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9215. eeprom_phy_serdes = 1;
  9216. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9217. if (nic_phy_id != 0) {
  9218. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9219. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9220. eeprom_phy_id = (id1 >> 16) << 10;
  9221. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9222. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9223. } else
  9224. eeprom_phy_id = 0;
  9225. tp->phy_id = eeprom_phy_id;
  9226. if (eeprom_phy_serdes) {
  9227. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9228. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9229. else
  9230. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9231. }
  9232. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9233. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9234. SHASTA_EXT_LED_MODE_MASK);
  9235. else
  9236. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9237. switch (led_cfg) {
  9238. default:
  9239. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9240. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9241. break;
  9242. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9243. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9244. break;
  9245. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9246. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9247. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9248. * read on some older 5700/5701 bootcode.
  9249. */
  9250. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9251. ASIC_REV_5700 ||
  9252. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9253. ASIC_REV_5701)
  9254. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9255. break;
  9256. case SHASTA_EXT_LED_SHARED:
  9257. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9258. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9259. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9260. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9261. LED_CTRL_MODE_PHY_2);
  9262. break;
  9263. case SHASTA_EXT_LED_MAC:
  9264. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9265. break;
  9266. case SHASTA_EXT_LED_COMBO:
  9267. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9268. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9269. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9270. LED_CTRL_MODE_PHY_2);
  9271. break;
  9272. }
  9273. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9275. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9276. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9277. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9278. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9279. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9280. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9281. if ((tp->pdev->subsystem_vendor ==
  9282. PCI_VENDOR_ID_ARIMA) &&
  9283. (tp->pdev->subsystem_device == 0x205a ||
  9284. tp->pdev->subsystem_device == 0x2063))
  9285. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9286. } else {
  9287. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9288. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9289. }
  9290. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9291. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9292. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9293. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9294. }
  9295. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9296. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9297. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9298. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9299. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9300. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9301. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9302. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9303. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9304. if (cfg2 & (1 << 17))
  9305. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9306. /* serdes signal pre-emphasis in register 0x590 set by */
  9307. /* bootcode if bit 18 is set */
  9308. if (cfg2 & (1 << 18))
  9309. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9310. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9311. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9312. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9313. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9314. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9315. u32 cfg3;
  9316. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9317. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9318. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9319. }
  9320. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9321. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9322. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9323. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9324. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9325. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9326. }
  9327. done:
  9328. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9329. device_set_wakeup_enable(&tp->pdev->dev,
  9330. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9331. }
  9332. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9333. {
  9334. int i;
  9335. u32 val;
  9336. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9337. tw32(OTP_CTRL, cmd);
  9338. /* Wait for up to 1 ms for command to execute. */
  9339. for (i = 0; i < 100; i++) {
  9340. val = tr32(OTP_STATUS);
  9341. if (val & OTP_STATUS_CMD_DONE)
  9342. break;
  9343. udelay(10);
  9344. }
  9345. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9346. }
  9347. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9348. * configuration is a 32-bit value that straddles the alignment boundary.
  9349. * We do two 32-bit reads and then shift and merge the results.
  9350. */
  9351. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9352. {
  9353. u32 bhalf_otp, thalf_otp;
  9354. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9355. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9356. return 0;
  9357. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9358. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9359. return 0;
  9360. thalf_otp = tr32(OTP_READ_DATA);
  9361. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9362. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9363. return 0;
  9364. bhalf_otp = tr32(OTP_READ_DATA);
  9365. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9366. }
  9367. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9368. {
  9369. u32 hw_phy_id_1, hw_phy_id_2;
  9370. u32 hw_phy_id, hw_phy_id_masked;
  9371. int err;
  9372. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9373. return tg3_phy_init(tp);
  9374. /* Reading the PHY ID register can conflict with ASF
  9375. * firmware access to the PHY hardware.
  9376. */
  9377. err = 0;
  9378. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9379. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9380. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9381. } else {
  9382. /* Now read the physical PHY_ID from the chip and verify
  9383. * that it is sane. If it doesn't look good, we fall back
  9384. * to either the hard-coded table based PHY_ID and failing
  9385. * that the value found in the eeprom area.
  9386. */
  9387. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9388. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9389. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9390. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9391. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9392. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9393. }
  9394. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9395. tp->phy_id = hw_phy_id;
  9396. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9397. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9398. else
  9399. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9400. } else {
  9401. if (tp->phy_id != PHY_ID_INVALID) {
  9402. /* Do nothing, phy ID already set up in
  9403. * tg3_get_eeprom_hw_cfg().
  9404. */
  9405. } else {
  9406. struct subsys_tbl_ent *p;
  9407. /* No eeprom signature? Try the hardcoded
  9408. * subsys device table.
  9409. */
  9410. p = lookup_by_subsys(tp);
  9411. if (!p)
  9412. return -ENODEV;
  9413. tp->phy_id = p->phy_id;
  9414. if (!tp->phy_id ||
  9415. tp->phy_id == PHY_ID_BCM8002)
  9416. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9417. }
  9418. }
  9419. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9420. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9421. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9422. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9423. tg3_readphy(tp, MII_BMSR, &bmsr);
  9424. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9425. (bmsr & BMSR_LSTATUS))
  9426. goto skip_phy_reset;
  9427. err = tg3_phy_reset(tp);
  9428. if (err)
  9429. return err;
  9430. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9431. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9432. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9433. tg3_ctrl = 0;
  9434. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9435. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9436. MII_TG3_CTRL_ADV_1000_FULL);
  9437. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9438. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9439. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9440. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9441. }
  9442. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9443. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9444. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9445. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9446. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9447. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9448. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9449. tg3_writephy(tp, MII_BMCR,
  9450. BMCR_ANENABLE | BMCR_ANRESTART);
  9451. }
  9452. tg3_phy_set_wirespeed(tp);
  9453. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9454. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9455. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9456. }
  9457. skip_phy_reset:
  9458. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9459. err = tg3_init_5401phy_dsp(tp);
  9460. if (err)
  9461. return err;
  9462. }
  9463. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9464. err = tg3_init_5401phy_dsp(tp);
  9465. }
  9466. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9467. tp->link_config.advertising =
  9468. (ADVERTISED_1000baseT_Half |
  9469. ADVERTISED_1000baseT_Full |
  9470. ADVERTISED_Autoneg |
  9471. ADVERTISED_FIBRE);
  9472. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9473. tp->link_config.advertising &=
  9474. ~(ADVERTISED_1000baseT_Half |
  9475. ADVERTISED_1000baseT_Full);
  9476. return err;
  9477. }
  9478. static void __devinit tg3_read_partno(struct tg3 *tp)
  9479. {
  9480. unsigned char vpd_data[256]; /* in little-endian format */
  9481. unsigned int i;
  9482. u32 magic;
  9483. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9484. tg3_nvram_read(tp, 0x0, &magic))
  9485. goto out_not_found;
  9486. if (magic == TG3_EEPROM_MAGIC) {
  9487. for (i = 0; i < 256; i += 4) {
  9488. u32 tmp;
  9489. /* The data is in little-endian format in NVRAM.
  9490. * Use the big-endian read routines to preserve
  9491. * the byte order as it exists in NVRAM.
  9492. */
  9493. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9494. goto out_not_found;
  9495. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9496. }
  9497. } else {
  9498. int vpd_cap;
  9499. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9500. for (i = 0; i < 256; i += 4) {
  9501. u32 tmp, j = 0;
  9502. __le32 v;
  9503. u16 tmp16;
  9504. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9505. i);
  9506. while (j++ < 100) {
  9507. pci_read_config_word(tp->pdev, vpd_cap +
  9508. PCI_VPD_ADDR, &tmp16);
  9509. if (tmp16 & 0x8000)
  9510. break;
  9511. msleep(1);
  9512. }
  9513. if (!(tmp16 & 0x8000))
  9514. goto out_not_found;
  9515. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9516. &tmp);
  9517. v = cpu_to_le32(tmp);
  9518. memcpy(&vpd_data[i], &v, sizeof(v));
  9519. }
  9520. }
  9521. /* Now parse and find the part number. */
  9522. for (i = 0; i < 254; ) {
  9523. unsigned char val = vpd_data[i];
  9524. unsigned int block_end;
  9525. if (val == 0x82 || val == 0x91) {
  9526. i = (i + 3 +
  9527. (vpd_data[i + 1] +
  9528. (vpd_data[i + 2] << 8)));
  9529. continue;
  9530. }
  9531. if (val != 0x90)
  9532. goto out_not_found;
  9533. block_end = (i + 3 +
  9534. (vpd_data[i + 1] +
  9535. (vpd_data[i + 2] << 8)));
  9536. i += 3;
  9537. if (block_end > 256)
  9538. goto out_not_found;
  9539. while (i < (block_end - 2)) {
  9540. if (vpd_data[i + 0] == 'P' &&
  9541. vpd_data[i + 1] == 'N') {
  9542. int partno_len = vpd_data[i + 2];
  9543. i += 3;
  9544. if (partno_len > 24 || (partno_len + i) > 256)
  9545. goto out_not_found;
  9546. memcpy(tp->board_part_number,
  9547. &vpd_data[i], partno_len);
  9548. /* Success. */
  9549. return;
  9550. }
  9551. i += 3 + vpd_data[i + 2];
  9552. }
  9553. /* Part number not found. */
  9554. goto out_not_found;
  9555. }
  9556. out_not_found:
  9557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9558. strcpy(tp->board_part_number, "BCM95906");
  9559. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9560. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9561. strcpy(tp->board_part_number, "BCM57780");
  9562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9564. strcpy(tp->board_part_number, "BCM57760");
  9565. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9566. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9567. strcpy(tp->board_part_number, "BCM57790");
  9568. else
  9569. strcpy(tp->board_part_number, "none");
  9570. }
  9571. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9572. {
  9573. u32 val;
  9574. if (tg3_nvram_read(tp, offset, &val) ||
  9575. (val & 0xfc000000) != 0x0c000000 ||
  9576. tg3_nvram_read(tp, offset + 4, &val) ||
  9577. val != 0)
  9578. return 0;
  9579. return 1;
  9580. }
  9581. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9582. {
  9583. u32 val, offset, start, ver_offset;
  9584. int i;
  9585. bool newver = false;
  9586. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9587. tg3_nvram_read(tp, 0x4, &start))
  9588. return;
  9589. offset = tg3_nvram_logical_addr(tp, offset);
  9590. if (tg3_nvram_read(tp, offset, &val))
  9591. return;
  9592. if ((val & 0xfc000000) == 0x0c000000) {
  9593. if (tg3_nvram_read(tp, offset + 4, &val))
  9594. return;
  9595. if (val == 0)
  9596. newver = true;
  9597. }
  9598. if (newver) {
  9599. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9600. return;
  9601. offset = offset + ver_offset - start;
  9602. for (i = 0; i < 16; i += 4) {
  9603. __be32 v;
  9604. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9605. return;
  9606. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9607. }
  9608. } else {
  9609. u32 major, minor;
  9610. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9611. return;
  9612. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9613. TG3_NVM_BCVER_MAJSFT;
  9614. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9615. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9616. }
  9617. }
  9618. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9619. {
  9620. u32 val, major, minor;
  9621. /* Use native endian representation */
  9622. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9623. return;
  9624. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9625. TG3_NVM_HWSB_CFG1_MAJSFT;
  9626. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9627. TG3_NVM_HWSB_CFG1_MINSFT;
  9628. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9629. }
  9630. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9631. {
  9632. u32 offset, major, minor, build;
  9633. tp->fw_ver[0] = 's';
  9634. tp->fw_ver[1] = 'b';
  9635. tp->fw_ver[2] = '\0';
  9636. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9637. return;
  9638. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9639. case TG3_EEPROM_SB_REVISION_0:
  9640. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9641. break;
  9642. case TG3_EEPROM_SB_REVISION_2:
  9643. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9644. break;
  9645. case TG3_EEPROM_SB_REVISION_3:
  9646. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9647. break;
  9648. default:
  9649. return;
  9650. }
  9651. if (tg3_nvram_read(tp, offset, &val))
  9652. return;
  9653. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9654. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9655. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9656. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9657. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9658. if (minor > 99 || build > 26)
  9659. return;
  9660. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9661. if (build > 0) {
  9662. tp->fw_ver[8] = 'a' + build - 1;
  9663. tp->fw_ver[9] = '\0';
  9664. }
  9665. }
  9666. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9667. {
  9668. u32 val, offset, start;
  9669. int i, vlen;
  9670. for (offset = TG3_NVM_DIR_START;
  9671. offset < TG3_NVM_DIR_END;
  9672. offset += TG3_NVM_DIRENT_SIZE) {
  9673. if (tg3_nvram_read(tp, offset, &val))
  9674. return;
  9675. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9676. break;
  9677. }
  9678. if (offset == TG3_NVM_DIR_END)
  9679. return;
  9680. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9681. start = 0x08000000;
  9682. else if (tg3_nvram_read(tp, offset - 4, &start))
  9683. return;
  9684. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9685. !tg3_fw_img_is_valid(tp, offset) ||
  9686. tg3_nvram_read(tp, offset + 8, &val))
  9687. return;
  9688. offset += val - start;
  9689. vlen = strlen(tp->fw_ver);
  9690. tp->fw_ver[vlen++] = ',';
  9691. tp->fw_ver[vlen++] = ' ';
  9692. for (i = 0; i < 4; i++) {
  9693. __be32 v;
  9694. if (tg3_nvram_read_be32(tp, offset, &v))
  9695. return;
  9696. offset += sizeof(v);
  9697. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9698. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9699. break;
  9700. }
  9701. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9702. vlen += sizeof(v);
  9703. }
  9704. }
  9705. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9706. {
  9707. int vlen;
  9708. u32 apedata;
  9709. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9710. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9711. return;
  9712. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9713. if (apedata != APE_SEG_SIG_MAGIC)
  9714. return;
  9715. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9716. if (!(apedata & APE_FW_STATUS_READY))
  9717. return;
  9718. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9719. vlen = strlen(tp->fw_ver);
  9720. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9721. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9722. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9723. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9724. (apedata & APE_FW_VERSION_BLDMSK));
  9725. }
  9726. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9727. {
  9728. u32 val;
  9729. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9730. tp->fw_ver[0] = 's';
  9731. tp->fw_ver[1] = 'b';
  9732. tp->fw_ver[2] = '\0';
  9733. return;
  9734. }
  9735. if (tg3_nvram_read(tp, 0, &val))
  9736. return;
  9737. if (val == TG3_EEPROM_MAGIC)
  9738. tg3_read_bc_ver(tp);
  9739. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9740. tg3_read_sb_ver(tp, val);
  9741. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9742. tg3_read_hwsb_ver(tp);
  9743. else
  9744. return;
  9745. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9746. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9747. return;
  9748. tg3_read_mgmtfw_ver(tp);
  9749. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9750. }
  9751. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9752. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9753. {
  9754. static struct pci_device_id write_reorder_chipsets[] = {
  9755. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9756. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9757. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9758. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9759. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9760. PCI_DEVICE_ID_VIA_8385_0) },
  9761. { },
  9762. };
  9763. u32 misc_ctrl_reg;
  9764. u32 pci_state_reg, grc_misc_cfg;
  9765. u32 val;
  9766. u16 pci_cmd;
  9767. int err;
  9768. /* Force memory write invalidate off. If we leave it on,
  9769. * then on 5700_BX chips we have to enable a workaround.
  9770. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9771. * to match the cacheline size. The Broadcom driver have this
  9772. * workaround but turns MWI off all the times so never uses
  9773. * it. This seems to suggest that the workaround is insufficient.
  9774. */
  9775. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9776. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9777. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9778. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9779. * has the register indirect write enable bit set before
  9780. * we try to access any of the MMIO registers. It is also
  9781. * critical that the PCI-X hw workaround situation is decided
  9782. * before that as well.
  9783. */
  9784. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9785. &misc_ctrl_reg);
  9786. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9787. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9789. u32 prod_id_asic_rev;
  9790. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9791. &prod_id_asic_rev);
  9792. tp->pci_chip_rev_id = prod_id_asic_rev;
  9793. }
  9794. /* Wrong chip ID in 5752 A0. This code can be removed later
  9795. * as A0 is not in production.
  9796. */
  9797. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9798. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9799. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9800. * we need to disable memory and use config. cycles
  9801. * only to access all registers. The 5702/03 chips
  9802. * can mistakenly decode the special cycles from the
  9803. * ICH chipsets as memory write cycles, causing corruption
  9804. * of register and memory space. Only certain ICH bridges
  9805. * will drive special cycles with non-zero data during the
  9806. * address phase which can fall within the 5703's address
  9807. * range. This is not an ICH bug as the PCI spec allows
  9808. * non-zero address during special cycles. However, only
  9809. * these ICH bridges are known to drive non-zero addresses
  9810. * during special cycles.
  9811. *
  9812. * Since special cycles do not cross PCI bridges, we only
  9813. * enable this workaround if the 5703 is on the secondary
  9814. * bus of these ICH bridges.
  9815. */
  9816. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9817. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9818. static struct tg3_dev_id {
  9819. u32 vendor;
  9820. u32 device;
  9821. u32 rev;
  9822. } ich_chipsets[] = {
  9823. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9824. PCI_ANY_ID },
  9825. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9826. PCI_ANY_ID },
  9827. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9828. 0xa },
  9829. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9830. PCI_ANY_ID },
  9831. { },
  9832. };
  9833. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9834. struct pci_dev *bridge = NULL;
  9835. while (pci_id->vendor != 0) {
  9836. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9837. bridge);
  9838. if (!bridge) {
  9839. pci_id++;
  9840. continue;
  9841. }
  9842. if (pci_id->rev != PCI_ANY_ID) {
  9843. if (bridge->revision > pci_id->rev)
  9844. continue;
  9845. }
  9846. if (bridge->subordinate &&
  9847. (bridge->subordinate->number ==
  9848. tp->pdev->bus->number)) {
  9849. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9850. pci_dev_put(bridge);
  9851. break;
  9852. }
  9853. }
  9854. }
  9855. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9856. static struct tg3_dev_id {
  9857. u32 vendor;
  9858. u32 device;
  9859. } bridge_chipsets[] = {
  9860. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9861. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9862. { },
  9863. };
  9864. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9865. struct pci_dev *bridge = NULL;
  9866. while (pci_id->vendor != 0) {
  9867. bridge = pci_get_device(pci_id->vendor,
  9868. pci_id->device,
  9869. bridge);
  9870. if (!bridge) {
  9871. pci_id++;
  9872. continue;
  9873. }
  9874. if (bridge->subordinate &&
  9875. (bridge->subordinate->number <=
  9876. tp->pdev->bus->number) &&
  9877. (bridge->subordinate->subordinate >=
  9878. tp->pdev->bus->number)) {
  9879. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9880. pci_dev_put(bridge);
  9881. break;
  9882. }
  9883. }
  9884. }
  9885. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9886. * DMA addresses > 40-bit. This bridge may have other additional
  9887. * 57xx devices behind it in some 4-port NIC designs for example.
  9888. * Any tg3 device found behind the bridge will also need the 40-bit
  9889. * DMA workaround.
  9890. */
  9891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9892. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9893. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9894. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9895. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9896. }
  9897. else {
  9898. struct pci_dev *bridge = NULL;
  9899. do {
  9900. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9901. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9902. bridge);
  9903. if (bridge && bridge->subordinate &&
  9904. (bridge->subordinate->number <=
  9905. tp->pdev->bus->number) &&
  9906. (bridge->subordinate->subordinate >=
  9907. tp->pdev->bus->number)) {
  9908. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9909. pci_dev_put(bridge);
  9910. break;
  9911. }
  9912. } while (bridge);
  9913. }
  9914. /* Initialize misc host control in PCI block. */
  9915. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9916. MISC_HOST_CTRL_CHIPREV);
  9917. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9918. tp->misc_host_ctrl);
  9919. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9920. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9921. tp->pdev_peer = tg3_find_peer(tp);
  9922. /* Intentionally exclude ASIC_REV_5906 */
  9923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9929. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9933. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9934. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9935. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9936. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9937. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9938. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9939. /* 5700 B0 chips do not support checksumming correctly due
  9940. * to hardware bugs.
  9941. */
  9942. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9943. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9944. else {
  9945. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9946. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  9947. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9948. tp->dev->features |= NETIF_F_IPV6_CSUM;
  9949. }
  9950. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9951. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9952. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9953. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9954. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9955. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9956. tp->pdev_peer == tp->pdev))
  9957. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9958. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9960. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9961. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9962. } else {
  9963. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9964. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9965. ASIC_REV_5750 &&
  9966. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9967. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9968. }
  9969. }
  9970. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9971. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9972. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9973. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9974. &pci_state_reg);
  9975. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9976. if (tp->pcie_cap != 0) {
  9977. u16 lnkctl;
  9978. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9979. pcie_set_readrq(tp->pdev, 4096);
  9980. pci_read_config_word(tp->pdev,
  9981. tp->pcie_cap + PCI_EXP_LNKCTL,
  9982. &lnkctl);
  9983. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  9984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9985. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9987. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9989. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  9990. }
  9991. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  9992. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9993. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9994. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9995. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9996. if (!tp->pcix_cap) {
  9997. printk(KERN_ERR PFX "Cannot find PCI-X "
  9998. "capability, aborting.\n");
  9999. return -EIO;
  10000. }
  10001. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10002. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10003. }
  10004. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10005. * reordering to the mailbox registers done by the host
  10006. * controller can cause major troubles. We read back from
  10007. * every mailbox register write to force the writes to be
  10008. * posted to the chip in order.
  10009. */
  10010. if (pci_dev_present(write_reorder_chipsets) &&
  10011. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10012. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10013. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10014. &tp->pci_cacheline_sz);
  10015. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10016. &tp->pci_lat_timer);
  10017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10018. tp->pci_lat_timer < 64) {
  10019. tp->pci_lat_timer = 64;
  10020. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10021. tp->pci_lat_timer);
  10022. }
  10023. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10024. /* 5700 BX chips need to have their TX producer index
  10025. * mailboxes written twice to workaround a bug.
  10026. */
  10027. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10028. /* If we are in PCI-X mode, enable register write workaround.
  10029. *
  10030. * The workaround is to use indirect register accesses
  10031. * for all chip writes not to mailbox registers.
  10032. */
  10033. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10034. u32 pm_reg;
  10035. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10036. /* The chip can have it's power management PCI config
  10037. * space registers clobbered due to this bug.
  10038. * So explicitly force the chip into D0 here.
  10039. */
  10040. pci_read_config_dword(tp->pdev,
  10041. tp->pm_cap + PCI_PM_CTRL,
  10042. &pm_reg);
  10043. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10044. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10045. pci_write_config_dword(tp->pdev,
  10046. tp->pm_cap + PCI_PM_CTRL,
  10047. pm_reg);
  10048. /* Also, force SERR#/PERR# in PCI command. */
  10049. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10050. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10051. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10052. }
  10053. }
  10054. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10055. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10056. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10057. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10058. /* Chip-specific fixup from Broadcom driver */
  10059. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10060. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10061. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10062. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10063. }
  10064. /* Default fast path register access methods */
  10065. tp->read32 = tg3_read32;
  10066. tp->write32 = tg3_write32;
  10067. tp->read32_mbox = tg3_read32;
  10068. tp->write32_mbox = tg3_write32;
  10069. tp->write32_tx_mbox = tg3_write32;
  10070. tp->write32_rx_mbox = tg3_write32;
  10071. /* Various workaround register access methods */
  10072. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10073. tp->write32 = tg3_write_indirect_reg32;
  10074. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10075. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10076. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10077. /*
  10078. * Back to back register writes can cause problems on these
  10079. * chips, the workaround is to read back all reg writes
  10080. * except those to mailbox regs.
  10081. *
  10082. * See tg3_write_indirect_reg32().
  10083. */
  10084. tp->write32 = tg3_write_flush_reg32;
  10085. }
  10086. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10087. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10088. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10089. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10090. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10091. }
  10092. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10093. tp->read32 = tg3_read_indirect_reg32;
  10094. tp->write32 = tg3_write_indirect_reg32;
  10095. tp->read32_mbox = tg3_read_indirect_mbox;
  10096. tp->write32_mbox = tg3_write_indirect_mbox;
  10097. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10098. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10099. iounmap(tp->regs);
  10100. tp->regs = NULL;
  10101. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10102. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10103. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10104. }
  10105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10106. tp->read32_mbox = tg3_read32_mbox_5906;
  10107. tp->write32_mbox = tg3_write32_mbox_5906;
  10108. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10109. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10110. }
  10111. if (tp->write32 == tg3_write_indirect_reg32 ||
  10112. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10113. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10115. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10116. /* Get eeprom hw config before calling tg3_set_power_state().
  10117. * In particular, the TG3_FLG2_IS_NIC flag must be
  10118. * determined before calling tg3_set_power_state() so that
  10119. * we know whether or not to switch out of Vaux power.
  10120. * When the flag is set, it means that GPIO1 is used for eeprom
  10121. * write protect and also implies that it is a LOM where GPIOs
  10122. * are not used to switch power.
  10123. */
  10124. tg3_get_eeprom_hw_cfg(tp);
  10125. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10126. /* Allow reads and writes to the
  10127. * APE register and memory space.
  10128. */
  10129. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10130. PCISTATE_ALLOW_APE_SHMEM_WR;
  10131. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10132. pci_state_reg);
  10133. }
  10134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10138. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10139. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10140. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10141. * It is also used as eeprom write protect on LOMs.
  10142. */
  10143. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10144. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10145. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10146. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10147. GRC_LCLCTRL_GPIO_OUTPUT1);
  10148. /* Unused GPIO3 must be driven as output on 5752 because there
  10149. * are no pull-up resistors on unused GPIO pins.
  10150. */
  10151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10152. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10155. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10156. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10157. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10158. /* Turn off the debug UART. */
  10159. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10160. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10161. /* Keep VMain power. */
  10162. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10163. GRC_LCLCTRL_GPIO_OUTPUT0;
  10164. }
  10165. /* Force the chip into D0. */
  10166. err = tg3_set_power_state(tp, PCI_D0);
  10167. if (err) {
  10168. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10169. pci_name(tp->pdev));
  10170. return err;
  10171. }
  10172. /* Derive initial jumbo mode from MTU assigned in
  10173. * ether_setup() via the alloc_etherdev() call
  10174. */
  10175. if (tp->dev->mtu > ETH_DATA_LEN &&
  10176. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10177. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10178. /* Determine WakeOnLan speed to use. */
  10179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10180. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10181. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10182. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10183. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10184. } else {
  10185. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10186. }
  10187. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10188. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10189. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10190. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10191. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10192. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10193. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10194. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10195. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10196. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10197. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10198. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10199. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10200. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10201. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10202. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10203. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10208. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10209. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10210. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10211. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10212. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10213. } else
  10214. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10215. }
  10216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10217. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10218. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10219. if (tp->phy_otp == 0)
  10220. tp->phy_otp = TG3_OTP_DEFAULT;
  10221. }
  10222. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10223. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10224. else
  10225. tp->mi_mode = MAC_MI_MODE_BASE;
  10226. tp->coalesce_mode = 0;
  10227. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10228. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10229. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10232. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10233. err = tg3_mdio_init(tp);
  10234. if (err)
  10235. return err;
  10236. /* Initialize data/descriptor byte/word swapping. */
  10237. val = tr32(GRC_MODE);
  10238. val &= GRC_MODE_HOST_STACKUP;
  10239. tw32(GRC_MODE, val | tp->grc_mode);
  10240. tg3_switch_clocks(tp);
  10241. /* Clear this out for sanity. */
  10242. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10243. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10244. &pci_state_reg);
  10245. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10246. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10247. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10248. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10249. chiprevid == CHIPREV_ID_5701_B0 ||
  10250. chiprevid == CHIPREV_ID_5701_B2 ||
  10251. chiprevid == CHIPREV_ID_5701_B5) {
  10252. void __iomem *sram_base;
  10253. /* Write some dummy words into the SRAM status block
  10254. * area, see if it reads back correctly. If the return
  10255. * value is bad, force enable the PCIX workaround.
  10256. */
  10257. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10258. writel(0x00000000, sram_base);
  10259. writel(0x00000000, sram_base + 4);
  10260. writel(0xffffffff, sram_base + 4);
  10261. if (readl(sram_base) != 0x00000000)
  10262. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10263. }
  10264. }
  10265. udelay(50);
  10266. tg3_nvram_init(tp);
  10267. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10268. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10270. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10271. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10272. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10273. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10274. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10275. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10276. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10277. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10278. HOSTCC_MODE_CLRTICK_TXBD);
  10279. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10280. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10281. tp->misc_host_ctrl);
  10282. }
  10283. /* Preserve the APE MAC_MODE bits */
  10284. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10285. tp->mac_mode = tr32(MAC_MODE) |
  10286. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10287. else
  10288. tp->mac_mode = TG3_DEF_MAC_MODE;
  10289. /* these are limited to 10/100 only */
  10290. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10291. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10292. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10293. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10294. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10295. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10296. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10297. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10298. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10299. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10300. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10303. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10304. err = tg3_phy_probe(tp);
  10305. if (err) {
  10306. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10307. pci_name(tp->pdev), err);
  10308. /* ... but do not return immediately ... */
  10309. tg3_mdio_fini(tp);
  10310. }
  10311. tg3_read_partno(tp);
  10312. tg3_read_fw_ver(tp);
  10313. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10314. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10315. } else {
  10316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10317. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10318. else
  10319. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10320. }
  10321. /* 5700 {AX,BX} chips have a broken status block link
  10322. * change bit implementation, so we must use the
  10323. * status register in those cases.
  10324. */
  10325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10326. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10327. else
  10328. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10329. /* The led_ctrl is set during tg3_phy_probe, here we might
  10330. * have to force the link status polling mechanism based
  10331. * upon subsystem IDs.
  10332. */
  10333. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10335. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10336. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10337. TG3_FLAG_USE_LINKCHG_REG);
  10338. }
  10339. /* For all SERDES we poll the MAC status register. */
  10340. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10341. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10342. else
  10343. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10344. tp->rx_offset = NET_IP_ALIGN;
  10345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10346. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10347. tp->rx_offset = 0;
  10348. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10349. /* Increment the rx prod index on the rx std ring by at most
  10350. * 8 for these chips to workaround hw errata.
  10351. */
  10352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10355. tp->rx_std_max_post = 8;
  10356. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10357. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10358. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10359. return err;
  10360. }
  10361. #ifdef CONFIG_SPARC
  10362. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10363. {
  10364. struct net_device *dev = tp->dev;
  10365. struct pci_dev *pdev = tp->pdev;
  10366. struct device_node *dp = pci_device_to_OF_node(pdev);
  10367. const unsigned char *addr;
  10368. int len;
  10369. addr = of_get_property(dp, "local-mac-address", &len);
  10370. if (addr && len == 6) {
  10371. memcpy(dev->dev_addr, addr, 6);
  10372. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10373. return 0;
  10374. }
  10375. return -ENODEV;
  10376. }
  10377. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10378. {
  10379. struct net_device *dev = tp->dev;
  10380. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10381. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10382. return 0;
  10383. }
  10384. #endif
  10385. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10386. {
  10387. struct net_device *dev = tp->dev;
  10388. u32 hi, lo, mac_offset;
  10389. int addr_ok = 0;
  10390. #ifdef CONFIG_SPARC
  10391. if (!tg3_get_macaddr_sparc(tp))
  10392. return 0;
  10393. #endif
  10394. mac_offset = 0x7c;
  10395. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10396. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10397. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10398. mac_offset = 0xcc;
  10399. if (tg3_nvram_lock(tp))
  10400. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10401. else
  10402. tg3_nvram_unlock(tp);
  10403. }
  10404. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10405. mac_offset = 0x10;
  10406. /* First try to get it from MAC address mailbox. */
  10407. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10408. if ((hi >> 16) == 0x484b) {
  10409. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10410. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10411. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10412. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10413. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10414. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10415. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10416. /* Some old bootcode may report a 0 MAC address in SRAM */
  10417. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10418. }
  10419. if (!addr_ok) {
  10420. /* Next, try NVRAM. */
  10421. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10422. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10423. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10424. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10425. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10426. }
  10427. /* Finally just fetch it out of the MAC control regs. */
  10428. else {
  10429. hi = tr32(MAC_ADDR_0_HIGH);
  10430. lo = tr32(MAC_ADDR_0_LOW);
  10431. dev->dev_addr[5] = lo & 0xff;
  10432. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10433. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10434. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10435. dev->dev_addr[1] = hi & 0xff;
  10436. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10437. }
  10438. }
  10439. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10440. #ifdef CONFIG_SPARC
  10441. if (!tg3_get_default_macaddr_sparc(tp))
  10442. return 0;
  10443. #endif
  10444. return -EINVAL;
  10445. }
  10446. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10447. return 0;
  10448. }
  10449. #define BOUNDARY_SINGLE_CACHELINE 1
  10450. #define BOUNDARY_MULTI_CACHELINE 2
  10451. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10452. {
  10453. int cacheline_size;
  10454. u8 byte;
  10455. int goal;
  10456. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10457. if (byte == 0)
  10458. cacheline_size = 1024;
  10459. else
  10460. cacheline_size = (int) byte * 4;
  10461. /* On 5703 and later chips, the boundary bits have no
  10462. * effect.
  10463. */
  10464. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10465. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10466. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10467. goto out;
  10468. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10469. goal = BOUNDARY_MULTI_CACHELINE;
  10470. #else
  10471. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10472. goal = BOUNDARY_SINGLE_CACHELINE;
  10473. #else
  10474. goal = 0;
  10475. #endif
  10476. #endif
  10477. if (!goal)
  10478. goto out;
  10479. /* PCI controllers on most RISC systems tend to disconnect
  10480. * when a device tries to burst across a cache-line boundary.
  10481. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10482. *
  10483. * Unfortunately, for PCI-E there are only limited
  10484. * write-side controls for this, and thus for reads
  10485. * we will still get the disconnects. We'll also waste
  10486. * these PCI cycles for both read and write for chips
  10487. * other than 5700 and 5701 which do not implement the
  10488. * boundary bits.
  10489. */
  10490. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10491. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10492. switch (cacheline_size) {
  10493. case 16:
  10494. case 32:
  10495. case 64:
  10496. case 128:
  10497. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10498. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10499. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10500. } else {
  10501. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10502. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10503. }
  10504. break;
  10505. case 256:
  10506. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10507. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10508. break;
  10509. default:
  10510. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10511. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10512. break;
  10513. }
  10514. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10515. switch (cacheline_size) {
  10516. case 16:
  10517. case 32:
  10518. case 64:
  10519. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10520. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10521. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10522. break;
  10523. }
  10524. /* fallthrough */
  10525. case 128:
  10526. default:
  10527. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10528. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10529. break;
  10530. }
  10531. } else {
  10532. switch (cacheline_size) {
  10533. case 16:
  10534. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10535. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10536. DMA_RWCTRL_WRITE_BNDRY_16);
  10537. break;
  10538. }
  10539. /* fallthrough */
  10540. case 32:
  10541. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10542. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10543. DMA_RWCTRL_WRITE_BNDRY_32);
  10544. break;
  10545. }
  10546. /* fallthrough */
  10547. case 64:
  10548. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10549. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10550. DMA_RWCTRL_WRITE_BNDRY_64);
  10551. break;
  10552. }
  10553. /* fallthrough */
  10554. case 128:
  10555. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10556. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10557. DMA_RWCTRL_WRITE_BNDRY_128);
  10558. break;
  10559. }
  10560. /* fallthrough */
  10561. case 256:
  10562. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10563. DMA_RWCTRL_WRITE_BNDRY_256);
  10564. break;
  10565. case 512:
  10566. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10567. DMA_RWCTRL_WRITE_BNDRY_512);
  10568. break;
  10569. case 1024:
  10570. default:
  10571. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10572. DMA_RWCTRL_WRITE_BNDRY_1024);
  10573. break;
  10574. }
  10575. }
  10576. out:
  10577. return val;
  10578. }
  10579. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10580. {
  10581. struct tg3_internal_buffer_desc test_desc;
  10582. u32 sram_dma_descs;
  10583. int i, ret;
  10584. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10585. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10586. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10587. tw32(RDMAC_STATUS, 0);
  10588. tw32(WDMAC_STATUS, 0);
  10589. tw32(BUFMGR_MODE, 0);
  10590. tw32(FTQ_RESET, 0);
  10591. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10592. test_desc.addr_lo = buf_dma & 0xffffffff;
  10593. test_desc.nic_mbuf = 0x00002100;
  10594. test_desc.len = size;
  10595. /*
  10596. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10597. * the *second* time the tg3 driver was getting loaded after an
  10598. * initial scan.
  10599. *
  10600. * Broadcom tells me:
  10601. * ...the DMA engine is connected to the GRC block and a DMA
  10602. * reset may affect the GRC block in some unpredictable way...
  10603. * The behavior of resets to individual blocks has not been tested.
  10604. *
  10605. * Broadcom noted the GRC reset will also reset all sub-components.
  10606. */
  10607. if (to_device) {
  10608. test_desc.cqid_sqid = (13 << 8) | 2;
  10609. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10610. udelay(40);
  10611. } else {
  10612. test_desc.cqid_sqid = (16 << 8) | 7;
  10613. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10614. udelay(40);
  10615. }
  10616. test_desc.flags = 0x00000005;
  10617. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10618. u32 val;
  10619. val = *(((u32 *)&test_desc) + i);
  10620. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10621. sram_dma_descs + (i * sizeof(u32)));
  10622. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10623. }
  10624. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10625. if (to_device) {
  10626. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10627. } else {
  10628. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10629. }
  10630. ret = -ENODEV;
  10631. for (i = 0; i < 40; i++) {
  10632. u32 val;
  10633. if (to_device)
  10634. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10635. else
  10636. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10637. if ((val & 0xffff) == sram_dma_descs) {
  10638. ret = 0;
  10639. break;
  10640. }
  10641. udelay(100);
  10642. }
  10643. return ret;
  10644. }
  10645. #define TEST_BUFFER_SIZE 0x2000
  10646. static int __devinit tg3_test_dma(struct tg3 *tp)
  10647. {
  10648. dma_addr_t buf_dma;
  10649. u32 *buf, saved_dma_rwctrl;
  10650. int ret;
  10651. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10652. if (!buf) {
  10653. ret = -ENOMEM;
  10654. goto out_nofree;
  10655. }
  10656. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10657. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10658. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10659. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10660. /* DMA read watermark not used on PCIE */
  10661. tp->dma_rwctrl |= 0x00180000;
  10662. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10665. tp->dma_rwctrl |= 0x003f0000;
  10666. else
  10667. tp->dma_rwctrl |= 0x003f000f;
  10668. } else {
  10669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10671. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10672. u32 read_water = 0x7;
  10673. /* If the 5704 is behind the EPB bridge, we can
  10674. * do the less restrictive ONE_DMA workaround for
  10675. * better performance.
  10676. */
  10677. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10679. tp->dma_rwctrl |= 0x8000;
  10680. else if (ccval == 0x6 || ccval == 0x7)
  10681. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10683. read_water = 4;
  10684. /* Set bit 23 to enable PCIX hw bug fix */
  10685. tp->dma_rwctrl |=
  10686. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10687. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10688. (1 << 23);
  10689. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10690. /* 5780 always in PCIX mode */
  10691. tp->dma_rwctrl |= 0x00144000;
  10692. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10693. /* 5714 always in PCIX mode */
  10694. tp->dma_rwctrl |= 0x00148000;
  10695. } else {
  10696. tp->dma_rwctrl |= 0x001b000f;
  10697. }
  10698. }
  10699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10701. tp->dma_rwctrl &= 0xfffffff0;
  10702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10704. /* Remove this if it causes problems for some boards. */
  10705. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10706. /* On 5700/5701 chips, we need to set this bit.
  10707. * Otherwise the chip will issue cacheline transactions
  10708. * to streamable DMA memory with not all the byte
  10709. * enables turned on. This is an error on several
  10710. * RISC PCI controllers, in particular sparc64.
  10711. *
  10712. * On 5703/5704 chips, this bit has been reassigned
  10713. * a different meaning. In particular, it is used
  10714. * on those chips to enable a PCI-X workaround.
  10715. */
  10716. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10717. }
  10718. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10719. #if 0
  10720. /* Unneeded, already done by tg3_get_invariants. */
  10721. tg3_switch_clocks(tp);
  10722. #endif
  10723. ret = 0;
  10724. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10725. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10726. goto out;
  10727. /* It is best to perform DMA test with maximum write burst size
  10728. * to expose the 5700/5701 write DMA bug.
  10729. */
  10730. saved_dma_rwctrl = tp->dma_rwctrl;
  10731. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10732. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10733. while (1) {
  10734. u32 *p = buf, i;
  10735. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10736. p[i] = i;
  10737. /* Send the buffer to the chip. */
  10738. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10739. if (ret) {
  10740. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10741. break;
  10742. }
  10743. #if 0
  10744. /* validate data reached card RAM correctly. */
  10745. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10746. u32 val;
  10747. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10748. if (le32_to_cpu(val) != p[i]) {
  10749. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10750. /* ret = -ENODEV here? */
  10751. }
  10752. p[i] = 0;
  10753. }
  10754. #endif
  10755. /* Now read it back. */
  10756. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10757. if (ret) {
  10758. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10759. break;
  10760. }
  10761. /* Verify it. */
  10762. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10763. if (p[i] == i)
  10764. continue;
  10765. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10766. DMA_RWCTRL_WRITE_BNDRY_16) {
  10767. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10768. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10769. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10770. break;
  10771. } else {
  10772. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10773. ret = -ENODEV;
  10774. goto out;
  10775. }
  10776. }
  10777. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10778. /* Success. */
  10779. ret = 0;
  10780. break;
  10781. }
  10782. }
  10783. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10784. DMA_RWCTRL_WRITE_BNDRY_16) {
  10785. static struct pci_device_id dma_wait_state_chipsets[] = {
  10786. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10787. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10788. { },
  10789. };
  10790. /* DMA test passed without adjusting DMA boundary,
  10791. * now look for chipsets that are known to expose the
  10792. * DMA bug without failing the test.
  10793. */
  10794. if (pci_dev_present(dma_wait_state_chipsets)) {
  10795. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10796. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10797. }
  10798. else
  10799. /* Safe to use the calculated DMA boundary. */
  10800. tp->dma_rwctrl = saved_dma_rwctrl;
  10801. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10802. }
  10803. out:
  10804. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10805. out_nofree:
  10806. return ret;
  10807. }
  10808. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10809. {
  10810. tp->link_config.advertising =
  10811. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10812. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10813. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10814. ADVERTISED_Autoneg | ADVERTISED_MII);
  10815. tp->link_config.speed = SPEED_INVALID;
  10816. tp->link_config.duplex = DUPLEX_INVALID;
  10817. tp->link_config.autoneg = AUTONEG_ENABLE;
  10818. tp->link_config.active_speed = SPEED_INVALID;
  10819. tp->link_config.active_duplex = DUPLEX_INVALID;
  10820. tp->link_config.phy_is_low_power = 0;
  10821. tp->link_config.orig_speed = SPEED_INVALID;
  10822. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10823. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10824. }
  10825. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10826. {
  10827. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10828. tp->bufmgr_config.mbuf_read_dma_low_water =
  10829. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10830. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10831. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10832. tp->bufmgr_config.mbuf_high_water =
  10833. DEFAULT_MB_HIGH_WATER_5705;
  10834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10835. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10836. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10837. tp->bufmgr_config.mbuf_high_water =
  10838. DEFAULT_MB_HIGH_WATER_5906;
  10839. }
  10840. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10841. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10842. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10843. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10844. tp->bufmgr_config.mbuf_high_water_jumbo =
  10845. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10846. } else {
  10847. tp->bufmgr_config.mbuf_read_dma_low_water =
  10848. DEFAULT_MB_RDMA_LOW_WATER;
  10849. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10850. DEFAULT_MB_MACRX_LOW_WATER;
  10851. tp->bufmgr_config.mbuf_high_water =
  10852. DEFAULT_MB_HIGH_WATER;
  10853. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10854. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10855. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10856. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10857. tp->bufmgr_config.mbuf_high_water_jumbo =
  10858. DEFAULT_MB_HIGH_WATER_JUMBO;
  10859. }
  10860. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10861. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10862. }
  10863. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10864. {
  10865. switch (tp->phy_id & PHY_ID_MASK) {
  10866. case PHY_ID_BCM5400: return "5400";
  10867. case PHY_ID_BCM5401: return "5401";
  10868. case PHY_ID_BCM5411: return "5411";
  10869. case PHY_ID_BCM5701: return "5701";
  10870. case PHY_ID_BCM5703: return "5703";
  10871. case PHY_ID_BCM5704: return "5704";
  10872. case PHY_ID_BCM5705: return "5705";
  10873. case PHY_ID_BCM5750: return "5750";
  10874. case PHY_ID_BCM5752: return "5752";
  10875. case PHY_ID_BCM5714: return "5714";
  10876. case PHY_ID_BCM5780: return "5780";
  10877. case PHY_ID_BCM5755: return "5755";
  10878. case PHY_ID_BCM5787: return "5787";
  10879. case PHY_ID_BCM5784: return "5784";
  10880. case PHY_ID_BCM5756: return "5722/5756";
  10881. case PHY_ID_BCM5906: return "5906";
  10882. case PHY_ID_BCM5761: return "5761";
  10883. case PHY_ID_BCM8002: return "8002/serdes";
  10884. case 0: return "serdes";
  10885. default: return "unknown";
  10886. }
  10887. }
  10888. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10889. {
  10890. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10891. strcpy(str, "PCI Express");
  10892. return str;
  10893. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10894. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10895. strcpy(str, "PCIX:");
  10896. if ((clock_ctrl == 7) ||
  10897. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10898. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10899. strcat(str, "133MHz");
  10900. else if (clock_ctrl == 0)
  10901. strcat(str, "33MHz");
  10902. else if (clock_ctrl == 2)
  10903. strcat(str, "50MHz");
  10904. else if (clock_ctrl == 4)
  10905. strcat(str, "66MHz");
  10906. else if (clock_ctrl == 6)
  10907. strcat(str, "100MHz");
  10908. } else {
  10909. strcpy(str, "PCI:");
  10910. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10911. strcat(str, "66MHz");
  10912. else
  10913. strcat(str, "33MHz");
  10914. }
  10915. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10916. strcat(str, ":32-bit");
  10917. else
  10918. strcat(str, ":64-bit");
  10919. return str;
  10920. }
  10921. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10922. {
  10923. struct pci_dev *peer;
  10924. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10925. for (func = 0; func < 8; func++) {
  10926. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10927. if (peer && peer != tp->pdev)
  10928. break;
  10929. pci_dev_put(peer);
  10930. }
  10931. /* 5704 can be configured in single-port mode, set peer to
  10932. * tp->pdev in that case.
  10933. */
  10934. if (!peer) {
  10935. peer = tp->pdev;
  10936. return peer;
  10937. }
  10938. /*
  10939. * We don't need to keep the refcount elevated; there's no way
  10940. * to remove one half of this device without removing the other
  10941. */
  10942. pci_dev_put(peer);
  10943. return peer;
  10944. }
  10945. static void __devinit tg3_init_coal(struct tg3 *tp)
  10946. {
  10947. struct ethtool_coalesce *ec = &tp->coal;
  10948. memset(ec, 0, sizeof(*ec));
  10949. ec->cmd = ETHTOOL_GCOALESCE;
  10950. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10951. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10952. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10953. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10954. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10955. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10956. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10957. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10958. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10959. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10960. HOSTCC_MODE_CLRTICK_TXBD)) {
  10961. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10962. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10963. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10964. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10965. }
  10966. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10967. ec->rx_coalesce_usecs_irq = 0;
  10968. ec->tx_coalesce_usecs_irq = 0;
  10969. ec->stats_block_coalesce_usecs = 0;
  10970. }
  10971. }
  10972. static const struct net_device_ops tg3_netdev_ops = {
  10973. .ndo_open = tg3_open,
  10974. .ndo_stop = tg3_close,
  10975. .ndo_start_xmit = tg3_start_xmit,
  10976. .ndo_get_stats = tg3_get_stats,
  10977. .ndo_validate_addr = eth_validate_addr,
  10978. .ndo_set_multicast_list = tg3_set_rx_mode,
  10979. .ndo_set_mac_address = tg3_set_mac_addr,
  10980. .ndo_do_ioctl = tg3_ioctl,
  10981. .ndo_tx_timeout = tg3_tx_timeout,
  10982. .ndo_change_mtu = tg3_change_mtu,
  10983. #if TG3_VLAN_TAG_USED
  10984. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  10985. #endif
  10986. #ifdef CONFIG_NET_POLL_CONTROLLER
  10987. .ndo_poll_controller = tg3_poll_controller,
  10988. #endif
  10989. };
  10990. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  10991. .ndo_open = tg3_open,
  10992. .ndo_stop = tg3_close,
  10993. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  10994. .ndo_get_stats = tg3_get_stats,
  10995. .ndo_validate_addr = eth_validate_addr,
  10996. .ndo_set_multicast_list = tg3_set_rx_mode,
  10997. .ndo_set_mac_address = tg3_set_mac_addr,
  10998. .ndo_do_ioctl = tg3_ioctl,
  10999. .ndo_tx_timeout = tg3_tx_timeout,
  11000. .ndo_change_mtu = tg3_change_mtu,
  11001. #if TG3_VLAN_TAG_USED
  11002. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11003. #endif
  11004. #ifdef CONFIG_NET_POLL_CONTROLLER
  11005. .ndo_poll_controller = tg3_poll_controller,
  11006. #endif
  11007. };
  11008. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11009. const struct pci_device_id *ent)
  11010. {
  11011. static int tg3_version_printed = 0;
  11012. struct net_device *dev;
  11013. struct tg3 *tp;
  11014. int err, pm_cap;
  11015. char str[40];
  11016. u64 dma_mask, persist_dma_mask;
  11017. if (tg3_version_printed++ == 0)
  11018. printk(KERN_INFO "%s", version);
  11019. err = pci_enable_device(pdev);
  11020. if (err) {
  11021. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11022. "aborting.\n");
  11023. return err;
  11024. }
  11025. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11026. if (err) {
  11027. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11028. "aborting.\n");
  11029. goto err_out_disable_pdev;
  11030. }
  11031. pci_set_master(pdev);
  11032. /* Find power-management capability. */
  11033. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11034. if (pm_cap == 0) {
  11035. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11036. "aborting.\n");
  11037. err = -EIO;
  11038. goto err_out_free_res;
  11039. }
  11040. dev = alloc_etherdev(sizeof(*tp));
  11041. if (!dev) {
  11042. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11043. err = -ENOMEM;
  11044. goto err_out_free_res;
  11045. }
  11046. SET_NETDEV_DEV(dev, &pdev->dev);
  11047. #if TG3_VLAN_TAG_USED
  11048. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11049. #endif
  11050. tp = netdev_priv(dev);
  11051. tp->pdev = pdev;
  11052. tp->dev = dev;
  11053. tp->pm_cap = pm_cap;
  11054. tp->rx_mode = TG3_DEF_RX_MODE;
  11055. tp->tx_mode = TG3_DEF_TX_MODE;
  11056. if (tg3_debug > 0)
  11057. tp->msg_enable = tg3_debug;
  11058. else
  11059. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11060. /* The word/byte swap controls here control register access byte
  11061. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11062. * setting below.
  11063. */
  11064. tp->misc_host_ctrl =
  11065. MISC_HOST_CTRL_MASK_PCI_INT |
  11066. MISC_HOST_CTRL_WORD_SWAP |
  11067. MISC_HOST_CTRL_INDIR_ACCESS |
  11068. MISC_HOST_CTRL_PCISTATE_RW;
  11069. /* The NONFRM (non-frame) byte/word swap controls take effect
  11070. * on descriptor entries, anything which isn't packet data.
  11071. *
  11072. * The StrongARM chips on the board (one for tx, one for rx)
  11073. * are running in big-endian mode.
  11074. */
  11075. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11076. GRC_MODE_WSWAP_NONFRM_DATA);
  11077. #ifdef __BIG_ENDIAN
  11078. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11079. #endif
  11080. spin_lock_init(&tp->lock);
  11081. spin_lock_init(&tp->indirect_lock);
  11082. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11083. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11084. if (!tp->regs) {
  11085. printk(KERN_ERR PFX "Cannot map device registers, "
  11086. "aborting.\n");
  11087. err = -ENOMEM;
  11088. goto err_out_free_dev;
  11089. }
  11090. tg3_init_link_config(tp);
  11091. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11092. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11093. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11094. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11095. dev->ethtool_ops = &tg3_ethtool_ops;
  11096. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11097. dev->irq = pdev->irq;
  11098. err = tg3_get_invariants(tp);
  11099. if (err) {
  11100. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11101. "aborting.\n");
  11102. goto err_out_iounmap;
  11103. }
  11104. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11106. dev->netdev_ops = &tg3_netdev_ops;
  11107. else
  11108. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11109. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11110. * device behind the EPB cannot support DMA addresses > 40-bit.
  11111. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11112. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11113. * do DMA address check in tg3_start_xmit().
  11114. */
  11115. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11116. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11117. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11118. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11119. #ifdef CONFIG_HIGHMEM
  11120. dma_mask = DMA_BIT_MASK(64);
  11121. #endif
  11122. } else
  11123. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11124. /* Configure DMA attributes. */
  11125. if (dma_mask > DMA_BIT_MASK(32)) {
  11126. err = pci_set_dma_mask(pdev, dma_mask);
  11127. if (!err) {
  11128. dev->features |= NETIF_F_HIGHDMA;
  11129. err = pci_set_consistent_dma_mask(pdev,
  11130. persist_dma_mask);
  11131. if (err < 0) {
  11132. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11133. "DMA for consistent allocations\n");
  11134. goto err_out_iounmap;
  11135. }
  11136. }
  11137. }
  11138. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11139. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11140. if (err) {
  11141. printk(KERN_ERR PFX "No usable DMA configuration, "
  11142. "aborting.\n");
  11143. goto err_out_iounmap;
  11144. }
  11145. }
  11146. tg3_init_bufmgr_config(tp);
  11147. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11148. tp->fw_needed = FIRMWARE_TG3;
  11149. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11150. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11151. }
  11152. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11154. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11156. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11157. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11158. } else {
  11159. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11161. tp->fw_needed = FIRMWARE_TG3TSO5;
  11162. else
  11163. tp->fw_needed = FIRMWARE_TG3TSO;
  11164. }
  11165. /* TSO is on by default on chips that support hardware TSO.
  11166. * Firmware TSO on older chips gives lower performance, so it
  11167. * is off by default, but can be enabled using ethtool.
  11168. */
  11169. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11170. if (dev->features & NETIF_F_IP_CSUM)
  11171. dev->features |= NETIF_F_TSO;
  11172. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11173. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11174. dev->features |= NETIF_F_TSO6;
  11175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11176. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11177. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11180. dev->features |= NETIF_F_TSO_ECN;
  11181. }
  11182. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11183. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11184. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11185. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11186. tp->rx_pending = 63;
  11187. }
  11188. err = tg3_get_device_address(tp);
  11189. if (err) {
  11190. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11191. "aborting.\n");
  11192. goto err_out_fw;
  11193. }
  11194. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11195. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11196. if (!tp->aperegs) {
  11197. printk(KERN_ERR PFX "Cannot map APE registers, "
  11198. "aborting.\n");
  11199. err = -ENOMEM;
  11200. goto err_out_fw;
  11201. }
  11202. tg3_ape_lock_init(tp);
  11203. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11204. tg3_read_dash_ver(tp);
  11205. }
  11206. /*
  11207. * Reset chip in case UNDI or EFI driver did not shutdown
  11208. * DMA self test will enable WDMAC and we'll see (spurious)
  11209. * pending DMA on the PCI bus at that point.
  11210. */
  11211. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11212. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11213. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11214. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11215. }
  11216. err = tg3_test_dma(tp);
  11217. if (err) {
  11218. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11219. goto err_out_apeunmap;
  11220. }
  11221. /* flow control autonegotiation is default behavior */
  11222. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11223. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11224. tg3_init_coal(tp);
  11225. pci_set_drvdata(pdev, dev);
  11226. err = register_netdev(dev);
  11227. if (err) {
  11228. printk(KERN_ERR PFX "Cannot register net device, "
  11229. "aborting.\n");
  11230. goto err_out_apeunmap;
  11231. }
  11232. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11233. dev->name,
  11234. tp->board_part_number,
  11235. tp->pci_chip_rev_id,
  11236. tg3_bus_string(tp, str),
  11237. dev->dev_addr);
  11238. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11239. printk(KERN_INFO
  11240. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11241. tp->dev->name,
  11242. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11243. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11244. else
  11245. printk(KERN_INFO
  11246. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11247. tp->dev->name, tg3_phy_string(tp),
  11248. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11249. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11250. "10/100/1000Base-T")),
  11251. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11252. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11253. dev->name,
  11254. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11255. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11256. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11257. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11258. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11259. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11260. dev->name, tp->dma_rwctrl,
  11261. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11262. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11263. return 0;
  11264. err_out_apeunmap:
  11265. if (tp->aperegs) {
  11266. iounmap(tp->aperegs);
  11267. tp->aperegs = NULL;
  11268. }
  11269. err_out_fw:
  11270. if (tp->fw)
  11271. release_firmware(tp->fw);
  11272. err_out_iounmap:
  11273. if (tp->regs) {
  11274. iounmap(tp->regs);
  11275. tp->regs = NULL;
  11276. }
  11277. err_out_free_dev:
  11278. free_netdev(dev);
  11279. err_out_free_res:
  11280. pci_release_regions(pdev);
  11281. err_out_disable_pdev:
  11282. pci_disable_device(pdev);
  11283. pci_set_drvdata(pdev, NULL);
  11284. return err;
  11285. }
  11286. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11287. {
  11288. struct net_device *dev = pci_get_drvdata(pdev);
  11289. if (dev) {
  11290. struct tg3 *tp = netdev_priv(dev);
  11291. if (tp->fw)
  11292. release_firmware(tp->fw);
  11293. flush_scheduled_work();
  11294. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11295. tg3_phy_fini(tp);
  11296. tg3_mdio_fini(tp);
  11297. }
  11298. unregister_netdev(dev);
  11299. if (tp->aperegs) {
  11300. iounmap(tp->aperegs);
  11301. tp->aperegs = NULL;
  11302. }
  11303. if (tp->regs) {
  11304. iounmap(tp->regs);
  11305. tp->regs = NULL;
  11306. }
  11307. free_netdev(dev);
  11308. pci_release_regions(pdev);
  11309. pci_disable_device(pdev);
  11310. pci_set_drvdata(pdev, NULL);
  11311. }
  11312. }
  11313. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11314. {
  11315. struct net_device *dev = pci_get_drvdata(pdev);
  11316. struct tg3 *tp = netdev_priv(dev);
  11317. pci_power_t target_state;
  11318. int err;
  11319. /* PCI register 4 needs to be saved whether netif_running() or not.
  11320. * MSI address and data need to be saved if using MSI and
  11321. * netif_running().
  11322. */
  11323. pci_save_state(pdev);
  11324. if (!netif_running(dev))
  11325. return 0;
  11326. flush_scheduled_work();
  11327. tg3_phy_stop(tp);
  11328. tg3_netif_stop(tp);
  11329. del_timer_sync(&tp->timer);
  11330. tg3_full_lock(tp, 1);
  11331. tg3_disable_ints(tp);
  11332. tg3_full_unlock(tp);
  11333. netif_device_detach(dev);
  11334. tg3_full_lock(tp, 0);
  11335. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11336. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11337. tg3_full_unlock(tp);
  11338. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11339. err = tg3_set_power_state(tp, target_state);
  11340. if (err) {
  11341. int err2;
  11342. tg3_full_lock(tp, 0);
  11343. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11344. err2 = tg3_restart_hw(tp, 1);
  11345. if (err2)
  11346. goto out;
  11347. tp->timer.expires = jiffies + tp->timer_offset;
  11348. add_timer(&tp->timer);
  11349. netif_device_attach(dev);
  11350. tg3_netif_start(tp);
  11351. out:
  11352. tg3_full_unlock(tp);
  11353. if (!err2)
  11354. tg3_phy_start(tp);
  11355. }
  11356. return err;
  11357. }
  11358. static int tg3_resume(struct pci_dev *pdev)
  11359. {
  11360. struct net_device *dev = pci_get_drvdata(pdev);
  11361. struct tg3 *tp = netdev_priv(dev);
  11362. int err;
  11363. pci_restore_state(tp->pdev);
  11364. if (!netif_running(dev))
  11365. return 0;
  11366. err = tg3_set_power_state(tp, PCI_D0);
  11367. if (err)
  11368. return err;
  11369. netif_device_attach(dev);
  11370. tg3_full_lock(tp, 0);
  11371. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11372. err = tg3_restart_hw(tp, 1);
  11373. if (err)
  11374. goto out;
  11375. tp->timer.expires = jiffies + tp->timer_offset;
  11376. add_timer(&tp->timer);
  11377. tg3_netif_start(tp);
  11378. out:
  11379. tg3_full_unlock(tp);
  11380. if (!err)
  11381. tg3_phy_start(tp);
  11382. return err;
  11383. }
  11384. static struct pci_driver tg3_driver = {
  11385. .name = DRV_MODULE_NAME,
  11386. .id_table = tg3_pci_tbl,
  11387. .probe = tg3_init_one,
  11388. .remove = __devexit_p(tg3_remove_one),
  11389. .suspend = tg3_suspend,
  11390. .resume = tg3_resume
  11391. };
  11392. static int __init tg3_init(void)
  11393. {
  11394. return pci_register_driver(&tg3_driver);
  11395. }
  11396. static void __exit tg3_cleanup(void)
  11397. {
  11398. pci_unregister_driver(&tg3_driver);
  11399. }
  11400. module_init(tg3_init);
  11401. module_exit(tg3_cleanup);