setup_64.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/screen_info.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/initrd.h>
  21. #include <linux/highmem.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/module.h>
  24. #include <asm/processor.h>
  25. #include <linux/console.h>
  26. #include <linux/seq_file.h>
  27. #include <linux/crash_dump.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/pci.h>
  30. #include <asm/pci-direct.h>
  31. #include <linux/efi.h>
  32. #include <linux/acpi.h>
  33. #include <linux/kallsyms.h>
  34. #include <linux/edd.h>
  35. #include <linux/iscsi_ibft.h>
  36. #include <linux/mmzone.h>
  37. #include <linux/kexec.h>
  38. #include <linux/cpufreq.h>
  39. #include <linux/dmi.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/ctype.h>
  42. #include <linux/sort.h>
  43. #include <linux/uaccess.h>
  44. #include <linux/init_ohci1394_dma.h>
  45. #include <linux/kvm_para.h>
  46. #include <asm/mtrr.h>
  47. #include <asm/uaccess.h>
  48. #include <asm/system.h>
  49. #include <asm/vsyscall.h>
  50. #include <asm/io.h>
  51. #include <asm/smp.h>
  52. #include <asm/msr.h>
  53. #include <asm/desc.h>
  54. #include <video/edid.h>
  55. #include <asm/e820.h>
  56. #include <asm/dma.h>
  57. #include <asm/gart.h>
  58. #include <asm/mpspec.h>
  59. #include <asm/mmu_context.h>
  60. #include <asm/proto.h>
  61. #include <asm/setup.h>
  62. #include <asm/numa.h>
  63. #include <asm/sections.h>
  64. #include <asm/dmi.h>
  65. #include <asm/cacheflush.h>
  66. #include <asm/mce.h>
  67. #include <asm/ds.h>
  68. #include <asm/topology.h>
  69. #include <asm/trampoline.h>
  70. #include <asm/pat.h>
  71. #include <mach_apic.h>
  72. #ifdef CONFIG_PARAVIRT
  73. #include <asm/paravirt.h>
  74. #else
  75. #define ARCH_SETUP
  76. #endif
  77. /*
  78. * Machine setup..
  79. */
  80. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  81. EXPORT_SYMBOL(boot_cpu_data);
  82. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  83. unsigned long mmu_cr4_features;
  84. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  85. int bootloader_type;
  86. unsigned long saved_video_mode;
  87. int force_mwait __cpuinitdata;
  88. /*
  89. * Early DMI memory
  90. */
  91. int dmi_alloc_index;
  92. char dmi_alloc_data[DMI_MAX_DATA];
  93. /*
  94. * Setup options
  95. */
  96. struct screen_info screen_info;
  97. EXPORT_SYMBOL(screen_info);
  98. struct sys_desc_table_struct {
  99. unsigned short length;
  100. unsigned char table[0];
  101. };
  102. struct edid_info edid_info;
  103. EXPORT_SYMBOL_GPL(edid_info);
  104. extern int root_mountflags;
  105. char __initdata command_line[COMMAND_LINE_SIZE];
  106. static struct resource standard_io_resources[] = {
  107. { .name = "dma1", .start = 0x00, .end = 0x1f,
  108. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  109. { .name = "pic1", .start = 0x20, .end = 0x21,
  110. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  111. { .name = "timer0", .start = 0x40, .end = 0x43,
  112. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  113. { .name = "timer1", .start = 0x50, .end = 0x53,
  114. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  115. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  116. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  117. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  118. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  119. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  120. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  121. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  122. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  123. { .name = "fpu", .start = 0xf0, .end = 0xff,
  124. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  125. };
  126. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  127. static struct resource data_resource = {
  128. .name = "Kernel data",
  129. .start = 0,
  130. .end = 0,
  131. .flags = IORESOURCE_RAM,
  132. };
  133. static struct resource code_resource = {
  134. .name = "Kernel code",
  135. .start = 0,
  136. .end = 0,
  137. .flags = IORESOURCE_RAM,
  138. };
  139. static struct resource bss_resource = {
  140. .name = "Kernel bss",
  141. .start = 0,
  142. .end = 0,
  143. .flags = IORESOURCE_RAM,
  144. };
  145. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
  146. #ifdef CONFIG_PROC_VMCORE
  147. /* elfcorehdr= specifies the location of elf core header
  148. * stored by the crashed kernel. This option will be passed
  149. * by kexec loader to the capture kernel.
  150. */
  151. static int __init setup_elfcorehdr(char *arg)
  152. {
  153. char *end;
  154. if (!arg)
  155. return -EINVAL;
  156. elfcorehdr_addr = memparse(arg, &end);
  157. return end > arg ? 0 : -EINVAL;
  158. }
  159. early_param("elfcorehdr", setup_elfcorehdr);
  160. #endif
  161. #ifndef CONFIG_NUMA
  162. static void __init
  163. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  164. {
  165. unsigned long bootmap_size, bootmap;
  166. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  167. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size,
  168. PAGE_SIZE);
  169. if (bootmap == -1L)
  170. panic("Cannot find bootmem map of size %ld\n", bootmap_size);
  171. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  172. e820_register_active_regions(0, start_pfn, end_pfn);
  173. free_bootmem_with_active_regions(0, end_pfn);
  174. early_res_to_bootmem(0, end_pfn<<PAGE_SHIFT);
  175. reserve_bootmem(bootmap, bootmap_size, BOOTMEM_DEFAULT);
  176. }
  177. #endif
  178. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  179. struct edd edd;
  180. #ifdef CONFIG_EDD_MODULE
  181. EXPORT_SYMBOL(edd);
  182. #endif
  183. /**
  184. * copy_edd() - Copy the BIOS EDD information
  185. * from boot_params into a safe place.
  186. *
  187. */
  188. static inline void copy_edd(void)
  189. {
  190. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  191. sizeof(edd.mbr_signature));
  192. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  193. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  194. edd.edd_info_nr = boot_params.eddbuf_entries;
  195. }
  196. #else
  197. static inline void copy_edd(void)
  198. {
  199. }
  200. #endif
  201. #ifdef CONFIG_KEXEC
  202. static void __init reserve_crashkernel(void)
  203. {
  204. unsigned long long total_mem;
  205. unsigned long long crash_size, crash_base;
  206. int ret;
  207. total_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  208. ret = parse_crashkernel(boot_command_line, total_mem,
  209. &crash_size, &crash_base);
  210. if (ret == 0 && crash_size) {
  211. if (crash_base <= 0) {
  212. printk(KERN_INFO "crashkernel reservation failed - "
  213. "you have to specify a base address\n");
  214. return;
  215. }
  216. if (reserve_bootmem(crash_base, crash_size,
  217. BOOTMEM_EXCLUSIVE) < 0) {
  218. printk(KERN_INFO "crashkernel reservation failed - "
  219. "memory is in use\n");
  220. return;
  221. }
  222. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  223. "for crashkernel (System RAM: %ldMB)\n",
  224. (unsigned long)(crash_size >> 20),
  225. (unsigned long)(crash_base >> 20),
  226. (unsigned long)(total_mem >> 20));
  227. crashk_res.start = crash_base;
  228. crashk_res.end = crash_base + crash_size - 1;
  229. insert_resource(&iomem_resource, &crashk_res);
  230. }
  231. }
  232. #else
  233. static inline void __init reserve_crashkernel(void)
  234. {}
  235. #endif
  236. /* Overridden in paravirt.c if CONFIG_PARAVIRT */
  237. void __attribute__((weak)) __init memory_setup(void)
  238. {
  239. machine_specific_memory_setup();
  240. }
  241. static void __init parse_setup_data(void)
  242. {
  243. struct setup_data *data;
  244. unsigned long pa_data;
  245. if (boot_params.hdr.version < 0x0209)
  246. return;
  247. pa_data = boot_params.hdr.setup_data;
  248. while (pa_data) {
  249. data = early_ioremap(pa_data, PAGE_SIZE);
  250. switch (data->type) {
  251. default:
  252. break;
  253. }
  254. #ifndef CONFIG_DEBUG_BOOT_PARAMS
  255. free_early(pa_data, pa_data+sizeof(*data)+data->len);
  256. #endif
  257. pa_data = data->next;
  258. early_iounmap(data, PAGE_SIZE);
  259. }
  260. }
  261. #ifdef CONFIG_PCI_MMCONFIG
  262. extern void __cpuinit fam10h_check_enable_mmcfg(void);
  263. extern void __init check_enable_amd_mmconf_dmi(void);
  264. #else
  265. void __cpuinit fam10h_check_enable_mmcfg(void)
  266. {
  267. }
  268. void __init check_enable_amd_mmconf_dmi(void)
  269. {
  270. }
  271. #endif
  272. /*
  273. * setup_arch - architecture-specific boot-time initializations
  274. *
  275. * Note: On x86_64, fixmaps are ready for use even before this is called.
  276. */
  277. void __init setup_arch(char **cmdline_p)
  278. {
  279. unsigned i;
  280. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  281. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  282. screen_info = boot_params.screen_info;
  283. edid_info = boot_params.edid_info;
  284. saved_video_mode = boot_params.hdr.vid_mode;
  285. bootloader_type = boot_params.hdr.type_of_loader;
  286. #ifdef CONFIG_BLK_DEV_RAM
  287. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  288. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  289. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  290. #endif
  291. #ifdef CONFIG_EFI
  292. if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
  293. "EL64", 4))
  294. efi_enabled = 1;
  295. #endif
  296. ARCH_SETUP
  297. memory_setup();
  298. copy_edd();
  299. if (!boot_params.hdr.root_flags)
  300. root_mountflags &= ~MS_RDONLY;
  301. init_mm.start_code = (unsigned long) &_text;
  302. init_mm.end_code = (unsigned long) &_etext;
  303. init_mm.end_data = (unsigned long) &_edata;
  304. init_mm.brk = (unsigned long) &_end;
  305. code_resource.start = virt_to_phys(&_text);
  306. code_resource.end = virt_to_phys(&_etext)-1;
  307. data_resource.start = virt_to_phys(&_etext);
  308. data_resource.end = virt_to_phys(&_edata)-1;
  309. bss_resource.start = virt_to_phys(&__bss_start);
  310. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  311. early_identify_cpu(&boot_cpu_data);
  312. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  313. *cmdline_p = command_line;
  314. parse_setup_data();
  315. parse_early_param();
  316. #ifdef CONFIG_PROVIDE_OHCI1394_DMA_INIT
  317. if (init_ohci1394_dma_early)
  318. init_ohci1394_dma_on_all_controllers();
  319. #endif
  320. finish_e820_parsing();
  321. /* after parse_early_param, so could debug it */
  322. insert_resource(&iomem_resource, &code_resource);
  323. insert_resource(&iomem_resource, &data_resource);
  324. insert_resource(&iomem_resource, &bss_resource);
  325. early_gart_iommu_check();
  326. e820_register_active_regions(0, 0, -1UL);
  327. /*
  328. * partially used pages are not usable - thus
  329. * we are rounding upwards:
  330. */
  331. end_pfn = e820_end_of_ram();
  332. /* update e820 for memory not covered by WB MTRRs */
  333. mtrr_bp_init();
  334. if (mtrr_trim_uncached_memory(end_pfn)) {
  335. e820_register_active_regions(0, 0, -1UL);
  336. end_pfn = e820_end_of_ram();
  337. }
  338. num_physpages = end_pfn;
  339. check_efer();
  340. max_pfn_mapped = init_memory_mapping(0, (max_pfn_mapped << PAGE_SHIFT));
  341. if (efi_enabled)
  342. efi_init();
  343. vsmp_init();
  344. dmi_scan_machine();
  345. io_delay_init();
  346. #ifdef CONFIG_KVM_CLOCK
  347. kvmclock_init();
  348. #endif
  349. #ifdef CONFIG_SMP
  350. /* setup to use the early static init tables during kernel startup */
  351. x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
  352. x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init;
  353. #ifdef CONFIG_NUMA
  354. x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init;
  355. #endif
  356. #endif
  357. #ifdef CONFIG_ACPI
  358. /*
  359. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  360. * Call this early for SRAT node setup.
  361. */
  362. acpi_boot_table_init();
  363. #endif
  364. /* How many end-of-memory variables you have, grandma! */
  365. max_low_pfn = end_pfn;
  366. max_pfn = end_pfn;
  367. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  368. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  369. remove_all_active_ranges();
  370. #ifdef CONFIG_ACPI_NUMA
  371. /*
  372. * Parse SRAT to discover nodes.
  373. */
  374. acpi_numa_init();
  375. #endif
  376. #ifdef CONFIG_NUMA
  377. numa_initmem_init(0, end_pfn);
  378. #else
  379. contig_initmem_init(0, end_pfn);
  380. #endif
  381. dma32_reserve_bootmem();
  382. #ifdef CONFIG_ACPI_SLEEP
  383. /*
  384. * Reserve low memory region for sleep support.
  385. */
  386. acpi_reserve_bootmem();
  387. #endif
  388. if (efi_enabled)
  389. efi_reserve_bootmem();
  390. /*
  391. * Find and reserve possible boot-time SMP configuration:
  392. */
  393. find_smp_config();
  394. #ifdef CONFIG_BLK_DEV_INITRD
  395. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  396. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  397. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  398. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  399. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  400. if (ramdisk_end <= end_of_mem) {
  401. /*
  402. * don't need to reserve again, already reserved early
  403. * in x86_64_start_kernel, and early_res_to_bootmem
  404. * convert that to reserved in bootmem
  405. */
  406. initrd_start = ramdisk_image + PAGE_OFFSET;
  407. initrd_end = initrd_start+ramdisk_size;
  408. } else {
  409. free_bootmem(ramdisk_image, ramdisk_size);
  410. printk(KERN_ERR "initrd extends beyond end of memory "
  411. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  412. ramdisk_end, end_of_mem);
  413. initrd_start = 0;
  414. }
  415. }
  416. #endif
  417. reserve_crashkernel();
  418. reserve_ibft_region();
  419. paging_init();
  420. map_vsyscall();
  421. early_quirks();
  422. #ifdef CONFIG_ACPI
  423. /*
  424. * Read APIC and some other early information from ACPI tables.
  425. */
  426. acpi_boot_init();
  427. #endif
  428. init_cpu_to_node();
  429. /*
  430. * get boot-time SMP configuration:
  431. */
  432. if (smp_found_config)
  433. get_smp_config();
  434. init_apic_mappings();
  435. ioapic_init_mappings();
  436. kvm_guest_init();
  437. /*
  438. * We trust e820 completely. No explicit ROM probing in memory.
  439. */
  440. e820_reserve_resources();
  441. e820_mark_nosave_regions();
  442. /* request I/O space for devices used on all i[345]86 PCs */
  443. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  444. request_resource(&ioport_resource, &standard_io_resources[i]);
  445. e820_setup_gap();
  446. #ifdef CONFIG_VT
  447. #if defined(CONFIG_VGA_CONSOLE)
  448. if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
  449. conswitchp = &vga_con;
  450. #elif defined(CONFIG_DUMMY_CONSOLE)
  451. conswitchp = &dummy_con;
  452. #endif
  453. #endif
  454. /* do this before identify_cpu for boot cpu */
  455. check_enable_amd_mmconf_dmi();
  456. }
  457. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  458. {
  459. unsigned int *v;
  460. if (c->extended_cpuid_level < 0x80000004)
  461. return 0;
  462. v = (unsigned int *) c->x86_model_id;
  463. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  464. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  465. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  466. c->x86_model_id[48] = 0;
  467. return 1;
  468. }
  469. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  470. {
  471. unsigned int n, dummy, eax, ebx, ecx, edx;
  472. n = c->extended_cpuid_level;
  473. if (n >= 0x80000005) {
  474. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  475. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
  476. "D cache %dK (%d bytes/line)\n",
  477. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  478. c->x86_cache_size = (ecx>>24) + (edx>>24);
  479. /* On K8 L1 TLB is inclusive, so don't count it */
  480. c->x86_tlbsize = 0;
  481. }
  482. if (n >= 0x80000006) {
  483. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  484. ecx = cpuid_ecx(0x80000006);
  485. c->x86_cache_size = ecx >> 16;
  486. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  487. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  488. c->x86_cache_size, ecx & 0xFF);
  489. }
  490. if (n >= 0x80000008) {
  491. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  492. c->x86_virt_bits = (eax >> 8) & 0xff;
  493. c->x86_phys_bits = eax & 0xff;
  494. }
  495. }
  496. #ifdef CONFIG_NUMA
  497. static int __cpuinit nearby_node(int apicid)
  498. {
  499. int i, node;
  500. for (i = apicid - 1; i >= 0; i--) {
  501. node = apicid_to_node[i];
  502. if (node != NUMA_NO_NODE && node_online(node))
  503. return node;
  504. }
  505. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  506. node = apicid_to_node[i];
  507. if (node != NUMA_NO_NODE && node_online(node))
  508. return node;
  509. }
  510. return first_node(node_online_map); /* Shouldn't happen */
  511. }
  512. #endif
  513. /*
  514. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  515. * Assumes number of cores is a power of two.
  516. */
  517. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  518. {
  519. #ifdef CONFIG_SMP
  520. unsigned bits;
  521. #ifdef CONFIG_NUMA
  522. int cpu = smp_processor_id();
  523. int node = 0;
  524. unsigned apicid = hard_smp_processor_id();
  525. #endif
  526. bits = c->x86_coreid_bits;
  527. /* Low order bits define the core id (index of core in socket) */
  528. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  529. /* Convert the initial APIC ID into the socket ID */
  530. c->phys_proc_id = c->initial_apicid >> bits;
  531. #ifdef CONFIG_NUMA
  532. node = c->phys_proc_id;
  533. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  534. node = apicid_to_node[apicid];
  535. if (!node_online(node)) {
  536. /* Two possibilities here:
  537. - The CPU is missing memory and no node was created.
  538. In that case try picking one from a nearby CPU
  539. - The APIC IDs differ from the HyperTransport node IDs
  540. which the K8 northbridge parsing fills in.
  541. Assume they are all increased by a constant offset,
  542. but in the same order as the HT nodeids.
  543. If that doesn't result in a usable node fall back to the
  544. path for the previous case. */
  545. int ht_nodeid = c->initial_apicid;
  546. if (ht_nodeid >= 0 &&
  547. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  548. node = apicid_to_node[ht_nodeid];
  549. /* Pick a nearby node */
  550. if (!node_online(node))
  551. node = nearby_node(apicid);
  552. }
  553. numa_set_node(cpu, node);
  554. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  555. #endif
  556. #endif
  557. }
  558. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  559. {
  560. #ifdef CONFIG_SMP
  561. unsigned bits, ecx;
  562. /* Multi core CPU? */
  563. if (c->extended_cpuid_level < 0x80000008)
  564. return;
  565. ecx = cpuid_ecx(0x80000008);
  566. c->x86_max_cores = (ecx & 0xff) + 1;
  567. /* CPU telling us the core id bits shift? */
  568. bits = (ecx >> 12) & 0xF;
  569. /* Otherwise recompute */
  570. if (bits == 0) {
  571. while ((1 << bits) < c->x86_max_cores)
  572. bits++;
  573. }
  574. c->x86_coreid_bits = bits;
  575. #endif
  576. }
  577. #define ENABLE_C1E_MASK 0x18000000
  578. #define CPUID_PROCESSOR_SIGNATURE 1
  579. #define CPUID_XFAM 0x0ff00000
  580. #define CPUID_XFAM_K8 0x00000000
  581. #define CPUID_XFAM_10H 0x00100000
  582. #define CPUID_XFAM_11H 0x00200000
  583. #define CPUID_XMOD 0x000f0000
  584. #define CPUID_XMOD_REV_F 0x00040000
  585. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  586. static __cpuinit int amd_apic_timer_broken(void)
  587. {
  588. u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  589. switch (eax & CPUID_XFAM) {
  590. case CPUID_XFAM_K8:
  591. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  592. break;
  593. case CPUID_XFAM_10H:
  594. case CPUID_XFAM_11H:
  595. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  596. if (lo & ENABLE_C1E_MASK)
  597. return 1;
  598. break;
  599. default:
  600. /* err on the side of caution */
  601. return 1;
  602. }
  603. return 0;
  604. }
  605. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  606. {
  607. early_init_amd_mc(c);
  608. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  609. if (c->x86_power & (1<<8))
  610. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  611. }
  612. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  613. {
  614. unsigned level;
  615. #ifdef CONFIG_SMP
  616. unsigned long value;
  617. /*
  618. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  619. * bit 6 of msr C001_0015
  620. *
  621. * Errata 63 for SH-B3 steppings
  622. * Errata 122 for all steppings (F+ have it disabled by default)
  623. */
  624. if (c->x86 == 15) {
  625. rdmsrl(MSR_K8_HWCR, value);
  626. value |= 1 << 6;
  627. wrmsrl(MSR_K8_HWCR, value);
  628. }
  629. #endif
  630. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  631. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  632. clear_cpu_cap(c, 0*32+31);
  633. /* On C+ stepping K8 rep microcode works well for copy/memset */
  634. level = cpuid_eax(1);
  635. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
  636. level >= 0x0f58))
  637. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  638. if (c->x86 == 0x10 || c->x86 == 0x11)
  639. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  640. /* Enable workaround for FXSAVE leak */
  641. if (c->x86 >= 6)
  642. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  643. level = get_model_name(c);
  644. if (!level) {
  645. switch (c->x86) {
  646. case 15:
  647. /* Should distinguish Models here, but this is only
  648. a fallback anyways. */
  649. strcpy(c->x86_model_id, "Hammer");
  650. break;
  651. }
  652. }
  653. display_cacheinfo(c);
  654. /* Multi core CPU? */
  655. if (c->extended_cpuid_level >= 0x80000008)
  656. amd_detect_cmp(c);
  657. if (c->extended_cpuid_level >= 0x80000006 &&
  658. (cpuid_edx(0x80000006) & 0xf000))
  659. num_cache_leaves = 4;
  660. else
  661. num_cache_leaves = 3;
  662. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  663. set_cpu_cap(c, X86_FEATURE_K8);
  664. /* MFENCE stops RDTSC speculation */
  665. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  666. if (c->x86 == 0x10)
  667. fam10h_check_enable_mmcfg();
  668. if (amd_apic_timer_broken())
  669. disable_apic_timer = 1;
  670. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  671. unsigned long long tseg;
  672. /*
  673. * Split up direct mapping around the TSEG SMM area.
  674. * Don't do it for gbpages because there seems very little
  675. * benefit in doing so.
  676. */
  677. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg) &&
  678. (tseg >> PMD_SHIFT) < (max_pfn_mapped >> (PMD_SHIFT-PAGE_SHIFT)))
  679. set_memory_4k((unsigned long)__va(tseg), 1);
  680. }
  681. }
  682. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  683. {
  684. #ifdef CONFIG_SMP
  685. u32 eax, ebx, ecx, edx;
  686. int index_msb, core_bits;
  687. cpuid(1, &eax, &ebx, &ecx, &edx);
  688. if (!cpu_has(c, X86_FEATURE_HT))
  689. return;
  690. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  691. goto out;
  692. smp_num_siblings = (ebx & 0xff0000) >> 16;
  693. if (smp_num_siblings == 1) {
  694. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  695. } else if (smp_num_siblings > 1) {
  696. if (smp_num_siblings > NR_CPUS) {
  697. printk(KERN_WARNING "CPU: Unsupported number of "
  698. "siblings %d", smp_num_siblings);
  699. smp_num_siblings = 1;
  700. return;
  701. }
  702. index_msb = get_count_order(smp_num_siblings);
  703. c->phys_proc_id = phys_pkg_id(index_msb);
  704. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  705. index_msb = get_count_order(smp_num_siblings);
  706. core_bits = get_count_order(c->x86_max_cores);
  707. c->cpu_core_id = phys_pkg_id(index_msb) &
  708. ((1 << core_bits) - 1);
  709. }
  710. out:
  711. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  712. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  713. c->phys_proc_id);
  714. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  715. c->cpu_core_id);
  716. }
  717. #endif
  718. }
  719. /*
  720. * find out the number of processor cores on the die
  721. */
  722. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  723. {
  724. unsigned int eax, t;
  725. if (c->cpuid_level < 4)
  726. return 1;
  727. cpuid_count(4, 0, &eax, &t, &t, &t);
  728. if (eax & 0x1f)
  729. return ((eax >> 26) + 1);
  730. else
  731. return 1;
  732. }
  733. static void __cpuinit srat_detect_node(void)
  734. {
  735. #ifdef CONFIG_NUMA
  736. unsigned node;
  737. int cpu = smp_processor_id();
  738. int apicid = hard_smp_processor_id();
  739. /* Don't do the funky fallback heuristics the AMD version employs
  740. for now. */
  741. node = apicid_to_node[apicid];
  742. if (node == NUMA_NO_NODE || !node_online(node))
  743. node = first_node(node_online_map);
  744. numa_set_node(cpu, node);
  745. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  746. #endif
  747. }
  748. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  749. {
  750. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  751. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  752. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  753. }
  754. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  755. {
  756. /* Cache sizes */
  757. unsigned n;
  758. init_intel_cacheinfo(c);
  759. if (c->cpuid_level > 9) {
  760. unsigned eax = cpuid_eax(10);
  761. /* Check for version and the number of counters */
  762. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  763. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  764. }
  765. if (cpu_has_ds) {
  766. unsigned int l1, l2;
  767. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  768. if (!(l1 & (1<<11)))
  769. set_cpu_cap(c, X86_FEATURE_BTS);
  770. if (!(l1 & (1<<12)))
  771. set_cpu_cap(c, X86_FEATURE_PEBS);
  772. }
  773. if (cpu_has_bts)
  774. ds_init_intel(c);
  775. n = c->extended_cpuid_level;
  776. if (n >= 0x80000008) {
  777. unsigned eax = cpuid_eax(0x80000008);
  778. c->x86_virt_bits = (eax >> 8) & 0xff;
  779. c->x86_phys_bits = eax & 0xff;
  780. /* CPUID workaround for Intel 0F34 CPU */
  781. if (c->x86_vendor == X86_VENDOR_INTEL &&
  782. c->x86 == 0xF && c->x86_model == 0x3 &&
  783. c->x86_mask == 0x4)
  784. c->x86_phys_bits = 36;
  785. }
  786. if (c->x86 == 15)
  787. c->x86_cache_alignment = c->x86_clflush_size * 2;
  788. if (c->x86 == 6)
  789. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  790. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  791. c->x86_max_cores = intel_num_cpu_cores(c);
  792. srat_detect_node();
  793. }
  794. static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c)
  795. {
  796. if (c->x86 == 0x6 && c->x86_model >= 0xf)
  797. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  798. }
  799. static void __cpuinit init_centaur(struct cpuinfo_x86 *c)
  800. {
  801. /* Cache sizes */
  802. unsigned n;
  803. n = c->extended_cpuid_level;
  804. if (n >= 0x80000008) {
  805. unsigned eax = cpuid_eax(0x80000008);
  806. c->x86_virt_bits = (eax >> 8) & 0xff;
  807. c->x86_phys_bits = eax & 0xff;
  808. }
  809. if (c->x86 == 0x6 && c->x86_model >= 0xf) {
  810. c->x86_cache_alignment = c->x86_clflush_size * 2;
  811. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  812. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  813. }
  814. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  815. }
  816. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  817. {
  818. char *v = c->x86_vendor_id;
  819. if (!strcmp(v, "AuthenticAMD"))
  820. c->x86_vendor = X86_VENDOR_AMD;
  821. else if (!strcmp(v, "GenuineIntel"))
  822. c->x86_vendor = X86_VENDOR_INTEL;
  823. else if (!strcmp(v, "CentaurHauls"))
  824. c->x86_vendor = X86_VENDOR_CENTAUR;
  825. else
  826. c->x86_vendor = X86_VENDOR_UNKNOWN;
  827. }
  828. /* Do some early cpuid on the boot CPU to get some parameter that are
  829. needed before check_bugs. Everything advanced is in identify_cpu
  830. below. */
  831. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  832. {
  833. u32 tfms, xlvl;
  834. c->loops_per_jiffy = loops_per_jiffy;
  835. c->x86_cache_size = -1;
  836. c->x86_vendor = X86_VENDOR_UNKNOWN;
  837. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  838. c->x86_vendor_id[0] = '\0'; /* Unset */
  839. c->x86_model_id[0] = '\0'; /* Unset */
  840. c->x86_clflush_size = 64;
  841. c->x86_cache_alignment = c->x86_clflush_size;
  842. c->x86_max_cores = 1;
  843. c->x86_coreid_bits = 0;
  844. c->extended_cpuid_level = 0;
  845. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  846. /* Get vendor name */
  847. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  848. (unsigned int *)&c->x86_vendor_id[0],
  849. (unsigned int *)&c->x86_vendor_id[8],
  850. (unsigned int *)&c->x86_vendor_id[4]);
  851. get_cpu_vendor(c);
  852. /* Initialize the standard set of capabilities */
  853. /* Note that the vendor-specific code below might override */
  854. /* Intel-defined flags: level 0x00000001 */
  855. if (c->cpuid_level >= 0x00000001) {
  856. __u32 misc;
  857. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  858. &c->x86_capability[0]);
  859. c->x86 = (tfms >> 8) & 0xf;
  860. c->x86_model = (tfms >> 4) & 0xf;
  861. c->x86_mask = tfms & 0xf;
  862. if (c->x86 == 0xf)
  863. c->x86 += (tfms >> 20) & 0xff;
  864. if (c->x86 >= 0x6)
  865. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  866. if (test_cpu_cap(c, X86_FEATURE_CLFLSH))
  867. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  868. } else {
  869. /* Have CPUID level 0 only - unheard of */
  870. c->x86 = 4;
  871. }
  872. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xff;
  873. #ifdef CONFIG_SMP
  874. c->phys_proc_id = c->initial_apicid;
  875. #endif
  876. /* AMD-defined flags: level 0x80000001 */
  877. xlvl = cpuid_eax(0x80000000);
  878. c->extended_cpuid_level = xlvl;
  879. if ((xlvl & 0xffff0000) == 0x80000000) {
  880. if (xlvl >= 0x80000001) {
  881. c->x86_capability[1] = cpuid_edx(0x80000001);
  882. c->x86_capability[6] = cpuid_ecx(0x80000001);
  883. }
  884. if (xlvl >= 0x80000004)
  885. get_model_name(c); /* Default name */
  886. }
  887. /* Transmeta-defined flags: level 0x80860001 */
  888. xlvl = cpuid_eax(0x80860000);
  889. if ((xlvl & 0xffff0000) == 0x80860000) {
  890. /* Don't set x86_cpuid_level here for now to not confuse. */
  891. if (xlvl >= 0x80860001)
  892. c->x86_capability[2] = cpuid_edx(0x80860001);
  893. }
  894. c->extended_cpuid_level = cpuid_eax(0x80000000);
  895. if (c->extended_cpuid_level >= 0x80000007)
  896. c->x86_power = cpuid_edx(0x80000007);
  897. switch (c->x86_vendor) {
  898. case X86_VENDOR_AMD:
  899. early_init_amd(c);
  900. break;
  901. case X86_VENDOR_INTEL:
  902. early_init_intel(c);
  903. break;
  904. case X86_VENDOR_CENTAUR:
  905. early_init_centaur(c);
  906. break;
  907. }
  908. validate_pat_support(c);
  909. }
  910. /*
  911. * This does the hard work of actually picking apart the CPU stuff...
  912. */
  913. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  914. {
  915. int i;
  916. early_identify_cpu(c);
  917. init_scattered_cpuid_features(c);
  918. c->apicid = phys_pkg_id(0);
  919. /*
  920. * Vendor-specific initialization. In this section we
  921. * canonicalize the feature flags, meaning if there are
  922. * features a certain CPU supports which CPUID doesn't
  923. * tell us, CPUID claiming incorrect flags, or other bugs,
  924. * we handle them here.
  925. *
  926. * At the end of this section, c->x86_capability better
  927. * indicate the features this CPU genuinely supports!
  928. */
  929. switch (c->x86_vendor) {
  930. case X86_VENDOR_AMD:
  931. init_amd(c);
  932. break;
  933. case X86_VENDOR_INTEL:
  934. init_intel(c);
  935. break;
  936. case X86_VENDOR_CENTAUR:
  937. init_centaur(c);
  938. break;
  939. case X86_VENDOR_UNKNOWN:
  940. default:
  941. display_cacheinfo(c);
  942. break;
  943. }
  944. detect_ht(c);
  945. /*
  946. * On SMP, boot_cpu_data holds the common feature set between
  947. * all CPUs; so make sure that we indicate which features are
  948. * common between the CPUs. The first time this routine gets
  949. * executed, c == &boot_cpu_data.
  950. */
  951. if (c != &boot_cpu_data) {
  952. /* AND the already accumulated flags with these */
  953. for (i = 0; i < NCAPINTS; i++)
  954. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  955. }
  956. /* Clear all flags overriden by options */
  957. for (i = 0; i < NCAPINTS; i++)
  958. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  959. #ifdef CONFIG_X86_MCE
  960. mcheck_init(c);
  961. #endif
  962. select_idle_routine(c);
  963. #ifdef CONFIG_NUMA
  964. numa_add_cpu(smp_processor_id());
  965. #endif
  966. }
  967. void __cpuinit identify_boot_cpu(void)
  968. {
  969. identify_cpu(&boot_cpu_data);
  970. }
  971. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  972. {
  973. BUG_ON(c == &boot_cpu_data);
  974. identify_cpu(c);
  975. mtrr_ap_init();
  976. }
  977. static __init int setup_noclflush(char *arg)
  978. {
  979. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  980. return 1;
  981. }
  982. __setup("noclflush", setup_noclflush);
  983. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  984. {
  985. if (c->x86_model_id[0])
  986. printk(KERN_CONT "%s", c->x86_model_id);
  987. if (c->x86_mask || c->cpuid_level >= 0)
  988. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  989. else
  990. printk(KERN_CONT "\n");
  991. }
  992. static __init int setup_disablecpuid(char *arg)
  993. {
  994. int bit;
  995. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  996. setup_clear_cpu_cap(bit);
  997. else
  998. return 0;
  999. return 1;
  1000. }
  1001. __setup("clearcpuid=", setup_disablecpuid);