clock-exynos4.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #include "clock-exynos4.h"
  27. #ifdef CONFIG_PM_SLEEP
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
  34. SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
  35. SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
  36. SAVE_ITEM(EXYNOS4_CLKSRC_TV),
  37. SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
  38. SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
  39. SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
  40. SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
  41. SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
  42. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
  43. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
  44. SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
  45. SAVE_ITEM(EXYNOS4_CLKDIV_TV),
  46. SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
  47. SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
  48. SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
  49. SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
  55. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
  56. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
  57. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
  58. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
  59. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
  60. SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
  61. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
  64. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
  70. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
  72. SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
  73. SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
  74. SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
  75. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
  78. SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
  80. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
  82. SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
  83. SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
  84. SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
  85. SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
  86. SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
  87. SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
  90. };
  91. #endif
  92. static struct clk exynos4_clk_sclk_hdmi27m = {
  93. .name = "sclk_hdmi27m",
  94. .rate = 27000000,
  95. };
  96. static struct clk exynos4_clk_sclk_hdmiphy = {
  97. .name = "sclk_hdmiphy",
  98. };
  99. static struct clk exynos4_clk_sclk_usbphy0 = {
  100. .name = "sclk_usbphy0",
  101. .rate = 27000000,
  102. };
  103. static struct clk exynos4_clk_sclk_usbphy1 = {
  104. .name = "sclk_usbphy1",
  105. };
  106. static struct clk dummy_apb_pclk = {
  107. .name = "apb_pclk",
  108. .id = -1,
  109. };
  110. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
  113. }
  114. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
  117. }
  118. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
  121. }
  122. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
  125. }
  126. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
  129. }
  130. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
  133. }
  134. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
  137. }
  138. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
  141. }
  142. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
  145. }
  146. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
  149. }
  150. int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
  153. }
  154. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
  157. }
  158. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
  161. }
  162. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
  165. }
  166. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
  169. }
  170. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
  173. }
  174. int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
  175. {
  176. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
  177. }
  178. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  179. {
  180. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  181. }
  182. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  183. {
  184. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  185. }
  186. /* Core list of CMU_CPU side */
  187. static struct clksrc_clk exynos4_clk_mout_apll = {
  188. .clk = {
  189. .name = "mout_apll",
  190. },
  191. .sources = &clk_src_apll,
  192. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
  193. };
  194. static struct clksrc_clk exynos4_clk_sclk_apll = {
  195. .clk = {
  196. .name = "sclk_apll",
  197. .parent = &exynos4_clk_mout_apll.clk,
  198. },
  199. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
  200. };
  201. static struct clksrc_clk exynos4_clk_mout_epll = {
  202. .clk = {
  203. .name = "mout_epll",
  204. },
  205. .sources = &clk_src_epll,
  206. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
  207. };
  208. struct clksrc_clk exynos4_clk_mout_mpll = {
  209. .clk = {
  210. .name = "mout_mpll",
  211. },
  212. .sources = &clk_src_mpll,
  213. /* reg_src will be added in each SoCs' clock */
  214. };
  215. static struct clk *exynos4_clkset_moutcore_list[] = {
  216. [0] = &exynos4_clk_mout_apll.clk,
  217. [1] = &exynos4_clk_mout_mpll.clk,
  218. };
  219. static struct clksrc_sources exynos4_clkset_moutcore = {
  220. .sources = exynos4_clkset_moutcore_list,
  221. .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
  222. };
  223. static struct clksrc_clk exynos4_clk_moutcore = {
  224. .clk = {
  225. .name = "moutcore",
  226. },
  227. .sources = &exynos4_clkset_moutcore,
  228. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
  229. };
  230. static struct clksrc_clk exynos4_clk_coreclk = {
  231. .clk = {
  232. .name = "core_clk",
  233. .parent = &exynos4_clk_moutcore.clk,
  234. },
  235. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
  236. };
  237. static struct clksrc_clk exynos4_clk_armclk = {
  238. .clk = {
  239. .name = "armclk",
  240. .parent = &exynos4_clk_coreclk.clk,
  241. },
  242. };
  243. static struct clksrc_clk exynos4_clk_aclk_corem0 = {
  244. .clk = {
  245. .name = "aclk_corem0",
  246. .parent = &exynos4_clk_coreclk.clk,
  247. },
  248. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  249. };
  250. static struct clksrc_clk exynos4_clk_aclk_cores = {
  251. .clk = {
  252. .name = "aclk_cores",
  253. .parent = &exynos4_clk_coreclk.clk,
  254. },
  255. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  256. };
  257. static struct clksrc_clk exynos4_clk_aclk_corem1 = {
  258. .clk = {
  259. .name = "aclk_corem1",
  260. .parent = &exynos4_clk_coreclk.clk,
  261. },
  262. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
  263. };
  264. static struct clksrc_clk exynos4_clk_periphclk = {
  265. .clk = {
  266. .name = "periphclk",
  267. .parent = &exynos4_clk_coreclk.clk,
  268. },
  269. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
  270. };
  271. /* Core list of CMU_CORE side */
  272. static struct clk *exynos4_clkset_corebus_list[] = {
  273. [0] = &exynos4_clk_mout_mpll.clk,
  274. [1] = &exynos4_clk_sclk_apll.clk,
  275. };
  276. struct clksrc_sources exynos4_clkset_mout_corebus = {
  277. .sources = exynos4_clkset_corebus_list,
  278. .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
  279. };
  280. static struct clksrc_clk exynos4_clk_mout_corebus = {
  281. .clk = {
  282. .name = "mout_corebus",
  283. },
  284. .sources = &exynos4_clkset_mout_corebus,
  285. .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
  286. };
  287. static struct clksrc_clk exynos4_clk_sclk_dmc = {
  288. .clk = {
  289. .name = "sclk_dmc",
  290. .parent = &exynos4_clk_mout_corebus.clk,
  291. },
  292. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
  293. };
  294. static struct clksrc_clk exynos4_clk_aclk_cored = {
  295. .clk = {
  296. .name = "aclk_cored",
  297. .parent = &exynos4_clk_sclk_dmc.clk,
  298. },
  299. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
  300. };
  301. static struct clksrc_clk exynos4_clk_aclk_corep = {
  302. .clk = {
  303. .name = "aclk_corep",
  304. .parent = &exynos4_clk_aclk_cored.clk,
  305. },
  306. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
  307. };
  308. static struct clksrc_clk exynos4_clk_aclk_acp = {
  309. .clk = {
  310. .name = "aclk_acp",
  311. .parent = &exynos4_clk_mout_corebus.clk,
  312. },
  313. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
  314. };
  315. static struct clksrc_clk exynos4_clk_pclk_acp = {
  316. .clk = {
  317. .name = "pclk_acp",
  318. .parent = &exynos4_clk_aclk_acp.clk,
  319. },
  320. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
  321. };
  322. /* Core list of CMU_TOP side */
  323. struct clk *exynos4_clkset_aclk_top_list[] = {
  324. [0] = &exynos4_clk_mout_mpll.clk,
  325. [1] = &exynos4_clk_sclk_apll.clk,
  326. };
  327. static struct clksrc_sources exynos4_clkset_aclk = {
  328. .sources = exynos4_clkset_aclk_top_list,
  329. .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
  330. };
  331. static struct clksrc_clk exynos4_clk_aclk_200 = {
  332. .clk = {
  333. .name = "aclk_200",
  334. },
  335. .sources = &exynos4_clkset_aclk,
  336. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
  337. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
  338. };
  339. static struct clksrc_clk exynos4_clk_aclk_100 = {
  340. .clk = {
  341. .name = "aclk_100",
  342. },
  343. .sources = &exynos4_clkset_aclk,
  344. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
  345. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
  346. };
  347. static struct clksrc_clk exynos4_clk_aclk_160 = {
  348. .clk = {
  349. .name = "aclk_160",
  350. },
  351. .sources = &exynos4_clkset_aclk,
  352. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
  353. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
  354. };
  355. struct clksrc_clk exynos4_clk_aclk_133 = {
  356. .clk = {
  357. .name = "aclk_133",
  358. },
  359. .sources = &exynos4_clkset_aclk,
  360. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
  361. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
  362. };
  363. static struct clk *exynos4_clkset_vpllsrc_list[] = {
  364. [0] = &clk_fin_vpll,
  365. [1] = &exynos4_clk_sclk_hdmi27m,
  366. };
  367. static struct clksrc_sources exynos4_clkset_vpllsrc = {
  368. .sources = exynos4_clkset_vpllsrc_list,
  369. .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
  370. };
  371. static struct clksrc_clk exynos4_clk_vpllsrc = {
  372. .clk = {
  373. .name = "vpll_src",
  374. .enable = exynos4_clksrc_mask_top_ctrl,
  375. .ctrlbit = (1 << 0),
  376. },
  377. .sources = &exynos4_clkset_vpllsrc,
  378. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
  379. };
  380. static struct clk *exynos4_clkset_sclk_vpll_list[] = {
  381. [0] = &exynos4_clk_vpllsrc.clk,
  382. [1] = &clk_fout_vpll,
  383. };
  384. static struct clksrc_sources exynos4_clkset_sclk_vpll = {
  385. .sources = exynos4_clkset_sclk_vpll_list,
  386. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
  387. };
  388. static struct clksrc_clk exynos4_clk_sclk_vpll = {
  389. .clk = {
  390. .name = "sclk_vpll",
  391. },
  392. .sources = &exynos4_clkset_sclk_vpll,
  393. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
  394. };
  395. static struct clk exynos4_init_clocks_off[] = {
  396. {
  397. .name = "timers",
  398. .parent = &exynos4_clk_aclk_100.clk,
  399. .enable = exynos4_clk_ip_peril_ctrl,
  400. .ctrlbit = (1<<24),
  401. }, {
  402. .name = "csis",
  403. .devname = "s5p-mipi-csis.0",
  404. .enable = exynos4_clk_ip_cam_ctrl,
  405. .ctrlbit = (1 << 4),
  406. }, {
  407. .name = "csis",
  408. .devname = "s5p-mipi-csis.1",
  409. .enable = exynos4_clk_ip_cam_ctrl,
  410. .ctrlbit = (1 << 5),
  411. }, {
  412. .name = "jpeg",
  413. .id = 0,
  414. .enable = exynos4_clk_ip_cam_ctrl,
  415. .ctrlbit = (1 << 6),
  416. }, {
  417. .name = "fimc",
  418. .devname = "exynos4-fimc.0",
  419. .enable = exynos4_clk_ip_cam_ctrl,
  420. .ctrlbit = (1 << 0),
  421. }, {
  422. .name = "fimc",
  423. .devname = "exynos4-fimc.1",
  424. .enable = exynos4_clk_ip_cam_ctrl,
  425. .ctrlbit = (1 << 1),
  426. }, {
  427. .name = "fimc",
  428. .devname = "exynos4-fimc.2",
  429. .enable = exynos4_clk_ip_cam_ctrl,
  430. .ctrlbit = (1 << 2),
  431. }, {
  432. .name = "fimc",
  433. .devname = "exynos4-fimc.3",
  434. .enable = exynos4_clk_ip_cam_ctrl,
  435. .ctrlbit = (1 << 3),
  436. }, {
  437. .name = "tsi",
  438. .enable = exynos4_clk_ip_fsys_ctrl,
  439. .ctrlbit = (1 << 4),
  440. }, {
  441. .name = "hsmmc",
  442. .devname = "exynos4-sdhci.0",
  443. .parent = &exynos4_clk_aclk_133.clk,
  444. .enable = exynos4_clk_ip_fsys_ctrl,
  445. .ctrlbit = (1 << 5),
  446. }, {
  447. .name = "hsmmc",
  448. .devname = "exynos4-sdhci.1",
  449. .parent = &exynos4_clk_aclk_133.clk,
  450. .enable = exynos4_clk_ip_fsys_ctrl,
  451. .ctrlbit = (1 << 6),
  452. }, {
  453. .name = "hsmmc",
  454. .devname = "exynos4-sdhci.2",
  455. .parent = &exynos4_clk_aclk_133.clk,
  456. .enable = exynos4_clk_ip_fsys_ctrl,
  457. .ctrlbit = (1 << 7),
  458. }, {
  459. .name = "hsmmc",
  460. .devname = "exynos4-sdhci.3",
  461. .parent = &exynos4_clk_aclk_133.clk,
  462. .enable = exynos4_clk_ip_fsys_ctrl,
  463. .ctrlbit = (1 << 8),
  464. }, {
  465. .name = "dwmmc",
  466. .parent = &exynos4_clk_aclk_133.clk,
  467. .enable = exynos4_clk_ip_fsys_ctrl,
  468. .ctrlbit = (1 << 9),
  469. }, {
  470. .name = "onenand",
  471. .enable = exynos4_clk_ip_fsys_ctrl,
  472. .ctrlbit = (1 << 15),
  473. }, {
  474. .name = "nfcon",
  475. .enable = exynos4_clk_ip_fsys_ctrl,
  476. .ctrlbit = (1 << 16),
  477. }, {
  478. .name = "dac",
  479. .devname = "s5p-sdo",
  480. .enable = exynos4_clk_ip_tv_ctrl,
  481. .ctrlbit = (1 << 2),
  482. }, {
  483. .name = "mixer",
  484. .devname = "s5p-mixer",
  485. .enable = exynos4_clk_ip_tv_ctrl,
  486. .ctrlbit = (1 << 1),
  487. }, {
  488. .name = "vp",
  489. .devname = "s5p-mixer",
  490. .enable = exynos4_clk_ip_tv_ctrl,
  491. .ctrlbit = (1 << 0),
  492. }, {
  493. .name = "hdmi",
  494. .devname = "exynos4-hdmi",
  495. .enable = exynos4_clk_ip_tv_ctrl,
  496. .ctrlbit = (1 << 3),
  497. }, {
  498. .name = "hdmiphy",
  499. .devname = "exynos4-hdmi",
  500. .enable = exynos4_clk_hdmiphy_ctrl,
  501. .ctrlbit = (1 << 0),
  502. }, {
  503. .name = "dacphy",
  504. .devname = "s5p-sdo",
  505. .enable = exynos4_clk_dac_ctrl,
  506. .ctrlbit = (1 << 0),
  507. }, {
  508. .name = "adc",
  509. .enable = exynos4_clk_ip_peril_ctrl,
  510. .ctrlbit = (1 << 15),
  511. }, {
  512. .name = "tmu_apbif",
  513. .enable = exynos4_clk_ip_perir_ctrl,
  514. .ctrlbit = (1 << 17),
  515. }, {
  516. .name = "keypad",
  517. .enable = exynos4_clk_ip_perir_ctrl,
  518. .ctrlbit = (1 << 16),
  519. }, {
  520. .name = "rtc",
  521. .enable = exynos4_clk_ip_perir_ctrl,
  522. .ctrlbit = (1 << 15),
  523. }, {
  524. .name = "watchdog",
  525. .parent = &exynos4_clk_aclk_100.clk,
  526. .enable = exynos4_clk_ip_perir_ctrl,
  527. .ctrlbit = (1 << 14),
  528. }, {
  529. .name = "usbhost",
  530. .enable = exynos4_clk_ip_fsys_ctrl ,
  531. .ctrlbit = (1 << 12),
  532. }, {
  533. .name = "otg",
  534. .enable = exynos4_clk_ip_fsys_ctrl,
  535. .ctrlbit = (1 << 13),
  536. }, {
  537. .name = "spi",
  538. .devname = "exynos4210-spi.0",
  539. .enable = exynos4_clk_ip_peril_ctrl,
  540. .ctrlbit = (1 << 16),
  541. }, {
  542. .name = "spi",
  543. .devname = "exynos4210-spi.1",
  544. .enable = exynos4_clk_ip_peril_ctrl,
  545. .ctrlbit = (1 << 17),
  546. }, {
  547. .name = "spi",
  548. .devname = "exynos4210-spi.2",
  549. .enable = exynos4_clk_ip_peril_ctrl,
  550. .ctrlbit = (1 << 18),
  551. }, {
  552. .name = "iis",
  553. .devname = "samsung-i2s.0",
  554. .enable = exynos4_clk_ip_peril_ctrl,
  555. .ctrlbit = (1 << 19),
  556. }, {
  557. .name = "iis",
  558. .devname = "samsung-i2s.1",
  559. .enable = exynos4_clk_ip_peril_ctrl,
  560. .ctrlbit = (1 << 20),
  561. }, {
  562. .name = "iis",
  563. .devname = "samsung-i2s.2",
  564. .enable = exynos4_clk_ip_peril_ctrl,
  565. .ctrlbit = (1 << 21),
  566. }, {
  567. .name = "pcm",
  568. .devname = "samsung-pcm.1",
  569. .enable = exynos4_clk_ip_peril_ctrl,
  570. .ctrlbit = (1 << 22),
  571. }, {
  572. .name = "pcm",
  573. .devname = "samsung-pcm.2",
  574. .enable = exynos4_clk_ip_peril_ctrl,
  575. .ctrlbit = (1 << 23),
  576. }, {
  577. .name = "slimbus",
  578. .enable = exynos4_clk_ip_peril_ctrl,
  579. .ctrlbit = (1 << 25),
  580. }, {
  581. .name = "spdif",
  582. .devname = "samsung-spdif",
  583. .enable = exynos4_clk_ip_peril_ctrl,
  584. .ctrlbit = (1 << 26),
  585. }, {
  586. .name = "ac97",
  587. .devname = "samsung-ac97",
  588. .enable = exynos4_clk_ip_peril_ctrl,
  589. .ctrlbit = (1 << 27),
  590. }, {
  591. .name = "mfc",
  592. .devname = "s5p-mfc",
  593. .enable = exynos4_clk_ip_mfc_ctrl,
  594. .ctrlbit = (1 << 0),
  595. }, {
  596. .name = "i2c",
  597. .devname = "s3c2440-i2c.0",
  598. .parent = &exynos4_clk_aclk_100.clk,
  599. .enable = exynos4_clk_ip_peril_ctrl,
  600. .ctrlbit = (1 << 6),
  601. }, {
  602. .name = "i2c",
  603. .devname = "s3c2440-i2c.1",
  604. .parent = &exynos4_clk_aclk_100.clk,
  605. .enable = exynos4_clk_ip_peril_ctrl,
  606. .ctrlbit = (1 << 7),
  607. }, {
  608. .name = "i2c",
  609. .devname = "s3c2440-i2c.2",
  610. .parent = &exynos4_clk_aclk_100.clk,
  611. .enable = exynos4_clk_ip_peril_ctrl,
  612. .ctrlbit = (1 << 8),
  613. }, {
  614. .name = "i2c",
  615. .devname = "s3c2440-i2c.3",
  616. .parent = &exynos4_clk_aclk_100.clk,
  617. .enable = exynos4_clk_ip_peril_ctrl,
  618. .ctrlbit = (1 << 9),
  619. }, {
  620. .name = "i2c",
  621. .devname = "s3c2440-i2c.4",
  622. .parent = &exynos4_clk_aclk_100.clk,
  623. .enable = exynos4_clk_ip_peril_ctrl,
  624. .ctrlbit = (1 << 10),
  625. }, {
  626. .name = "i2c",
  627. .devname = "s3c2440-i2c.5",
  628. .parent = &exynos4_clk_aclk_100.clk,
  629. .enable = exynos4_clk_ip_peril_ctrl,
  630. .ctrlbit = (1 << 11),
  631. }, {
  632. .name = "i2c",
  633. .devname = "s3c2440-i2c.6",
  634. .parent = &exynos4_clk_aclk_100.clk,
  635. .enable = exynos4_clk_ip_peril_ctrl,
  636. .ctrlbit = (1 << 12),
  637. }, {
  638. .name = "i2c",
  639. .devname = "s3c2440-i2c.7",
  640. .parent = &exynos4_clk_aclk_100.clk,
  641. .enable = exynos4_clk_ip_peril_ctrl,
  642. .ctrlbit = (1 << 13),
  643. }, {
  644. .name = "i2c",
  645. .devname = "s3c2440-hdmiphy-i2c",
  646. .parent = &exynos4_clk_aclk_100.clk,
  647. .enable = exynos4_clk_ip_peril_ctrl,
  648. .ctrlbit = (1 << 14),
  649. }, {
  650. .name = SYSMMU_CLOCK_NAME,
  651. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  652. .enable = exynos4_clk_ip_mfc_ctrl,
  653. .ctrlbit = (1 << 1),
  654. }, {
  655. .name = SYSMMU_CLOCK_NAME,
  656. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  657. .enable = exynos4_clk_ip_mfc_ctrl,
  658. .ctrlbit = (1 << 2),
  659. }, {
  660. .name = SYSMMU_CLOCK_NAME,
  661. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  662. .enable = exynos4_clk_ip_tv_ctrl,
  663. .ctrlbit = (1 << 4),
  664. }, {
  665. .name = SYSMMU_CLOCK_NAME,
  666. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  667. .enable = exynos4_clk_ip_cam_ctrl,
  668. .ctrlbit = (1 << 11),
  669. }, {
  670. .name = SYSMMU_CLOCK_NAME,
  671. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  672. .enable = exynos4_clk_ip_image_ctrl,
  673. .ctrlbit = (1 << 4),
  674. }, {
  675. .name = SYSMMU_CLOCK_NAME,
  676. .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
  677. .enable = exynos4_clk_ip_cam_ctrl,
  678. .ctrlbit = (1 << 7),
  679. }, {
  680. .name = SYSMMU_CLOCK_NAME,
  681. .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
  682. .enable = exynos4_clk_ip_cam_ctrl,
  683. .ctrlbit = (1 << 8),
  684. }, {
  685. .name = SYSMMU_CLOCK_NAME,
  686. .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
  687. .enable = exynos4_clk_ip_cam_ctrl,
  688. .ctrlbit = (1 << 9),
  689. }, {
  690. .name = SYSMMU_CLOCK_NAME,
  691. .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
  692. .enable = exynos4_clk_ip_cam_ctrl,
  693. .ctrlbit = (1 << 10),
  694. }, {
  695. .name = SYSMMU_CLOCK_NAME,
  696. .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
  697. .enable = exynos4_clk_ip_lcd0_ctrl,
  698. .ctrlbit = (1 << 4),
  699. }
  700. };
  701. static struct clk exynos4_init_clocks_on[] = {
  702. {
  703. .name = "uart",
  704. .devname = "s5pv210-uart.0",
  705. .enable = exynos4_clk_ip_peril_ctrl,
  706. .ctrlbit = (1 << 0),
  707. }, {
  708. .name = "uart",
  709. .devname = "s5pv210-uart.1",
  710. .enable = exynos4_clk_ip_peril_ctrl,
  711. .ctrlbit = (1 << 1),
  712. }, {
  713. .name = "uart",
  714. .devname = "s5pv210-uart.2",
  715. .enable = exynos4_clk_ip_peril_ctrl,
  716. .ctrlbit = (1 << 2),
  717. }, {
  718. .name = "uart",
  719. .devname = "s5pv210-uart.3",
  720. .enable = exynos4_clk_ip_peril_ctrl,
  721. .ctrlbit = (1 << 3),
  722. }, {
  723. .name = "uart",
  724. .devname = "s5pv210-uart.4",
  725. .enable = exynos4_clk_ip_peril_ctrl,
  726. .ctrlbit = (1 << 4),
  727. }, {
  728. .name = "uart",
  729. .devname = "s5pv210-uart.5",
  730. .enable = exynos4_clk_ip_peril_ctrl,
  731. .ctrlbit = (1 << 5),
  732. }
  733. };
  734. static struct clk exynos4_clk_pdma0 = {
  735. .name = "dma",
  736. .devname = "dma-pl330.0",
  737. .enable = exynos4_clk_ip_fsys_ctrl,
  738. .ctrlbit = (1 << 0),
  739. };
  740. static struct clk exynos4_clk_pdma1 = {
  741. .name = "dma",
  742. .devname = "dma-pl330.1",
  743. .enable = exynos4_clk_ip_fsys_ctrl,
  744. .ctrlbit = (1 << 1),
  745. };
  746. static struct clk exynos4_clk_mdma1 = {
  747. .name = "dma",
  748. .devname = "dma-pl330.2",
  749. .enable = exynos4_clk_ip_image_ctrl,
  750. .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
  751. };
  752. static struct clk exynos4_clk_fimd0 = {
  753. .name = "fimd",
  754. .devname = "exynos4-fb.0",
  755. .enable = exynos4_clk_ip_lcd0_ctrl,
  756. .ctrlbit = (1 << 0),
  757. };
  758. struct clk *exynos4_clkset_group_list[] = {
  759. [0] = &clk_ext_xtal_mux,
  760. [1] = &clk_xusbxti,
  761. [2] = &exynos4_clk_sclk_hdmi27m,
  762. [3] = &exynos4_clk_sclk_usbphy0,
  763. [4] = &exynos4_clk_sclk_usbphy1,
  764. [5] = &exynos4_clk_sclk_hdmiphy,
  765. [6] = &exynos4_clk_mout_mpll.clk,
  766. [7] = &exynos4_clk_mout_epll.clk,
  767. [8] = &exynos4_clk_sclk_vpll.clk,
  768. };
  769. struct clksrc_sources exynos4_clkset_group = {
  770. .sources = exynos4_clkset_group_list,
  771. .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
  772. };
  773. static struct clk *exynos4_clkset_mout_g2d0_list[] = {
  774. [0] = &exynos4_clk_mout_mpll.clk,
  775. [1] = &exynos4_clk_sclk_apll.clk,
  776. };
  777. struct clksrc_sources exynos4_clkset_mout_g2d0 = {
  778. .sources = exynos4_clkset_mout_g2d0_list,
  779. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
  780. };
  781. static struct clk *exynos4_clkset_mout_g2d1_list[] = {
  782. [0] = &exynos4_clk_mout_epll.clk,
  783. [1] = &exynos4_clk_sclk_vpll.clk,
  784. };
  785. struct clksrc_sources exynos4_clkset_mout_g2d1 = {
  786. .sources = exynos4_clkset_mout_g2d1_list,
  787. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
  788. };
  789. static struct clk *exynos4_clkset_mout_mfc0_list[] = {
  790. [0] = &exynos4_clk_mout_mpll.clk,
  791. [1] = &exynos4_clk_sclk_apll.clk,
  792. };
  793. static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
  794. .sources = exynos4_clkset_mout_mfc0_list,
  795. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
  796. };
  797. static struct clksrc_clk exynos4_clk_mout_mfc0 = {
  798. .clk = {
  799. .name = "mout_mfc0",
  800. },
  801. .sources = &exynos4_clkset_mout_mfc0,
  802. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
  803. };
  804. static struct clk *exynos4_clkset_mout_mfc1_list[] = {
  805. [0] = &exynos4_clk_mout_epll.clk,
  806. [1] = &exynos4_clk_sclk_vpll.clk,
  807. };
  808. static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
  809. .sources = exynos4_clkset_mout_mfc1_list,
  810. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
  811. };
  812. static struct clksrc_clk exynos4_clk_mout_mfc1 = {
  813. .clk = {
  814. .name = "mout_mfc1",
  815. },
  816. .sources = &exynos4_clkset_mout_mfc1,
  817. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
  818. };
  819. static struct clk *exynos4_clkset_mout_mfc_list[] = {
  820. [0] = &exynos4_clk_mout_mfc0.clk,
  821. [1] = &exynos4_clk_mout_mfc1.clk,
  822. };
  823. static struct clksrc_sources exynos4_clkset_mout_mfc = {
  824. .sources = exynos4_clkset_mout_mfc_list,
  825. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
  826. };
  827. static struct clk *exynos4_clkset_sclk_dac_list[] = {
  828. [0] = &exynos4_clk_sclk_vpll.clk,
  829. [1] = &exynos4_clk_sclk_hdmiphy,
  830. };
  831. static struct clksrc_sources exynos4_clkset_sclk_dac = {
  832. .sources = exynos4_clkset_sclk_dac_list,
  833. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
  834. };
  835. static struct clksrc_clk exynos4_clk_sclk_dac = {
  836. .clk = {
  837. .name = "sclk_dac",
  838. .enable = exynos4_clksrc_mask_tv_ctrl,
  839. .ctrlbit = (1 << 8),
  840. },
  841. .sources = &exynos4_clkset_sclk_dac,
  842. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
  843. };
  844. static struct clksrc_clk exynos4_clk_sclk_pixel = {
  845. .clk = {
  846. .name = "sclk_pixel",
  847. .parent = &exynos4_clk_sclk_vpll.clk,
  848. },
  849. .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
  850. };
  851. static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
  852. [0] = &exynos4_clk_sclk_pixel.clk,
  853. [1] = &exynos4_clk_sclk_hdmiphy,
  854. };
  855. static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
  856. .sources = exynos4_clkset_sclk_hdmi_list,
  857. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
  858. };
  859. static struct clksrc_clk exynos4_clk_sclk_hdmi = {
  860. .clk = {
  861. .name = "sclk_hdmi",
  862. .enable = exynos4_clksrc_mask_tv_ctrl,
  863. .ctrlbit = (1 << 0),
  864. },
  865. .sources = &exynos4_clkset_sclk_hdmi,
  866. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
  867. };
  868. static struct clk *exynos4_clkset_sclk_mixer_list[] = {
  869. [0] = &exynos4_clk_sclk_dac.clk,
  870. [1] = &exynos4_clk_sclk_hdmi.clk,
  871. };
  872. static struct clksrc_sources exynos4_clkset_sclk_mixer = {
  873. .sources = exynos4_clkset_sclk_mixer_list,
  874. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
  875. };
  876. static struct clksrc_clk exynos4_clk_sclk_mixer = {
  877. .clk = {
  878. .name = "sclk_mixer",
  879. .enable = exynos4_clksrc_mask_tv_ctrl,
  880. .ctrlbit = (1 << 4),
  881. },
  882. .sources = &exynos4_clkset_sclk_mixer,
  883. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
  884. };
  885. static struct clksrc_clk *exynos4_sclk_tv[] = {
  886. &exynos4_clk_sclk_dac,
  887. &exynos4_clk_sclk_pixel,
  888. &exynos4_clk_sclk_hdmi,
  889. &exynos4_clk_sclk_mixer,
  890. };
  891. static struct clksrc_clk exynos4_clk_dout_mmc0 = {
  892. .clk = {
  893. .name = "dout_mmc0",
  894. },
  895. .sources = &exynos4_clkset_group,
  896. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
  897. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  898. };
  899. static struct clksrc_clk exynos4_clk_dout_mmc1 = {
  900. .clk = {
  901. .name = "dout_mmc1",
  902. },
  903. .sources = &exynos4_clkset_group,
  904. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
  905. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  906. };
  907. static struct clksrc_clk exynos4_clk_dout_mmc2 = {
  908. .clk = {
  909. .name = "dout_mmc2",
  910. },
  911. .sources = &exynos4_clkset_group,
  912. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
  913. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  914. };
  915. static struct clksrc_clk exynos4_clk_dout_mmc3 = {
  916. .clk = {
  917. .name = "dout_mmc3",
  918. },
  919. .sources = &exynos4_clkset_group,
  920. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
  921. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  922. };
  923. static struct clksrc_clk exynos4_clk_dout_mmc4 = {
  924. .clk = {
  925. .name = "dout_mmc4",
  926. },
  927. .sources = &exynos4_clkset_group,
  928. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
  929. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  930. };
  931. static struct clksrc_clk exynos4_clksrcs[] = {
  932. {
  933. .clk = {
  934. .name = "sclk_pwm",
  935. .enable = exynos4_clksrc_mask_peril0_ctrl,
  936. .ctrlbit = (1 << 24),
  937. },
  938. .sources = &exynos4_clkset_group,
  939. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  940. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_csis",
  944. .devname = "s5p-mipi-csis.0",
  945. .enable = exynos4_clksrc_mask_cam_ctrl,
  946. .ctrlbit = (1 << 24),
  947. },
  948. .sources = &exynos4_clkset_group,
  949. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
  950. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
  951. }, {
  952. .clk = {
  953. .name = "sclk_csis",
  954. .devname = "s5p-mipi-csis.1",
  955. .enable = exynos4_clksrc_mask_cam_ctrl,
  956. .ctrlbit = (1 << 28),
  957. },
  958. .sources = &exynos4_clkset_group,
  959. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
  960. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
  961. }, {
  962. .clk = {
  963. .name = "sclk_cam0",
  964. .enable = exynos4_clksrc_mask_cam_ctrl,
  965. .ctrlbit = (1 << 16),
  966. },
  967. .sources = &exynos4_clkset_group,
  968. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
  969. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
  970. }, {
  971. .clk = {
  972. .name = "sclk_cam1",
  973. .enable = exynos4_clksrc_mask_cam_ctrl,
  974. .ctrlbit = (1 << 20),
  975. },
  976. .sources = &exynos4_clkset_group,
  977. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
  978. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
  979. }, {
  980. .clk = {
  981. .name = "sclk_fimc",
  982. .devname = "exynos4-fimc.0",
  983. .enable = exynos4_clksrc_mask_cam_ctrl,
  984. .ctrlbit = (1 << 0),
  985. },
  986. .sources = &exynos4_clkset_group,
  987. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
  988. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
  989. }, {
  990. .clk = {
  991. .name = "sclk_fimc",
  992. .devname = "exynos4-fimc.1",
  993. .enable = exynos4_clksrc_mask_cam_ctrl,
  994. .ctrlbit = (1 << 4),
  995. },
  996. .sources = &exynos4_clkset_group,
  997. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
  998. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
  999. }, {
  1000. .clk = {
  1001. .name = "sclk_fimc",
  1002. .devname = "exynos4-fimc.2",
  1003. .enable = exynos4_clksrc_mask_cam_ctrl,
  1004. .ctrlbit = (1 << 8),
  1005. },
  1006. .sources = &exynos4_clkset_group,
  1007. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
  1008. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
  1009. }, {
  1010. .clk = {
  1011. .name = "sclk_fimc",
  1012. .devname = "exynos4-fimc.3",
  1013. .enable = exynos4_clksrc_mask_cam_ctrl,
  1014. .ctrlbit = (1 << 12),
  1015. },
  1016. .sources = &exynos4_clkset_group,
  1017. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
  1018. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
  1019. }, {
  1020. .clk = {
  1021. .name = "sclk_fimd",
  1022. .devname = "exynos4-fb.0",
  1023. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1024. .ctrlbit = (1 << 0),
  1025. },
  1026. .sources = &exynos4_clkset_group,
  1027. .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1028. .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1029. }, {
  1030. .clk = {
  1031. .name = "sclk_mfc",
  1032. .devname = "s5p-mfc",
  1033. },
  1034. .sources = &exynos4_clkset_mout_mfc,
  1035. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
  1036. .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
  1037. }, {
  1038. .clk = {
  1039. .name = "sclk_dwmmc",
  1040. .parent = &exynos4_clk_dout_mmc4.clk,
  1041. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1042. .ctrlbit = (1 << 16),
  1043. },
  1044. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1045. }
  1046. };
  1047. static struct clksrc_clk exynos4_clk_sclk_uart0 = {
  1048. .clk = {
  1049. .name = "uclk1",
  1050. .devname = "exynos4210-uart.0",
  1051. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1052. .ctrlbit = (1 << 0),
  1053. },
  1054. .sources = &exynos4_clkset_group,
  1055. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1056. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1057. };
  1058. static struct clksrc_clk exynos4_clk_sclk_uart1 = {
  1059. .clk = {
  1060. .name = "uclk1",
  1061. .devname = "exynos4210-uart.1",
  1062. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1063. .ctrlbit = (1 << 4),
  1064. },
  1065. .sources = &exynos4_clkset_group,
  1066. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1067. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1068. };
  1069. static struct clksrc_clk exynos4_clk_sclk_uart2 = {
  1070. .clk = {
  1071. .name = "uclk1",
  1072. .devname = "exynos4210-uart.2",
  1073. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1074. .ctrlbit = (1 << 8),
  1075. },
  1076. .sources = &exynos4_clkset_group,
  1077. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1078. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1079. };
  1080. static struct clksrc_clk exynos4_clk_sclk_uart3 = {
  1081. .clk = {
  1082. .name = "uclk1",
  1083. .devname = "exynos4210-uart.3",
  1084. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1085. .ctrlbit = (1 << 12),
  1086. },
  1087. .sources = &exynos4_clkset_group,
  1088. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1089. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1090. };
  1091. static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
  1092. .clk = {
  1093. .name = "sclk_mmc",
  1094. .devname = "exynos4-sdhci.0",
  1095. .parent = &exynos4_clk_dout_mmc0.clk,
  1096. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1097. .ctrlbit = (1 << 0),
  1098. },
  1099. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1100. };
  1101. static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
  1102. .clk = {
  1103. .name = "sclk_mmc",
  1104. .devname = "exynos4-sdhci.1",
  1105. .parent = &exynos4_clk_dout_mmc1.clk,
  1106. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1107. .ctrlbit = (1 << 4),
  1108. },
  1109. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1110. };
  1111. static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
  1112. .clk = {
  1113. .name = "sclk_mmc",
  1114. .devname = "exynos4-sdhci.2",
  1115. .parent = &exynos4_clk_dout_mmc2.clk,
  1116. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1117. .ctrlbit = (1 << 8),
  1118. },
  1119. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1120. };
  1121. static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
  1122. .clk = {
  1123. .name = "sclk_mmc",
  1124. .devname = "exynos4-sdhci.3",
  1125. .parent = &exynos4_clk_dout_mmc3.clk,
  1126. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1127. .ctrlbit = (1 << 12),
  1128. },
  1129. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1130. };
  1131. static struct clksrc_clk exynos4_clk_mdout_spi0 = {
  1132. .clk = {
  1133. .name = "mdout_spi",
  1134. .devname = "exynos4210-spi.0",
  1135. },
  1136. .sources = &exynos4_clkset_group,
  1137. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1138. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1139. };
  1140. static struct clksrc_clk exynos4_clk_mdout_spi1 = {
  1141. .clk = {
  1142. .name = "mdout_spi",
  1143. .devname = "exynos4210-spi.1",
  1144. },
  1145. .sources = &exynos4_clkset_group,
  1146. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1147. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1148. };
  1149. static struct clksrc_clk exynos4_clk_mdout_spi2 = {
  1150. .clk = {
  1151. .name = "mdout_spi",
  1152. .devname = "exynos4210-spi.2",
  1153. },
  1154. .sources = &exynos4_clkset_group,
  1155. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1156. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1157. };
  1158. static struct clksrc_clk exynos4_clk_sclk_spi0 = {
  1159. .clk = {
  1160. .name = "sclk_spi",
  1161. .devname = "exynos4210-spi.0",
  1162. .parent = &exynos4_clk_mdout_spi0.clk,
  1163. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1164. .ctrlbit = (1 << 16),
  1165. },
  1166. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 8, .size = 8 },
  1167. };
  1168. static struct clksrc_clk exynos4_clk_sclk_spi1 = {
  1169. .clk = {
  1170. .name = "sclk_spi",
  1171. .devname = "exynos4210-spi.1",
  1172. .parent = &exynos4_clk_mdout_spi1.clk,
  1173. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1174. .ctrlbit = (1 << 20),
  1175. },
  1176. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 24, .size = 8 },
  1177. };
  1178. static struct clksrc_clk exynos4_clk_sclk_spi2 = {
  1179. .clk = {
  1180. .name = "sclk_spi",
  1181. .devname = "exynos4210-spi.2",
  1182. .parent = &exynos4_clk_mdout_spi2.clk,
  1183. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1184. .ctrlbit = (1 << 24),
  1185. },
  1186. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 8, .size = 8 },
  1187. };
  1188. /* Clock initialization code */
  1189. static struct clksrc_clk *exynos4_sysclks[] = {
  1190. &exynos4_clk_mout_apll,
  1191. &exynos4_clk_sclk_apll,
  1192. &exynos4_clk_mout_epll,
  1193. &exynos4_clk_mout_mpll,
  1194. &exynos4_clk_moutcore,
  1195. &exynos4_clk_coreclk,
  1196. &exynos4_clk_armclk,
  1197. &exynos4_clk_aclk_corem0,
  1198. &exynos4_clk_aclk_cores,
  1199. &exynos4_clk_aclk_corem1,
  1200. &exynos4_clk_periphclk,
  1201. &exynos4_clk_mout_corebus,
  1202. &exynos4_clk_sclk_dmc,
  1203. &exynos4_clk_aclk_cored,
  1204. &exynos4_clk_aclk_corep,
  1205. &exynos4_clk_aclk_acp,
  1206. &exynos4_clk_pclk_acp,
  1207. &exynos4_clk_vpllsrc,
  1208. &exynos4_clk_sclk_vpll,
  1209. &exynos4_clk_aclk_200,
  1210. &exynos4_clk_aclk_100,
  1211. &exynos4_clk_aclk_160,
  1212. &exynos4_clk_aclk_133,
  1213. &exynos4_clk_dout_mmc0,
  1214. &exynos4_clk_dout_mmc1,
  1215. &exynos4_clk_dout_mmc2,
  1216. &exynos4_clk_dout_mmc3,
  1217. &exynos4_clk_dout_mmc4,
  1218. &exynos4_clk_mout_mfc0,
  1219. &exynos4_clk_mout_mfc1,
  1220. };
  1221. static struct clk *exynos4_clk_cdev[] = {
  1222. &exynos4_clk_pdma0,
  1223. &exynos4_clk_pdma1,
  1224. &exynos4_clk_mdma1,
  1225. &exynos4_clk_fimd0,
  1226. };
  1227. static struct clksrc_clk *exynos4_clksrc_cdev[] = {
  1228. &exynos4_clk_sclk_uart0,
  1229. &exynos4_clk_sclk_uart1,
  1230. &exynos4_clk_sclk_uart2,
  1231. &exynos4_clk_sclk_uart3,
  1232. &exynos4_clk_sclk_mmc0,
  1233. &exynos4_clk_sclk_mmc1,
  1234. &exynos4_clk_sclk_mmc2,
  1235. &exynos4_clk_sclk_mmc3,
  1236. &exynos4_clk_sclk_spi0,
  1237. &exynos4_clk_sclk_spi1,
  1238. &exynos4_clk_sclk_spi2,
  1239. &exynos4_clk_mdout_spi0,
  1240. &exynos4_clk_mdout_spi1,
  1241. &exynos4_clk_mdout_spi2,
  1242. };
  1243. static struct clk_lookup exynos4_clk_lookup[] = {
  1244. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
  1245. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
  1246. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
  1247. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
  1248. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
  1249. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
  1250. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
  1251. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
  1252. CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
  1253. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
  1254. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
  1255. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
  1256. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
  1257. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
  1258. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
  1259. };
  1260. static int xtal_rate;
  1261. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1262. {
  1263. if (soc_is_exynos4210())
  1264. return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
  1265. pll_4508);
  1266. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1267. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
  1268. else
  1269. return 0;
  1270. }
  1271. static struct clk_ops exynos4_fout_apll_ops = {
  1272. .get_rate = exynos4_fout_apll_get_rate,
  1273. };
  1274. static u32 exynos4_vpll_div[][8] = {
  1275. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1276. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1277. };
  1278. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1279. {
  1280. return clk->rate;
  1281. }
  1282. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1283. {
  1284. unsigned int vpll_con0, vpll_con1 = 0;
  1285. unsigned int i;
  1286. /* Return if nothing changed */
  1287. if (clk->rate == rate)
  1288. return 0;
  1289. vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
  1290. vpll_con0 &= ~(0x1 << 27 | \
  1291. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1292. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1293. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1294. vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
  1295. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1296. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1297. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1298. for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
  1299. if (exynos4_vpll_div[i][0] == rate) {
  1300. vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1301. vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1302. vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1303. vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1304. vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1305. vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1306. vpll_con0 |= exynos4_vpll_div[i][7] << 27;
  1307. break;
  1308. }
  1309. }
  1310. if (i == ARRAY_SIZE(exynos4_vpll_div)) {
  1311. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1312. __func__);
  1313. return -EINVAL;
  1314. }
  1315. __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
  1316. __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
  1317. /* Wait for VPLL lock */
  1318. while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1319. continue;
  1320. clk->rate = rate;
  1321. return 0;
  1322. }
  1323. static struct clk_ops exynos4_vpll_ops = {
  1324. .get_rate = exynos4_vpll_get_rate,
  1325. .set_rate = exynos4_vpll_set_rate,
  1326. };
  1327. void __init_or_cpufreq exynos4_setup_clocks(void)
  1328. {
  1329. struct clk *xtal_clk;
  1330. unsigned long apll = 0;
  1331. unsigned long mpll = 0;
  1332. unsigned long epll = 0;
  1333. unsigned long vpll = 0;
  1334. unsigned long vpllsrc;
  1335. unsigned long xtal;
  1336. unsigned long armclk;
  1337. unsigned long sclk_dmc;
  1338. unsigned long aclk_200;
  1339. unsigned long aclk_100;
  1340. unsigned long aclk_160;
  1341. unsigned long aclk_133;
  1342. unsigned int ptr;
  1343. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1344. xtal_clk = clk_get(NULL, "xtal");
  1345. BUG_ON(IS_ERR(xtal_clk));
  1346. xtal = clk_get_rate(xtal_clk);
  1347. xtal_rate = xtal;
  1348. clk_put(xtal_clk);
  1349. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1350. if (soc_is_exynos4210()) {
  1351. apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
  1352. pll_4508);
  1353. mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
  1354. pll_4508);
  1355. epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1356. __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
  1357. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1358. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1359. __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
  1360. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1361. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
  1362. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
  1363. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1364. __raw_readl(EXYNOS4_EPLL_CON1));
  1365. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1366. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1367. __raw_readl(EXYNOS4_VPLL_CON1));
  1368. } else {
  1369. /* nothing */
  1370. }
  1371. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1372. clk_fout_mpll.rate = mpll;
  1373. clk_fout_epll.rate = epll;
  1374. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1375. clk_fout_vpll.rate = vpll;
  1376. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1377. apll, mpll, epll, vpll);
  1378. armclk = clk_get_rate(&exynos4_clk_armclk.clk);
  1379. sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
  1380. aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
  1381. aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
  1382. aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
  1383. aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
  1384. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1385. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1386. armclk, sclk_dmc, aclk_200,
  1387. aclk_100, aclk_160, aclk_133);
  1388. clk_f.rate = armclk;
  1389. clk_h.rate = sclk_dmc;
  1390. clk_p.rate = aclk_100;
  1391. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
  1392. s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
  1393. }
  1394. static struct clk *exynos4_clks[] __initdata = {
  1395. &exynos4_clk_sclk_hdmi27m,
  1396. &exynos4_clk_sclk_hdmiphy,
  1397. &exynos4_clk_sclk_usbphy0,
  1398. &exynos4_clk_sclk_usbphy1,
  1399. };
  1400. #ifdef CONFIG_PM_SLEEP
  1401. static int exynos4_clock_suspend(void)
  1402. {
  1403. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1404. return 0;
  1405. }
  1406. static void exynos4_clock_resume(void)
  1407. {
  1408. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1409. }
  1410. #else
  1411. #define exynos4_clock_suspend NULL
  1412. #define exynos4_clock_resume NULL
  1413. #endif
  1414. static struct syscore_ops exynos4_clock_syscore_ops = {
  1415. .suspend = exynos4_clock_suspend,
  1416. .resume = exynos4_clock_resume,
  1417. };
  1418. void __init exynos4_register_clocks(void)
  1419. {
  1420. int ptr;
  1421. s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
  1422. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
  1423. s3c_register_clksrc(exynos4_sysclks[ptr], 1);
  1424. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
  1425. s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
  1426. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
  1427. s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
  1428. s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
  1429. s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
  1430. s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
  1431. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
  1432. s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
  1433. s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1434. s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1435. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1436. register_syscore_ops(&exynos4_clock_syscore_ops);
  1437. s3c24xx_register_clock(&dummy_apb_pclk);
  1438. s3c_pwmclk_init();
  1439. }