pm-debug.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * OMAP Power Management debug routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. * Jouni Hogander
  14. *
  15. * Based on pm.c for omap2
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/slab.h>
  28. #include <plat/clock.h>
  29. #include <plat/board.h>
  30. #include "powerdomain.h"
  31. #include "clockdomain.h"
  32. #include <plat/dmtimer.h>
  33. #include <plat/omap-pm.h>
  34. #include "cm2xxx_3xxx.h"
  35. #include "prm2xxx_3xxx.h"
  36. #include "pm.h"
  37. int omap2_pm_debug;
  38. u32 enable_off_mode;
  39. u32 sleep_while_idle;
  40. u32 wakeup_timer_seconds;
  41. u32 wakeup_timer_milliseconds;
  42. #define DUMP_PRM_MOD_REG(mod, reg) \
  43. regs[reg_count].name = #mod "." #reg; \
  44. regs[reg_count++].val = omap2_prm_read_mod_reg(mod, reg)
  45. #define DUMP_CM_MOD_REG(mod, reg) \
  46. regs[reg_count].name = #mod "." #reg; \
  47. regs[reg_count++].val = omap2_cm_read_mod_reg(mod, reg)
  48. #define DUMP_PRM_REG(reg) \
  49. regs[reg_count].name = #reg; \
  50. regs[reg_count++].val = __raw_readl(reg)
  51. #define DUMP_CM_REG(reg) \
  52. regs[reg_count].name = #reg; \
  53. regs[reg_count++].val = __raw_readl(reg)
  54. #define DUMP_INTC_REG(reg, off) \
  55. regs[reg_count].name = #reg; \
  56. regs[reg_count++].val = \
  57. __raw_readl(OMAP2_L4_IO_ADDRESS(0x480fe000 + (off)))
  58. void omap2_pm_dump(int mode, int resume, unsigned int us)
  59. {
  60. struct reg {
  61. const char *name;
  62. u32 val;
  63. } regs[32];
  64. int reg_count = 0, i;
  65. const char *s1 = NULL, *s2 = NULL;
  66. if (!resume) {
  67. #if 0
  68. /* MPU */
  69. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRM_IRQENABLE_MPU_OFFSET);
  70. DUMP_CM_MOD_REG(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  71. DUMP_PRM_MOD_REG(MPU_MOD, OMAP2_PM_PWSTCTRL);
  72. DUMP_PRM_MOD_REG(MPU_MOD, OMAP2_PM_PWSTST);
  73. DUMP_PRM_MOD_REG(MPU_MOD, PM_WKDEP);
  74. #endif
  75. #if 0
  76. /* INTC */
  77. DUMP_INTC_REG(INTC_MIR0, 0x0084);
  78. DUMP_INTC_REG(INTC_MIR1, 0x00a4);
  79. DUMP_INTC_REG(INTC_MIR2, 0x00c4);
  80. #endif
  81. #if 0
  82. DUMP_CM_MOD_REG(CORE_MOD, CM_FCLKEN1);
  83. if (cpu_is_omap24xx()) {
  84. DUMP_CM_MOD_REG(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  85. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  86. OMAP2_PRCM_CLKEMUL_CTRL_OFFSET);
  87. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  88. OMAP2_PRCM_CLKSRC_CTRL_OFFSET);
  89. }
  90. DUMP_CM_MOD_REG(WKUP_MOD, CM_FCLKEN);
  91. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN1);
  92. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN2);
  93. DUMP_CM_MOD_REG(WKUP_MOD, CM_ICLKEN);
  94. DUMP_CM_MOD_REG(PLL_MOD, CM_CLKEN);
  95. DUMP_CM_MOD_REG(PLL_MOD, CM_AUTOIDLE);
  96. DUMP_PRM_MOD_REG(CORE_MOD, OMAP2_PM_PWSTST);
  97. #endif
  98. #if 0
  99. /* DSP */
  100. if (cpu_is_omap24xx()) {
  101. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_FCLKEN);
  102. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_ICLKEN);
  103. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_IDLEST);
  104. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_AUTOIDLE);
  105. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSEL);
  106. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_CM_CLKSTCTRL);
  107. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_RM_RSTCTRL);
  108. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_RM_RSTST);
  109. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_PM_PWSTCTRL);
  110. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_PM_PWSTST);
  111. }
  112. #endif
  113. } else {
  114. DUMP_PRM_MOD_REG(CORE_MOD, PM_WKST1);
  115. if (cpu_is_omap24xx())
  116. DUMP_PRM_MOD_REG(CORE_MOD, OMAP24XX_PM_WKST2);
  117. DUMP_PRM_MOD_REG(WKUP_MOD, PM_WKST);
  118. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  119. #if 1
  120. DUMP_INTC_REG(INTC_PENDING_IRQ0, 0x0098);
  121. DUMP_INTC_REG(INTC_PENDING_IRQ1, 0x00b8);
  122. DUMP_INTC_REG(INTC_PENDING_IRQ2, 0x00d8);
  123. #endif
  124. }
  125. switch (mode) {
  126. case 0:
  127. s1 = "full";
  128. s2 = "retention";
  129. break;
  130. case 1:
  131. s1 = "MPU";
  132. s2 = "retention";
  133. break;
  134. case 2:
  135. s1 = "MPU";
  136. s2 = "idle";
  137. break;
  138. }
  139. if (!resume)
  140. #ifdef CONFIG_NO_HZ
  141. printk(KERN_INFO
  142. "--- Going to %s %s (next timer after %u ms)\n", s1, s2,
  143. jiffies_to_msecs(get_next_timer_interrupt(jiffies) -
  144. jiffies));
  145. #else
  146. printk(KERN_INFO "--- Going to %s %s\n", s1, s2);
  147. #endif
  148. else
  149. printk(KERN_INFO "--- Woke up (slept for %u.%03u ms)\n",
  150. us / 1000, us % 1000);
  151. for (i = 0; i < reg_count; i++)
  152. printk(KERN_INFO "%-20s: 0x%08x\n", regs[i].name, regs[i].val);
  153. }
  154. void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  155. {
  156. u32 tick_rate, cycles;
  157. if (!seconds && !milliseconds)
  158. return;
  159. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  160. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  161. omap_dm_timer_stop(gptimer_wakeup);
  162. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  163. pr_info("PM: Resume timer in %u.%03u secs"
  164. " (%d ticks at %d ticks/sec.)\n",
  165. seconds, milliseconds, cycles, tick_rate);
  166. }
  167. #ifdef CONFIG_DEBUG_FS
  168. #include <linux/debugfs.h>
  169. #include <linux/seq_file.h>
  170. static void pm_dbg_regset_store(u32 *ptr);
  171. static struct dentry *pm_dbg_dir;
  172. static int pm_dbg_init_done;
  173. static int __init pm_dbg_init(void);
  174. enum {
  175. DEBUG_FILE_COUNTERS = 0,
  176. DEBUG_FILE_TIMERS,
  177. };
  178. struct pm_module_def {
  179. char name[8]; /* Name of the module */
  180. short type; /* CM or PRM */
  181. unsigned short offset;
  182. int low; /* First register address on this module */
  183. int high; /* Last register address on this module */
  184. };
  185. #define MOD_CM 0
  186. #define MOD_PRM 1
  187. static const struct pm_module_def *pm_dbg_reg_modules;
  188. static const struct pm_module_def omap3_pm_reg_modules[] = {
  189. { "IVA2", MOD_CM, OMAP3430_IVA2_MOD, 0, 0x4c },
  190. { "OCP", MOD_CM, OCP_MOD, 0, 0x10 },
  191. { "MPU", MOD_CM, MPU_MOD, 4, 0x4c },
  192. { "CORE", MOD_CM, CORE_MOD, 0, 0x4c },
  193. { "SGX", MOD_CM, OMAP3430ES2_SGX_MOD, 0, 0x4c },
  194. { "WKUP", MOD_CM, WKUP_MOD, 0, 0x40 },
  195. { "CCR", MOD_CM, PLL_MOD, 0, 0x70 },
  196. { "DSS", MOD_CM, OMAP3430_DSS_MOD, 0, 0x4c },
  197. { "CAM", MOD_CM, OMAP3430_CAM_MOD, 0, 0x4c },
  198. { "PER", MOD_CM, OMAP3430_PER_MOD, 0, 0x4c },
  199. { "EMU", MOD_CM, OMAP3430_EMU_MOD, 0x40, 0x54 },
  200. { "NEON", MOD_CM, OMAP3430_NEON_MOD, 0x20, 0x48 },
  201. { "USB", MOD_CM, OMAP3430ES2_USBHOST_MOD, 0, 0x4c },
  202. { "IVA2", MOD_PRM, OMAP3430_IVA2_MOD, 0x50, 0xfc },
  203. { "OCP", MOD_PRM, OCP_MOD, 4, 0x1c },
  204. { "MPU", MOD_PRM, MPU_MOD, 0x58, 0xe8 },
  205. { "CORE", MOD_PRM, CORE_MOD, 0x58, 0xf8 },
  206. { "SGX", MOD_PRM, OMAP3430ES2_SGX_MOD, 0x58, 0xe8 },
  207. { "WKUP", MOD_PRM, WKUP_MOD, 0xa0, 0xb0 },
  208. { "CCR", MOD_PRM, PLL_MOD, 0x40, 0x70 },
  209. { "DSS", MOD_PRM, OMAP3430_DSS_MOD, 0x58, 0xe8 },
  210. { "CAM", MOD_PRM, OMAP3430_CAM_MOD, 0x58, 0xe8 },
  211. { "PER", MOD_PRM, OMAP3430_PER_MOD, 0x58, 0xe8 },
  212. { "EMU", MOD_PRM, OMAP3430_EMU_MOD, 0x58, 0xe4 },
  213. { "GLBL", MOD_PRM, OMAP3430_GR_MOD, 0x20, 0xe4 },
  214. { "NEON", MOD_PRM, OMAP3430_NEON_MOD, 0x58, 0xe8 },
  215. { "USB", MOD_PRM, OMAP3430ES2_USBHOST_MOD, 0x58, 0xe8 },
  216. { "", 0, 0, 0, 0 },
  217. };
  218. #define PM_DBG_MAX_REG_SETS 4
  219. static void *pm_dbg_reg_set[PM_DBG_MAX_REG_SETS];
  220. static int pm_dbg_get_regset_size(void)
  221. {
  222. static int regset_size;
  223. if (regset_size == 0) {
  224. int i = 0;
  225. while (pm_dbg_reg_modules[i].name[0] != 0) {
  226. regset_size += pm_dbg_reg_modules[i].high +
  227. 4 - pm_dbg_reg_modules[i].low;
  228. i++;
  229. }
  230. }
  231. return regset_size;
  232. }
  233. static int pm_dbg_show_regs(struct seq_file *s, void *unused)
  234. {
  235. int i, j;
  236. unsigned long val;
  237. int reg_set = (int)s->private;
  238. u32 *ptr;
  239. void *store = NULL;
  240. int regs;
  241. int linefeed;
  242. if (reg_set == 0) {
  243. store = kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  244. ptr = store;
  245. pm_dbg_regset_store(ptr);
  246. } else {
  247. ptr = pm_dbg_reg_set[reg_set - 1];
  248. }
  249. i = 0;
  250. while (pm_dbg_reg_modules[i].name[0] != 0) {
  251. regs = 0;
  252. linefeed = 0;
  253. if (pm_dbg_reg_modules[i].type == MOD_CM)
  254. seq_printf(s, "MOD: CM_%s (%08x)\n",
  255. pm_dbg_reg_modules[i].name,
  256. (u32)(OMAP3430_CM_BASE +
  257. pm_dbg_reg_modules[i].offset));
  258. else
  259. seq_printf(s, "MOD: PRM_%s (%08x)\n",
  260. pm_dbg_reg_modules[i].name,
  261. (u32)(OMAP3430_PRM_BASE +
  262. pm_dbg_reg_modules[i].offset));
  263. for (j = pm_dbg_reg_modules[i].low;
  264. j <= pm_dbg_reg_modules[i].high; j += 4) {
  265. val = *(ptr++);
  266. if (val != 0) {
  267. regs++;
  268. if (linefeed) {
  269. seq_printf(s, "\n");
  270. linefeed = 0;
  271. }
  272. seq_printf(s, " %02x => %08lx", j, val);
  273. if (regs % 4 == 0)
  274. linefeed = 1;
  275. }
  276. }
  277. seq_printf(s, "\n");
  278. i++;
  279. }
  280. if (store != NULL)
  281. kfree(store);
  282. return 0;
  283. }
  284. static void pm_dbg_regset_store(u32 *ptr)
  285. {
  286. int i, j;
  287. u32 val;
  288. i = 0;
  289. while (pm_dbg_reg_modules[i].name[0] != 0) {
  290. for (j = pm_dbg_reg_modules[i].low;
  291. j <= pm_dbg_reg_modules[i].high; j += 4) {
  292. if (pm_dbg_reg_modules[i].type == MOD_CM)
  293. val = omap2_cm_read_mod_reg(
  294. pm_dbg_reg_modules[i].offset, j);
  295. else
  296. val = omap2_prm_read_mod_reg(
  297. pm_dbg_reg_modules[i].offset, j);
  298. *(ptr++) = val;
  299. }
  300. i++;
  301. }
  302. }
  303. int pm_dbg_regset_save(int reg_set)
  304. {
  305. if (pm_dbg_reg_set[reg_set-1] == NULL)
  306. return -EINVAL;
  307. pm_dbg_regset_store(pm_dbg_reg_set[reg_set-1]);
  308. return 0;
  309. }
  310. static const char pwrdm_state_names[][PWRDM_MAX_PWRSTS] = {
  311. "OFF",
  312. "RET",
  313. "INA",
  314. "ON"
  315. };
  316. void pm_dbg_update_time(struct powerdomain *pwrdm, int prev)
  317. {
  318. s64 t;
  319. if (!pm_dbg_init_done)
  320. return ;
  321. /* Update timer for previous state */
  322. t = sched_clock();
  323. pwrdm->state_timer[prev] += t - pwrdm->timer;
  324. pwrdm->timer = t;
  325. }
  326. static int clkdm_dbg_show_counter(struct clockdomain *clkdm, void *user)
  327. {
  328. struct seq_file *s = (struct seq_file *)user;
  329. if (strcmp(clkdm->name, "emu_clkdm") == 0 ||
  330. strcmp(clkdm->name, "wkup_clkdm") == 0 ||
  331. strncmp(clkdm->name, "dpll", 4) == 0)
  332. return 0;
  333. seq_printf(s, "%s->%s (%d)", clkdm->name,
  334. clkdm->pwrdm.ptr->name,
  335. atomic_read(&clkdm->usecount));
  336. seq_printf(s, "\n");
  337. return 0;
  338. }
  339. static int pwrdm_dbg_show_counter(struct powerdomain *pwrdm, void *user)
  340. {
  341. struct seq_file *s = (struct seq_file *)user;
  342. int i;
  343. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  344. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  345. strncmp(pwrdm->name, "dpll", 4) == 0)
  346. return 0;
  347. if (pwrdm->state != pwrdm_read_pwrst(pwrdm))
  348. printk(KERN_ERR "pwrdm state mismatch(%s) %d != %d\n",
  349. pwrdm->name, pwrdm->state, pwrdm_read_pwrst(pwrdm));
  350. seq_printf(s, "%s (%s)", pwrdm->name,
  351. pwrdm_state_names[pwrdm->state]);
  352. for (i = 0; i < PWRDM_MAX_PWRSTS; i++)
  353. seq_printf(s, ",%s:%d", pwrdm_state_names[i],
  354. pwrdm->state_counter[i]);
  355. seq_printf(s, ",RET-LOGIC-OFF:%d", pwrdm->ret_logic_off_counter);
  356. for (i = 0; i < pwrdm->banks; i++)
  357. seq_printf(s, ",RET-MEMBANK%d-OFF:%d", i + 1,
  358. pwrdm->ret_mem_off_counter[i]);
  359. seq_printf(s, "\n");
  360. return 0;
  361. }
  362. static int pwrdm_dbg_show_timer(struct powerdomain *pwrdm, void *user)
  363. {
  364. struct seq_file *s = (struct seq_file *)user;
  365. int i;
  366. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  367. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  368. strncmp(pwrdm->name, "dpll", 4) == 0)
  369. return 0;
  370. pwrdm_state_switch(pwrdm);
  371. seq_printf(s, "%s (%s)", pwrdm->name,
  372. pwrdm_state_names[pwrdm->state]);
  373. for (i = 0; i < 4; i++)
  374. seq_printf(s, ",%s:%lld", pwrdm_state_names[i],
  375. pwrdm->state_timer[i]);
  376. seq_printf(s, "\n");
  377. return 0;
  378. }
  379. static int pm_dbg_show_counters(struct seq_file *s, void *unused)
  380. {
  381. pwrdm_for_each(pwrdm_dbg_show_counter, s);
  382. clkdm_for_each(clkdm_dbg_show_counter, s);
  383. return 0;
  384. }
  385. static int pm_dbg_show_timers(struct seq_file *s, void *unused)
  386. {
  387. pwrdm_for_each(pwrdm_dbg_show_timer, s);
  388. return 0;
  389. }
  390. static int pm_dbg_open(struct inode *inode, struct file *file)
  391. {
  392. switch ((int)inode->i_private) {
  393. case DEBUG_FILE_COUNTERS:
  394. return single_open(file, pm_dbg_show_counters,
  395. &inode->i_private);
  396. case DEBUG_FILE_TIMERS:
  397. default:
  398. return single_open(file, pm_dbg_show_timers,
  399. &inode->i_private);
  400. };
  401. }
  402. static int pm_dbg_reg_open(struct inode *inode, struct file *file)
  403. {
  404. return single_open(file, pm_dbg_show_regs, inode->i_private);
  405. }
  406. static const struct file_operations debug_fops = {
  407. .open = pm_dbg_open,
  408. .read = seq_read,
  409. .llseek = seq_lseek,
  410. .release = single_release,
  411. };
  412. static const struct file_operations debug_reg_fops = {
  413. .open = pm_dbg_reg_open,
  414. .read = seq_read,
  415. .llseek = seq_lseek,
  416. .release = single_release,
  417. };
  418. int pm_dbg_regset_init(int reg_set)
  419. {
  420. char name[2];
  421. if (!pm_dbg_init_done)
  422. pm_dbg_init();
  423. if (reg_set < 1 || reg_set > PM_DBG_MAX_REG_SETS ||
  424. pm_dbg_reg_set[reg_set-1] != NULL)
  425. return -EINVAL;
  426. pm_dbg_reg_set[reg_set-1] =
  427. kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  428. if (pm_dbg_reg_set[reg_set-1] == NULL)
  429. return -ENOMEM;
  430. if (pm_dbg_dir != NULL) {
  431. sprintf(name, "%d", reg_set);
  432. (void) debugfs_create_file(name, S_IRUGO,
  433. pm_dbg_dir, (void *)reg_set, &debug_reg_fops);
  434. }
  435. return 0;
  436. }
  437. static int pwrdm_suspend_get(void *data, u64 *val)
  438. {
  439. int ret = -EINVAL;
  440. if (cpu_is_omap34xx())
  441. ret = omap3_pm_get_suspend_state((struct powerdomain *)data);
  442. *val = ret;
  443. if (ret >= 0)
  444. return 0;
  445. return *val;
  446. }
  447. static int pwrdm_suspend_set(void *data, u64 val)
  448. {
  449. if (cpu_is_omap34xx())
  450. return omap3_pm_set_suspend_state(
  451. (struct powerdomain *)data, (int)val);
  452. return -EINVAL;
  453. }
  454. DEFINE_SIMPLE_ATTRIBUTE(pwrdm_suspend_fops, pwrdm_suspend_get,
  455. pwrdm_suspend_set, "%llu\n");
  456. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *dir)
  457. {
  458. int i;
  459. s64 t;
  460. struct dentry *d;
  461. t = sched_clock();
  462. for (i = 0; i < 4; i++)
  463. pwrdm->state_timer[i] = 0;
  464. pwrdm->timer = t;
  465. if (strncmp(pwrdm->name, "dpll", 4) == 0)
  466. return 0;
  467. d = debugfs_create_dir(pwrdm->name, (struct dentry *)dir);
  468. (void) debugfs_create_file("suspend", S_IRUGO|S_IWUSR, d,
  469. (void *)pwrdm, &pwrdm_suspend_fops);
  470. return 0;
  471. }
  472. static int option_get(void *data, u64 *val)
  473. {
  474. u32 *option = data;
  475. *val = *option;
  476. return 0;
  477. }
  478. static int option_set(void *data, u64 val)
  479. {
  480. u32 *option = data;
  481. if (option == &wakeup_timer_milliseconds && val >= 1000)
  482. return -EINVAL;
  483. *option = val;
  484. if (option == &enable_off_mode) {
  485. if (val)
  486. omap_pm_enable_off_mode();
  487. else
  488. omap_pm_disable_off_mode();
  489. if (cpu_is_omap34xx())
  490. omap3_pm_off_mode_enable(val);
  491. }
  492. return 0;
  493. }
  494. DEFINE_SIMPLE_ATTRIBUTE(pm_dbg_option_fops, option_get, option_set, "%llu\n");
  495. static int __init pm_dbg_init(void)
  496. {
  497. int i;
  498. struct dentry *d;
  499. char name[2];
  500. if (pm_dbg_init_done)
  501. return 0;
  502. if (cpu_is_omap34xx())
  503. pm_dbg_reg_modules = omap3_pm_reg_modules;
  504. else {
  505. printk(KERN_ERR "%s: only OMAP3 supported\n", __func__);
  506. return -ENODEV;
  507. }
  508. d = debugfs_create_dir("pm_debug", NULL);
  509. if (IS_ERR(d))
  510. return PTR_ERR(d);
  511. (void) debugfs_create_file("count", S_IRUGO,
  512. d, (void *)DEBUG_FILE_COUNTERS, &debug_fops);
  513. (void) debugfs_create_file("time", S_IRUGO,
  514. d, (void *)DEBUG_FILE_TIMERS, &debug_fops);
  515. pwrdm_for_each(pwrdms_setup, (void *)d);
  516. pm_dbg_dir = debugfs_create_dir("registers", d);
  517. if (IS_ERR(pm_dbg_dir))
  518. return PTR_ERR(pm_dbg_dir);
  519. (void) debugfs_create_file("current", S_IRUGO,
  520. pm_dbg_dir, (void *)0, &debug_reg_fops);
  521. for (i = 0; i < PM_DBG_MAX_REG_SETS; i++)
  522. if (pm_dbg_reg_set[i] != NULL) {
  523. sprintf(name, "%d", i+1);
  524. (void) debugfs_create_file(name, S_IRUGO,
  525. pm_dbg_dir, (void *)(i+1), &debug_reg_fops);
  526. }
  527. (void) debugfs_create_file("enable_off_mode", S_IRUGO | S_IWUSR, d,
  528. &enable_off_mode, &pm_dbg_option_fops);
  529. (void) debugfs_create_file("sleep_while_idle", S_IRUGO | S_IWUSR, d,
  530. &sleep_while_idle, &pm_dbg_option_fops);
  531. (void) debugfs_create_file("wakeup_timer_seconds", S_IRUGO | S_IWUSR, d,
  532. &wakeup_timer_seconds, &pm_dbg_option_fops);
  533. (void) debugfs_create_file("wakeup_timer_milliseconds",
  534. S_IRUGO | S_IWUSR, d, &wakeup_timer_milliseconds,
  535. &pm_dbg_option_fops);
  536. pm_dbg_init_done = 1;
  537. return 0;
  538. }
  539. arch_initcall(pm_dbg_init);
  540. #endif