i915_debugfs.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. #if defined(CONFIG_DEBUG_FS)
  42. enum {
  43. ACTIVE_LIST,
  44. INACTIVE_LIST,
  45. PINNED_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  52. * allocated we need to hook into the minor for release. */
  53. static int
  54. drm_add_fake_info_node(struct drm_minor *minor,
  55. struct dentry *ent,
  56. const void *key)
  57. {
  58. struct drm_info_node *node;
  59. node = kmalloc(sizeof(*node), GFP_KERNEL);
  60. if (node == NULL) {
  61. debugfs_remove(ent);
  62. return -ENOMEM;
  63. }
  64. node->minor = minor;
  65. node->dent = ent;
  66. node->info_ent = (void *) key;
  67. mutex_lock(&minor->debugfs_lock);
  68. list_add(&node->list, &minor->debugfs_list);
  69. mutex_unlock(&minor->debugfs_lock);
  70. return 0;
  71. }
  72. static int i915_capabilities(struct seq_file *m, void *data)
  73. {
  74. struct drm_info_node *node = (struct drm_info_node *) m->private;
  75. struct drm_device *dev = node->minor->dev;
  76. const struct intel_device_info *info = INTEL_INFO(dev);
  77. seq_printf(m, "gen: %d\n", info->gen);
  78. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  79. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  80. #define SEP_SEMICOLON ;
  81. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  82. #undef PRINT_FLAG
  83. #undef SEP_SEMICOLON
  84. return 0;
  85. }
  86. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  87. {
  88. if (obj->user_pin_count > 0)
  89. return "P";
  90. else if (obj->pin_count > 0)
  91. return "p";
  92. else
  93. return " ";
  94. }
  95. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  96. {
  97. switch (obj->tiling_mode) {
  98. default:
  99. case I915_TILING_NONE: return " ";
  100. case I915_TILING_X: return "X";
  101. case I915_TILING_Y: return "Y";
  102. }
  103. }
  104. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  105. {
  106. return obj->has_global_gtt_mapping ? "g" : " ";
  107. }
  108. static void
  109. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  110. {
  111. struct i915_vma *vma;
  112. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. get_global_flag(obj),
  117. obj->base.size / 1024,
  118. obj->base.read_domains,
  119. obj->base.write_domain,
  120. obj->last_read_seqno,
  121. obj->last_write_seqno,
  122. obj->last_fenced_seqno,
  123. i915_cache_level_str(obj->cache_level),
  124. obj->dirty ? " dirty" : "",
  125. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  126. if (obj->base.name)
  127. seq_printf(m, " (name: %d)", obj->base.name);
  128. if (obj->pin_count)
  129. seq_printf(m, " (pinned x %d)", obj->pin_count);
  130. if (obj->pin_display)
  131. seq_printf(m, " (display)");
  132. if (obj->fence_reg != I915_FENCE_REG_NONE)
  133. seq_printf(m, " (fence: %d)", obj->fence_reg);
  134. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  135. if (!i915_is_ggtt(vma->vm))
  136. seq_puts(m, " (pp");
  137. else
  138. seq_puts(m, " (g");
  139. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  140. vma->node.start, vma->node.size);
  141. }
  142. if (obj->stolen)
  143. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  144. if (obj->pin_mappable || obj->fault_mappable) {
  145. char s[3], *t = s;
  146. if (obj->pin_mappable)
  147. *t++ = 'p';
  148. if (obj->fault_mappable)
  149. *t++ = 'f';
  150. *t = '\0';
  151. seq_printf(m, " (%s mappable)", s);
  152. }
  153. if (obj->ring != NULL)
  154. seq_printf(m, " (%s)", obj->ring->name);
  155. }
  156. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  157. {
  158. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  159. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  160. seq_putc(m, ' ');
  161. }
  162. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  163. {
  164. struct drm_info_node *node = (struct drm_info_node *) m->private;
  165. uintptr_t list = (uintptr_t) node->info_ent->data;
  166. struct list_head *head;
  167. struct drm_device *dev = node->minor->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct i915_address_space *vm = &dev_priv->gtt.base;
  170. struct i915_vma *vma;
  171. size_t total_obj_size, total_gtt_size;
  172. int count, ret;
  173. ret = mutex_lock_interruptible(&dev->struct_mutex);
  174. if (ret)
  175. return ret;
  176. /* FIXME: the user of this interface might want more than just GGTT */
  177. switch (list) {
  178. case ACTIVE_LIST:
  179. seq_puts(m, "Active:\n");
  180. head = &vm->active_list;
  181. break;
  182. case INACTIVE_LIST:
  183. seq_puts(m, "Inactive:\n");
  184. head = &vm->inactive_list;
  185. break;
  186. default:
  187. mutex_unlock(&dev->struct_mutex);
  188. return -EINVAL;
  189. }
  190. total_obj_size = total_gtt_size = count = 0;
  191. list_for_each_entry(vma, head, mm_list) {
  192. seq_printf(m, " ");
  193. describe_obj(m, vma->obj);
  194. seq_printf(m, "\n");
  195. total_obj_size += vma->obj->base.size;
  196. total_gtt_size += vma->node.size;
  197. count++;
  198. }
  199. mutex_unlock(&dev->struct_mutex);
  200. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  201. count, total_obj_size, total_gtt_size);
  202. return 0;
  203. }
  204. static int obj_rank_by_stolen(void *priv,
  205. struct list_head *A, struct list_head *B)
  206. {
  207. struct drm_i915_gem_object *a =
  208. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  209. struct drm_i915_gem_object *b =
  210. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  211. return a->stolen->start - b->stolen->start;
  212. }
  213. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  214. {
  215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  216. struct drm_device *dev = node->minor->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct drm_i915_gem_object *obj;
  219. size_t total_obj_size, total_gtt_size;
  220. LIST_HEAD(stolen);
  221. int count, ret;
  222. ret = mutex_lock_interruptible(&dev->struct_mutex);
  223. if (ret)
  224. return ret;
  225. total_obj_size = total_gtt_size = count = 0;
  226. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  227. if (obj->stolen == NULL)
  228. continue;
  229. list_add(&obj->obj_exec_link, &stolen);
  230. total_obj_size += obj->base.size;
  231. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  232. count++;
  233. }
  234. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  235. if (obj->stolen == NULL)
  236. continue;
  237. list_add(&obj->obj_exec_link, &stolen);
  238. total_obj_size += obj->base.size;
  239. count++;
  240. }
  241. list_sort(NULL, &stolen, obj_rank_by_stolen);
  242. seq_puts(m, "Stolen:\n");
  243. while (!list_empty(&stolen)) {
  244. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  245. seq_puts(m, " ");
  246. describe_obj(m, obj);
  247. seq_putc(m, '\n');
  248. list_del_init(&obj->obj_exec_link);
  249. }
  250. mutex_unlock(&dev->struct_mutex);
  251. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  252. count, total_obj_size, total_gtt_size);
  253. return 0;
  254. }
  255. #define count_objects(list, member) do { \
  256. list_for_each_entry(obj, list, member) { \
  257. size += i915_gem_obj_ggtt_size(obj); \
  258. ++count; \
  259. if (obj->map_and_fenceable) { \
  260. mappable_size += i915_gem_obj_ggtt_size(obj); \
  261. ++mappable_count; \
  262. } \
  263. } \
  264. } while (0)
  265. struct file_stats {
  266. int count;
  267. size_t total, active, inactive, unbound;
  268. };
  269. static int per_file_stats(int id, void *ptr, void *data)
  270. {
  271. struct drm_i915_gem_object *obj = ptr;
  272. struct file_stats *stats = data;
  273. stats->count++;
  274. stats->total += obj->base.size;
  275. if (i915_gem_obj_ggtt_bound(obj)) {
  276. if (!list_empty(&obj->ring_list))
  277. stats->active += obj->base.size;
  278. else
  279. stats->inactive += obj->base.size;
  280. } else {
  281. if (!list_empty(&obj->global_list))
  282. stats->unbound += obj->base.size;
  283. }
  284. return 0;
  285. }
  286. #define count_vmas(list, member) do { \
  287. list_for_each_entry(vma, list, member) { \
  288. size += i915_gem_obj_ggtt_size(vma->obj); \
  289. ++count; \
  290. if (vma->obj->map_and_fenceable) { \
  291. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  292. ++mappable_count; \
  293. } \
  294. } \
  295. } while (0)
  296. static int i915_gem_object_info(struct seq_file *m, void* data)
  297. {
  298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  299. struct drm_device *dev = node->minor->dev;
  300. struct drm_i915_private *dev_priv = dev->dev_private;
  301. u32 count, mappable_count, purgeable_count;
  302. size_t size, mappable_size, purgeable_size;
  303. struct drm_i915_gem_object *obj;
  304. struct i915_address_space *vm = &dev_priv->gtt.base;
  305. struct drm_file *file;
  306. struct i915_vma *vma;
  307. int ret;
  308. ret = mutex_lock_interruptible(&dev->struct_mutex);
  309. if (ret)
  310. return ret;
  311. seq_printf(m, "%u objects, %zu bytes\n",
  312. dev_priv->mm.object_count,
  313. dev_priv->mm.object_memory);
  314. size = count = mappable_size = mappable_count = 0;
  315. count_objects(&dev_priv->mm.bound_list, global_list);
  316. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  317. count, mappable_count, size, mappable_size);
  318. size = count = mappable_size = mappable_count = 0;
  319. count_vmas(&vm->active_list, mm_list);
  320. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  321. count, mappable_count, size, mappable_size);
  322. size = count = mappable_size = mappable_count = 0;
  323. count_vmas(&vm->inactive_list, mm_list);
  324. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  325. count, mappable_count, size, mappable_size);
  326. size = count = purgeable_size = purgeable_count = 0;
  327. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  328. size += obj->base.size, ++count;
  329. if (obj->madv == I915_MADV_DONTNEED)
  330. purgeable_size += obj->base.size, ++purgeable_count;
  331. }
  332. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  333. size = count = mappable_size = mappable_count = 0;
  334. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  335. if (obj->fault_mappable) {
  336. size += i915_gem_obj_ggtt_size(obj);
  337. ++count;
  338. }
  339. if (obj->pin_mappable) {
  340. mappable_size += i915_gem_obj_ggtt_size(obj);
  341. ++mappable_count;
  342. }
  343. if (obj->madv == I915_MADV_DONTNEED) {
  344. purgeable_size += obj->base.size;
  345. ++purgeable_count;
  346. }
  347. }
  348. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  349. purgeable_count, purgeable_size);
  350. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  351. mappable_count, mappable_size);
  352. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  353. count, size);
  354. seq_printf(m, "%zu [%lu] gtt total\n",
  355. dev_priv->gtt.base.total,
  356. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  357. seq_putc(m, '\n');
  358. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  359. struct file_stats stats;
  360. memset(&stats, 0, sizeof(stats));
  361. idr_for_each(&file->object_idr, per_file_stats, &stats);
  362. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  363. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  364. stats.count,
  365. stats.total,
  366. stats.active,
  367. stats.inactive,
  368. stats.unbound);
  369. }
  370. mutex_unlock(&dev->struct_mutex);
  371. return 0;
  372. }
  373. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  374. {
  375. struct drm_info_node *node = (struct drm_info_node *) m->private;
  376. struct drm_device *dev = node->minor->dev;
  377. uintptr_t list = (uintptr_t) node->info_ent->data;
  378. struct drm_i915_private *dev_priv = dev->dev_private;
  379. struct drm_i915_gem_object *obj;
  380. size_t total_obj_size, total_gtt_size;
  381. int count, ret;
  382. ret = mutex_lock_interruptible(&dev->struct_mutex);
  383. if (ret)
  384. return ret;
  385. total_obj_size = total_gtt_size = count = 0;
  386. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  387. if (list == PINNED_LIST && obj->pin_count == 0)
  388. continue;
  389. seq_puts(m, " ");
  390. describe_obj(m, obj);
  391. seq_putc(m, '\n');
  392. total_obj_size += obj->base.size;
  393. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  394. count++;
  395. }
  396. mutex_unlock(&dev->struct_mutex);
  397. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  398. count, total_obj_size, total_gtt_size);
  399. return 0;
  400. }
  401. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  402. {
  403. struct drm_info_node *node = (struct drm_info_node *) m->private;
  404. struct drm_device *dev = node->minor->dev;
  405. unsigned long flags;
  406. struct intel_crtc *crtc;
  407. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  408. const char pipe = pipe_name(crtc->pipe);
  409. const char plane = plane_name(crtc->plane);
  410. struct intel_unpin_work *work;
  411. spin_lock_irqsave(&dev->event_lock, flags);
  412. work = crtc->unpin_work;
  413. if (work == NULL) {
  414. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  415. pipe, plane);
  416. } else {
  417. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  418. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  419. pipe, plane);
  420. } else {
  421. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  422. pipe, plane);
  423. }
  424. if (work->enable_stall_check)
  425. seq_puts(m, "Stall check enabled, ");
  426. else
  427. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  428. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  429. if (work->old_fb_obj) {
  430. struct drm_i915_gem_object *obj = work->old_fb_obj;
  431. if (obj)
  432. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  433. i915_gem_obj_ggtt_offset(obj));
  434. }
  435. if (work->pending_flip_obj) {
  436. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  437. if (obj)
  438. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  439. i915_gem_obj_ggtt_offset(obj));
  440. }
  441. }
  442. spin_unlock_irqrestore(&dev->event_lock, flags);
  443. }
  444. return 0;
  445. }
  446. static int i915_gem_request_info(struct seq_file *m, void *data)
  447. {
  448. struct drm_info_node *node = (struct drm_info_node *) m->private;
  449. struct drm_device *dev = node->minor->dev;
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. struct intel_ring_buffer *ring;
  452. struct drm_i915_gem_request *gem_request;
  453. int ret, count, i;
  454. ret = mutex_lock_interruptible(&dev->struct_mutex);
  455. if (ret)
  456. return ret;
  457. count = 0;
  458. for_each_ring(ring, dev_priv, i) {
  459. if (list_empty(&ring->request_list))
  460. continue;
  461. seq_printf(m, "%s requests:\n", ring->name);
  462. list_for_each_entry(gem_request,
  463. &ring->request_list,
  464. list) {
  465. seq_printf(m, " %d @ %d\n",
  466. gem_request->seqno,
  467. (int) (jiffies - gem_request->emitted_jiffies));
  468. }
  469. count++;
  470. }
  471. mutex_unlock(&dev->struct_mutex);
  472. if (count == 0)
  473. seq_puts(m, "No requests\n");
  474. return 0;
  475. }
  476. static void i915_ring_seqno_info(struct seq_file *m,
  477. struct intel_ring_buffer *ring)
  478. {
  479. if (ring->get_seqno) {
  480. seq_printf(m, "Current sequence (%s): %u\n",
  481. ring->name, ring->get_seqno(ring, false));
  482. }
  483. }
  484. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  485. {
  486. struct drm_info_node *node = (struct drm_info_node *) m->private;
  487. struct drm_device *dev = node->minor->dev;
  488. drm_i915_private_t *dev_priv = dev->dev_private;
  489. struct intel_ring_buffer *ring;
  490. int ret, i;
  491. ret = mutex_lock_interruptible(&dev->struct_mutex);
  492. if (ret)
  493. return ret;
  494. for_each_ring(ring, dev_priv, i)
  495. i915_ring_seqno_info(m, ring);
  496. mutex_unlock(&dev->struct_mutex);
  497. return 0;
  498. }
  499. static int i915_interrupt_info(struct seq_file *m, void *data)
  500. {
  501. struct drm_info_node *node = (struct drm_info_node *) m->private;
  502. struct drm_device *dev = node->minor->dev;
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. struct intel_ring_buffer *ring;
  505. int ret, i, pipe;
  506. ret = mutex_lock_interruptible(&dev->struct_mutex);
  507. if (ret)
  508. return ret;
  509. if (IS_VALLEYVIEW(dev)) {
  510. seq_printf(m, "Display IER:\t%08x\n",
  511. I915_READ(VLV_IER));
  512. seq_printf(m, "Display IIR:\t%08x\n",
  513. I915_READ(VLV_IIR));
  514. seq_printf(m, "Display IIR_RW:\t%08x\n",
  515. I915_READ(VLV_IIR_RW));
  516. seq_printf(m, "Display IMR:\t%08x\n",
  517. I915_READ(VLV_IMR));
  518. for_each_pipe(pipe)
  519. seq_printf(m, "Pipe %c stat:\t%08x\n",
  520. pipe_name(pipe),
  521. I915_READ(PIPESTAT(pipe)));
  522. seq_printf(m, "Master IER:\t%08x\n",
  523. I915_READ(VLV_MASTER_IER));
  524. seq_printf(m, "Render IER:\t%08x\n",
  525. I915_READ(GTIER));
  526. seq_printf(m, "Render IIR:\t%08x\n",
  527. I915_READ(GTIIR));
  528. seq_printf(m, "Render IMR:\t%08x\n",
  529. I915_READ(GTIMR));
  530. seq_printf(m, "PM IER:\t\t%08x\n",
  531. I915_READ(GEN6_PMIER));
  532. seq_printf(m, "PM IIR:\t\t%08x\n",
  533. I915_READ(GEN6_PMIIR));
  534. seq_printf(m, "PM IMR:\t\t%08x\n",
  535. I915_READ(GEN6_PMIMR));
  536. seq_printf(m, "Port hotplug:\t%08x\n",
  537. I915_READ(PORT_HOTPLUG_EN));
  538. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  539. I915_READ(VLV_DPFLIPSTAT));
  540. seq_printf(m, "DPINVGTT:\t%08x\n",
  541. I915_READ(DPINVGTT));
  542. } else if (!HAS_PCH_SPLIT(dev)) {
  543. seq_printf(m, "Interrupt enable: %08x\n",
  544. I915_READ(IER));
  545. seq_printf(m, "Interrupt identity: %08x\n",
  546. I915_READ(IIR));
  547. seq_printf(m, "Interrupt mask: %08x\n",
  548. I915_READ(IMR));
  549. for_each_pipe(pipe)
  550. seq_printf(m, "Pipe %c stat: %08x\n",
  551. pipe_name(pipe),
  552. I915_READ(PIPESTAT(pipe)));
  553. } else {
  554. seq_printf(m, "North Display Interrupt enable: %08x\n",
  555. I915_READ(DEIER));
  556. seq_printf(m, "North Display Interrupt identity: %08x\n",
  557. I915_READ(DEIIR));
  558. seq_printf(m, "North Display Interrupt mask: %08x\n",
  559. I915_READ(DEIMR));
  560. seq_printf(m, "South Display Interrupt enable: %08x\n",
  561. I915_READ(SDEIER));
  562. seq_printf(m, "South Display Interrupt identity: %08x\n",
  563. I915_READ(SDEIIR));
  564. seq_printf(m, "South Display Interrupt mask: %08x\n",
  565. I915_READ(SDEIMR));
  566. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  567. I915_READ(GTIER));
  568. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  569. I915_READ(GTIIR));
  570. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  571. I915_READ(GTIMR));
  572. }
  573. seq_printf(m, "Interrupts received: %d\n",
  574. atomic_read(&dev_priv->irq_received));
  575. for_each_ring(ring, dev_priv, i) {
  576. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  577. seq_printf(m,
  578. "Graphics Interrupt mask (%s): %08x\n",
  579. ring->name, I915_READ_IMR(ring));
  580. }
  581. i915_ring_seqno_info(m, ring);
  582. }
  583. mutex_unlock(&dev->struct_mutex);
  584. return 0;
  585. }
  586. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  587. {
  588. struct drm_info_node *node = (struct drm_info_node *) m->private;
  589. struct drm_device *dev = node->minor->dev;
  590. drm_i915_private_t *dev_priv = dev->dev_private;
  591. int i, ret;
  592. ret = mutex_lock_interruptible(&dev->struct_mutex);
  593. if (ret)
  594. return ret;
  595. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  596. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  597. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  598. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  599. seq_printf(m, "Fence %d, pin count = %d, object = ",
  600. i, dev_priv->fence_regs[i].pin_count);
  601. if (obj == NULL)
  602. seq_puts(m, "unused");
  603. else
  604. describe_obj(m, obj);
  605. seq_putc(m, '\n');
  606. }
  607. mutex_unlock(&dev->struct_mutex);
  608. return 0;
  609. }
  610. static int i915_hws_info(struct seq_file *m, void *data)
  611. {
  612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  613. struct drm_device *dev = node->minor->dev;
  614. drm_i915_private_t *dev_priv = dev->dev_private;
  615. struct intel_ring_buffer *ring;
  616. const u32 *hws;
  617. int i;
  618. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  619. hws = ring->status_page.page_addr;
  620. if (hws == NULL)
  621. return 0;
  622. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  623. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  624. i * 4,
  625. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  626. }
  627. return 0;
  628. }
  629. static ssize_t
  630. i915_error_state_write(struct file *filp,
  631. const char __user *ubuf,
  632. size_t cnt,
  633. loff_t *ppos)
  634. {
  635. struct i915_error_state_file_priv *error_priv = filp->private_data;
  636. struct drm_device *dev = error_priv->dev;
  637. int ret;
  638. DRM_DEBUG_DRIVER("Resetting error state\n");
  639. ret = mutex_lock_interruptible(&dev->struct_mutex);
  640. if (ret)
  641. return ret;
  642. i915_destroy_error_state(dev);
  643. mutex_unlock(&dev->struct_mutex);
  644. return cnt;
  645. }
  646. static int i915_error_state_open(struct inode *inode, struct file *file)
  647. {
  648. struct drm_device *dev = inode->i_private;
  649. struct i915_error_state_file_priv *error_priv;
  650. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  651. if (!error_priv)
  652. return -ENOMEM;
  653. error_priv->dev = dev;
  654. i915_error_state_get(dev, error_priv);
  655. file->private_data = error_priv;
  656. return 0;
  657. }
  658. static int i915_error_state_release(struct inode *inode, struct file *file)
  659. {
  660. struct i915_error_state_file_priv *error_priv = file->private_data;
  661. i915_error_state_put(error_priv);
  662. kfree(error_priv);
  663. return 0;
  664. }
  665. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  666. size_t count, loff_t *pos)
  667. {
  668. struct i915_error_state_file_priv *error_priv = file->private_data;
  669. struct drm_i915_error_state_buf error_str;
  670. loff_t tmp_pos = 0;
  671. ssize_t ret_count = 0;
  672. int ret;
  673. ret = i915_error_state_buf_init(&error_str, count, *pos);
  674. if (ret)
  675. return ret;
  676. ret = i915_error_state_to_str(&error_str, error_priv);
  677. if (ret)
  678. goto out;
  679. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  680. error_str.buf,
  681. error_str.bytes);
  682. if (ret_count < 0)
  683. ret = ret_count;
  684. else
  685. *pos = error_str.start + ret_count;
  686. out:
  687. i915_error_state_buf_release(&error_str);
  688. return ret ?: ret_count;
  689. }
  690. static const struct file_operations i915_error_state_fops = {
  691. .owner = THIS_MODULE,
  692. .open = i915_error_state_open,
  693. .read = i915_error_state_read,
  694. .write = i915_error_state_write,
  695. .llseek = default_llseek,
  696. .release = i915_error_state_release,
  697. };
  698. static int
  699. i915_next_seqno_get(void *data, u64 *val)
  700. {
  701. struct drm_device *dev = data;
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. int ret;
  704. ret = mutex_lock_interruptible(&dev->struct_mutex);
  705. if (ret)
  706. return ret;
  707. *val = dev_priv->next_seqno;
  708. mutex_unlock(&dev->struct_mutex);
  709. return 0;
  710. }
  711. static int
  712. i915_next_seqno_set(void *data, u64 val)
  713. {
  714. struct drm_device *dev = data;
  715. int ret;
  716. ret = mutex_lock_interruptible(&dev->struct_mutex);
  717. if (ret)
  718. return ret;
  719. ret = i915_gem_set_seqno(dev, val);
  720. mutex_unlock(&dev->struct_mutex);
  721. return ret;
  722. }
  723. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  724. i915_next_seqno_get, i915_next_seqno_set,
  725. "0x%llx\n");
  726. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  727. {
  728. struct drm_info_node *node = (struct drm_info_node *) m->private;
  729. struct drm_device *dev = node->minor->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. u16 crstanddelay;
  732. int ret;
  733. ret = mutex_lock_interruptible(&dev->struct_mutex);
  734. if (ret)
  735. return ret;
  736. crstanddelay = I915_READ16(CRSTANDVID);
  737. mutex_unlock(&dev->struct_mutex);
  738. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  739. return 0;
  740. }
  741. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  742. {
  743. struct drm_info_node *node = (struct drm_info_node *) m->private;
  744. struct drm_device *dev = node->minor->dev;
  745. drm_i915_private_t *dev_priv = dev->dev_private;
  746. int ret;
  747. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  748. if (IS_GEN5(dev)) {
  749. u16 rgvswctl = I915_READ16(MEMSWCTL);
  750. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  751. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  752. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  753. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  754. MEMSTAT_VID_SHIFT);
  755. seq_printf(m, "Current P-state: %d\n",
  756. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  757. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  758. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  759. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  760. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  761. u32 rpstat, cagf, reqf;
  762. u32 rpupei, rpcurup, rpprevup;
  763. u32 rpdownei, rpcurdown, rpprevdown;
  764. int max_freq;
  765. /* RPSTAT1 is in the GT power well */
  766. ret = mutex_lock_interruptible(&dev->struct_mutex);
  767. if (ret)
  768. return ret;
  769. gen6_gt_force_wake_get(dev_priv);
  770. reqf = I915_READ(GEN6_RPNSWREQ);
  771. reqf &= ~GEN6_TURBO_DISABLE;
  772. if (IS_HASWELL(dev))
  773. reqf >>= 24;
  774. else
  775. reqf >>= 25;
  776. reqf *= GT_FREQUENCY_MULTIPLIER;
  777. rpstat = I915_READ(GEN6_RPSTAT1);
  778. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  779. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  780. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  781. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  782. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  783. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  784. if (IS_HASWELL(dev))
  785. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  786. else
  787. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  788. cagf *= GT_FREQUENCY_MULTIPLIER;
  789. gen6_gt_force_wake_put(dev_priv);
  790. mutex_unlock(&dev->struct_mutex);
  791. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  792. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  793. seq_printf(m, "Render p-state ratio: %d\n",
  794. (gt_perf_status & 0xff00) >> 8);
  795. seq_printf(m, "Render p-state VID: %d\n",
  796. gt_perf_status & 0xff);
  797. seq_printf(m, "Render p-state limit: %d\n",
  798. rp_state_limits & 0xff);
  799. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  800. seq_printf(m, "CAGF: %dMHz\n", cagf);
  801. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  802. GEN6_CURICONT_MASK);
  803. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  804. GEN6_CURBSYTAVG_MASK);
  805. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  806. GEN6_CURBSYTAVG_MASK);
  807. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  808. GEN6_CURIAVG_MASK);
  809. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  810. GEN6_CURBSYTAVG_MASK);
  811. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  812. GEN6_CURBSYTAVG_MASK);
  813. max_freq = (rp_state_cap & 0xff0000) >> 16;
  814. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  815. max_freq * GT_FREQUENCY_MULTIPLIER);
  816. max_freq = (rp_state_cap & 0xff00) >> 8;
  817. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  818. max_freq * GT_FREQUENCY_MULTIPLIER);
  819. max_freq = rp_state_cap & 0xff;
  820. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  821. max_freq * GT_FREQUENCY_MULTIPLIER);
  822. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  823. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  824. } else if (IS_VALLEYVIEW(dev)) {
  825. u32 freq_sts, val;
  826. mutex_lock(&dev_priv->rps.hw_lock);
  827. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  828. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  829. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  830. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  831. seq_printf(m, "max GPU freq: %d MHz\n",
  832. vlv_gpu_freq(dev_priv->mem_freq, val));
  833. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  834. seq_printf(m, "min GPU freq: %d MHz\n",
  835. vlv_gpu_freq(dev_priv->mem_freq, val));
  836. seq_printf(m, "current GPU freq: %d MHz\n",
  837. vlv_gpu_freq(dev_priv->mem_freq,
  838. (freq_sts >> 8) & 0xff));
  839. mutex_unlock(&dev_priv->rps.hw_lock);
  840. } else {
  841. seq_puts(m, "no P-state info available\n");
  842. }
  843. return 0;
  844. }
  845. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  846. {
  847. struct drm_info_node *node = (struct drm_info_node *) m->private;
  848. struct drm_device *dev = node->minor->dev;
  849. drm_i915_private_t *dev_priv = dev->dev_private;
  850. u32 delayfreq;
  851. int ret, i;
  852. ret = mutex_lock_interruptible(&dev->struct_mutex);
  853. if (ret)
  854. return ret;
  855. for (i = 0; i < 16; i++) {
  856. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  857. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  858. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  859. }
  860. mutex_unlock(&dev->struct_mutex);
  861. return 0;
  862. }
  863. static inline int MAP_TO_MV(int map)
  864. {
  865. return 1250 - (map * 25);
  866. }
  867. static int i915_inttoext_table(struct seq_file *m, void *unused)
  868. {
  869. struct drm_info_node *node = (struct drm_info_node *) m->private;
  870. struct drm_device *dev = node->minor->dev;
  871. drm_i915_private_t *dev_priv = dev->dev_private;
  872. u32 inttoext;
  873. int ret, i;
  874. ret = mutex_lock_interruptible(&dev->struct_mutex);
  875. if (ret)
  876. return ret;
  877. for (i = 1; i <= 32; i++) {
  878. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  879. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  880. }
  881. mutex_unlock(&dev->struct_mutex);
  882. return 0;
  883. }
  884. static int ironlake_drpc_info(struct seq_file *m)
  885. {
  886. struct drm_info_node *node = (struct drm_info_node *) m->private;
  887. struct drm_device *dev = node->minor->dev;
  888. drm_i915_private_t *dev_priv = dev->dev_private;
  889. u32 rgvmodectl, rstdbyctl;
  890. u16 crstandvid;
  891. int ret;
  892. ret = mutex_lock_interruptible(&dev->struct_mutex);
  893. if (ret)
  894. return ret;
  895. rgvmodectl = I915_READ(MEMMODECTL);
  896. rstdbyctl = I915_READ(RSTDBYCTL);
  897. crstandvid = I915_READ16(CRSTANDVID);
  898. mutex_unlock(&dev->struct_mutex);
  899. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  900. "yes" : "no");
  901. seq_printf(m, "Boost freq: %d\n",
  902. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  903. MEMMODE_BOOST_FREQ_SHIFT);
  904. seq_printf(m, "HW control enabled: %s\n",
  905. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  906. seq_printf(m, "SW control enabled: %s\n",
  907. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  908. seq_printf(m, "Gated voltage change: %s\n",
  909. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  910. seq_printf(m, "Starting frequency: P%d\n",
  911. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  912. seq_printf(m, "Max P-state: P%d\n",
  913. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  914. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  915. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  916. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  917. seq_printf(m, "Render standby enabled: %s\n",
  918. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  919. seq_puts(m, "Current RS state: ");
  920. switch (rstdbyctl & RSX_STATUS_MASK) {
  921. case RSX_STATUS_ON:
  922. seq_puts(m, "on\n");
  923. break;
  924. case RSX_STATUS_RC1:
  925. seq_puts(m, "RC1\n");
  926. break;
  927. case RSX_STATUS_RC1E:
  928. seq_puts(m, "RC1E\n");
  929. break;
  930. case RSX_STATUS_RS1:
  931. seq_puts(m, "RS1\n");
  932. break;
  933. case RSX_STATUS_RS2:
  934. seq_puts(m, "RS2 (RC6)\n");
  935. break;
  936. case RSX_STATUS_RS3:
  937. seq_puts(m, "RC3 (RC6+)\n");
  938. break;
  939. default:
  940. seq_puts(m, "unknown\n");
  941. break;
  942. }
  943. return 0;
  944. }
  945. static int gen6_drpc_info(struct seq_file *m)
  946. {
  947. struct drm_info_node *node = (struct drm_info_node *) m->private;
  948. struct drm_device *dev = node->minor->dev;
  949. struct drm_i915_private *dev_priv = dev->dev_private;
  950. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  951. unsigned forcewake_count;
  952. int count = 0, ret;
  953. ret = mutex_lock_interruptible(&dev->struct_mutex);
  954. if (ret)
  955. return ret;
  956. spin_lock_irq(&dev_priv->uncore.lock);
  957. forcewake_count = dev_priv->uncore.forcewake_count;
  958. spin_unlock_irq(&dev_priv->uncore.lock);
  959. if (forcewake_count) {
  960. seq_puts(m, "RC information inaccurate because somebody "
  961. "holds a forcewake reference \n");
  962. } else {
  963. /* NB: we cannot use forcewake, else we read the wrong values */
  964. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  965. udelay(10);
  966. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  967. }
  968. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  969. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  970. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  971. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  972. mutex_unlock(&dev->struct_mutex);
  973. mutex_lock(&dev_priv->rps.hw_lock);
  974. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  975. mutex_unlock(&dev_priv->rps.hw_lock);
  976. seq_printf(m, "Video Turbo Mode: %s\n",
  977. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  978. seq_printf(m, "HW control enabled: %s\n",
  979. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  980. seq_printf(m, "SW control enabled: %s\n",
  981. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  982. GEN6_RP_MEDIA_SW_MODE));
  983. seq_printf(m, "RC1e Enabled: %s\n",
  984. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  985. seq_printf(m, "RC6 Enabled: %s\n",
  986. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  987. seq_printf(m, "Deep RC6 Enabled: %s\n",
  988. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  989. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  990. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  991. seq_puts(m, "Current RC state: ");
  992. switch (gt_core_status & GEN6_RCn_MASK) {
  993. case GEN6_RC0:
  994. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  995. seq_puts(m, "Core Power Down\n");
  996. else
  997. seq_puts(m, "on\n");
  998. break;
  999. case GEN6_RC3:
  1000. seq_puts(m, "RC3\n");
  1001. break;
  1002. case GEN6_RC6:
  1003. seq_puts(m, "RC6\n");
  1004. break;
  1005. case GEN6_RC7:
  1006. seq_puts(m, "RC7\n");
  1007. break;
  1008. default:
  1009. seq_puts(m, "Unknown\n");
  1010. break;
  1011. }
  1012. seq_printf(m, "Core Power Down: %s\n",
  1013. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1014. /* Not exactly sure what this is */
  1015. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1016. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1017. seq_printf(m, "RC6 residency since boot: %u\n",
  1018. I915_READ(GEN6_GT_GFX_RC6));
  1019. seq_printf(m, "RC6+ residency since boot: %u\n",
  1020. I915_READ(GEN6_GT_GFX_RC6p));
  1021. seq_printf(m, "RC6++ residency since boot: %u\n",
  1022. I915_READ(GEN6_GT_GFX_RC6pp));
  1023. seq_printf(m, "RC6 voltage: %dmV\n",
  1024. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1025. seq_printf(m, "RC6+ voltage: %dmV\n",
  1026. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1027. seq_printf(m, "RC6++ voltage: %dmV\n",
  1028. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1029. return 0;
  1030. }
  1031. static int i915_drpc_info(struct seq_file *m, void *unused)
  1032. {
  1033. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1034. struct drm_device *dev = node->minor->dev;
  1035. if (IS_GEN6(dev) || IS_GEN7(dev))
  1036. return gen6_drpc_info(m);
  1037. else
  1038. return ironlake_drpc_info(m);
  1039. }
  1040. static int i915_fbc_status(struct seq_file *m, void *unused)
  1041. {
  1042. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1043. struct drm_device *dev = node->minor->dev;
  1044. drm_i915_private_t *dev_priv = dev->dev_private;
  1045. if (!I915_HAS_FBC(dev)) {
  1046. seq_puts(m, "FBC unsupported on this chipset\n");
  1047. return 0;
  1048. }
  1049. if (intel_fbc_enabled(dev)) {
  1050. seq_puts(m, "FBC enabled\n");
  1051. } else {
  1052. seq_puts(m, "FBC disabled: ");
  1053. switch (dev_priv->fbc.no_fbc_reason) {
  1054. case FBC_OK:
  1055. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1056. break;
  1057. case FBC_UNSUPPORTED:
  1058. seq_puts(m, "unsupported by this chipset");
  1059. break;
  1060. case FBC_NO_OUTPUT:
  1061. seq_puts(m, "no outputs");
  1062. break;
  1063. case FBC_STOLEN_TOO_SMALL:
  1064. seq_puts(m, "not enough stolen memory");
  1065. break;
  1066. case FBC_UNSUPPORTED_MODE:
  1067. seq_puts(m, "mode not supported");
  1068. break;
  1069. case FBC_MODE_TOO_LARGE:
  1070. seq_puts(m, "mode too large");
  1071. break;
  1072. case FBC_BAD_PLANE:
  1073. seq_puts(m, "FBC unsupported on plane");
  1074. break;
  1075. case FBC_NOT_TILED:
  1076. seq_puts(m, "scanout buffer not tiled");
  1077. break;
  1078. case FBC_MULTIPLE_PIPES:
  1079. seq_puts(m, "multiple pipes are enabled");
  1080. break;
  1081. case FBC_MODULE_PARAM:
  1082. seq_puts(m, "disabled per module param (default off)");
  1083. break;
  1084. case FBC_CHIP_DEFAULT:
  1085. seq_puts(m, "disabled per chip default");
  1086. break;
  1087. default:
  1088. seq_puts(m, "unknown reason");
  1089. }
  1090. seq_putc(m, '\n');
  1091. }
  1092. return 0;
  1093. }
  1094. static int i915_ips_status(struct seq_file *m, void *unused)
  1095. {
  1096. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1097. struct drm_device *dev = node->minor->dev;
  1098. struct drm_i915_private *dev_priv = dev->dev_private;
  1099. if (!HAS_IPS(dev)) {
  1100. seq_puts(m, "not supported\n");
  1101. return 0;
  1102. }
  1103. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1104. seq_puts(m, "enabled\n");
  1105. else
  1106. seq_puts(m, "disabled\n");
  1107. return 0;
  1108. }
  1109. static int i915_sr_status(struct seq_file *m, void *unused)
  1110. {
  1111. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1112. struct drm_device *dev = node->minor->dev;
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. bool sr_enabled = false;
  1115. if (HAS_PCH_SPLIT(dev))
  1116. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1117. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1118. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1119. else if (IS_I915GM(dev))
  1120. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1121. else if (IS_PINEVIEW(dev))
  1122. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1123. seq_printf(m, "self-refresh: %s\n",
  1124. sr_enabled ? "enabled" : "disabled");
  1125. return 0;
  1126. }
  1127. static int i915_emon_status(struct seq_file *m, void *unused)
  1128. {
  1129. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1130. struct drm_device *dev = node->minor->dev;
  1131. drm_i915_private_t *dev_priv = dev->dev_private;
  1132. unsigned long temp, chipset, gfx;
  1133. int ret;
  1134. if (!IS_GEN5(dev))
  1135. return -ENODEV;
  1136. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1137. if (ret)
  1138. return ret;
  1139. temp = i915_mch_val(dev_priv);
  1140. chipset = i915_chipset_val(dev_priv);
  1141. gfx = i915_gfx_val(dev_priv);
  1142. mutex_unlock(&dev->struct_mutex);
  1143. seq_printf(m, "GMCH temp: %ld\n", temp);
  1144. seq_printf(m, "Chipset power: %ld\n", chipset);
  1145. seq_printf(m, "GFX power: %ld\n", gfx);
  1146. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1147. return 0;
  1148. }
  1149. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1150. {
  1151. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1152. struct drm_device *dev = node->minor->dev;
  1153. drm_i915_private_t *dev_priv = dev->dev_private;
  1154. int ret;
  1155. int gpu_freq, ia_freq;
  1156. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1157. seq_puts(m, "unsupported on this chipset\n");
  1158. return 0;
  1159. }
  1160. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1161. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1162. if (ret)
  1163. return ret;
  1164. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1165. for (gpu_freq = dev_priv->rps.min_delay;
  1166. gpu_freq <= dev_priv->rps.max_delay;
  1167. gpu_freq++) {
  1168. ia_freq = gpu_freq;
  1169. sandybridge_pcode_read(dev_priv,
  1170. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1171. &ia_freq);
  1172. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1173. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1174. ((ia_freq >> 0) & 0xff) * 100,
  1175. ((ia_freq >> 8) & 0xff) * 100);
  1176. }
  1177. mutex_unlock(&dev_priv->rps.hw_lock);
  1178. return 0;
  1179. }
  1180. static int i915_gfxec(struct seq_file *m, void *unused)
  1181. {
  1182. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1183. struct drm_device *dev = node->minor->dev;
  1184. drm_i915_private_t *dev_priv = dev->dev_private;
  1185. int ret;
  1186. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1187. if (ret)
  1188. return ret;
  1189. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1190. mutex_unlock(&dev->struct_mutex);
  1191. return 0;
  1192. }
  1193. static int i915_opregion(struct seq_file *m, void *unused)
  1194. {
  1195. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1196. struct drm_device *dev = node->minor->dev;
  1197. drm_i915_private_t *dev_priv = dev->dev_private;
  1198. struct intel_opregion *opregion = &dev_priv->opregion;
  1199. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1200. int ret;
  1201. if (data == NULL)
  1202. return -ENOMEM;
  1203. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1204. if (ret)
  1205. goto out;
  1206. if (opregion->header) {
  1207. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1208. seq_write(m, data, OPREGION_SIZE);
  1209. }
  1210. mutex_unlock(&dev->struct_mutex);
  1211. out:
  1212. kfree(data);
  1213. return 0;
  1214. }
  1215. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1216. {
  1217. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1218. struct drm_device *dev = node->minor->dev;
  1219. struct intel_fbdev *ifbdev = NULL;
  1220. struct intel_framebuffer *fb;
  1221. #ifdef CONFIG_DRM_I915_FBDEV
  1222. struct drm_i915_private *dev_priv = dev->dev_private;
  1223. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1224. if (ret)
  1225. return ret;
  1226. ifbdev = dev_priv->fbdev;
  1227. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1228. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1229. fb->base.width,
  1230. fb->base.height,
  1231. fb->base.depth,
  1232. fb->base.bits_per_pixel,
  1233. atomic_read(&fb->base.refcount.refcount));
  1234. describe_obj(m, fb->obj);
  1235. seq_putc(m, '\n');
  1236. mutex_unlock(&dev->mode_config.mutex);
  1237. #endif
  1238. mutex_lock(&dev->mode_config.fb_lock);
  1239. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1240. if (ifbdev && &fb->base == ifbdev->helper.fb)
  1241. continue;
  1242. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1243. fb->base.width,
  1244. fb->base.height,
  1245. fb->base.depth,
  1246. fb->base.bits_per_pixel,
  1247. atomic_read(&fb->base.refcount.refcount));
  1248. describe_obj(m, fb->obj);
  1249. seq_putc(m, '\n');
  1250. }
  1251. mutex_unlock(&dev->mode_config.fb_lock);
  1252. return 0;
  1253. }
  1254. static int i915_context_status(struct seq_file *m, void *unused)
  1255. {
  1256. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1257. struct drm_device *dev = node->minor->dev;
  1258. drm_i915_private_t *dev_priv = dev->dev_private;
  1259. struct intel_ring_buffer *ring;
  1260. struct i915_hw_context *ctx;
  1261. int ret, i;
  1262. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1263. if (ret)
  1264. return ret;
  1265. if (dev_priv->ips.pwrctx) {
  1266. seq_puts(m, "power context ");
  1267. describe_obj(m, dev_priv->ips.pwrctx);
  1268. seq_putc(m, '\n');
  1269. }
  1270. if (dev_priv->ips.renderctx) {
  1271. seq_puts(m, "render context ");
  1272. describe_obj(m, dev_priv->ips.renderctx);
  1273. seq_putc(m, '\n');
  1274. }
  1275. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1276. seq_puts(m, "HW context ");
  1277. describe_ctx(m, ctx);
  1278. for_each_ring(ring, dev_priv, i)
  1279. if (ring->default_context == ctx)
  1280. seq_printf(m, "(default context %s) ", ring->name);
  1281. describe_obj(m, ctx->obj);
  1282. seq_putc(m, '\n');
  1283. }
  1284. mutex_unlock(&dev->mode_config.mutex);
  1285. return 0;
  1286. }
  1287. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1288. {
  1289. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1290. struct drm_device *dev = node->minor->dev;
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. unsigned forcewake_count;
  1293. spin_lock_irq(&dev_priv->uncore.lock);
  1294. forcewake_count = dev_priv->uncore.forcewake_count;
  1295. spin_unlock_irq(&dev_priv->uncore.lock);
  1296. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1297. return 0;
  1298. }
  1299. static const char *swizzle_string(unsigned swizzle)
  1300. {
  1301. switch (swizzle) {
  1302. case I915_BIT_6_SWIZZLE_NONE:
  1303. return "none";
  1304. case I915_BIT_6_SWIZZLE_9:
  1305. return "bit9";
  1306. case I915_BIT_6_SWIZZLE_9_10:
  1307. return "bit9/bit10";
  1308. case I915_BIT_6_SWIZZLE_9_11:
  1309. return "bit9/bit11";
  1310. case I915_BIT_6_SWIZZLE_9_10_11:
  1311. return "bit9/bit10/bit11";
  1312. case I915_BIT_6_SWIZZLE_9_17:
  1313. return "bit9/bit17";
  1314. case I915_BIT_6_SWIZZLE_9_10_17:
  1315. return "bit9/bit10/bit17";
  1316. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1317. return "unknown";
  1318. }
  1319. return "bug";
  1320. }
  1321. static int i915_swizzle_info(struct seq_file *m, void *data)
  1322. {
  1323. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1324. struct drm_device *dev = node->minor->dev;
  1325. struct drm_i915_private *dev_priv = dev->dev_private;
  1326. int ret;
  1327. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1328. if (ret)
  1329. return ret;
  1330. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1331. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1332. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1333. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1334. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1335. seq_printf(m, "DDC = 0x%08x\n",
  1336. I915_READ(DCC));
  1337. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1338. I915_READ16(C0DRB3));
  1339. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1340. I915_READ16(C1DRB3));
  1341. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1342. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1343. I915_READ(MAD_DIMM_C0));
  1344. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1345. I915_READ(MAD_DIMM_C1));
  1346. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1347. I915_READ(MAD_DIMM_C2));
  1348. seq_printf(m, "TILECTL = 0x%08x\n",
  1349. I915_READ(TILECTL));
  1350. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1351. I915_READ(ARB_MODE));
  1352. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1353. I915_READ(DISP_ARB_CTL));
  1354. }
  1355. mutex_unlock(&dev->struct_mutex);
  1356. return 0;
  1357. }
  1358. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1359. {
  1360. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1361. struct drm_device *dev = node->minor->dev;
  1362. struct drm_i915_private *dev_priv = dev->dev_private;
  1363. struct intel_ring_buffer *ring;
  1364. int i, ret;
  1365. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1366. if (ret)
  1367. return ret;
  1368. if (INTEL_INFO(dev)->gen == 6)
  1369. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1370. for_each_ring(ring, dev_priv, i) {
  1371. seq_printf(m, "%s\n", ring->name);
  1372. if (INTEL_INFO(dev)->gen == 7)
  1373. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1374. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1375. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1376. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1377. }
  1378. if (dev_priv->mm.aliasing_ppgtt) {
  1379. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1380. seq_puts(m, "aliasing PPGTT:\n");
  1381. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1382. }
  1383. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1384. mutex_unlock(&dev->struct_mutex);
  1385. return 0;
  1386. }
  1387. static int i915_dpio_info(struct seq_file *m, void *data)
  1388. {
  1389. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1390. struct drm_device *dev = node->minor->dev;
  1391. struct drm_i915_private *dev_priv = dev->dev_private;
  1392. int ret;
  1393. if (!IS_VALLEYVIEW(dev)) {
  1394. seq_puts(m, "unsupported\n");
  1395. return 0;
  1396. }
  1397. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1398. if (ret)
  1399. return ret;
  1400. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1401. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1402. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1403. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1404. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1405. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1406. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1407. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1408. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1409. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1410. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1411. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1412. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1413. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1414. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1415. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1416. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1417. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1418. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1419. mutex_unlock(&dev_priv->dpio_lock);
  1420. return 0;
  1421. }
  1422. static int i915_llc(struct seq_file *m, void *data)
  1423. {
  1424. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1425. struct drm_device *dev = node->minor->dev;
  1426. struct drm_i915_private *dev_priv = dev->dev_private;
  1427. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1428. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1429. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1430. return 0;
  1431. }
  1432. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1433. {
  1434. struct drm_info_node *node = m->private;
  1435. struct drm_device *dev = node->minor->dev;
  1436. struct drm_i915_private *dev_priv = dev->dev_private;
  1437. u32 psrperf = 0;
  1438. bool enabled = false;
  1439. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1440. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1441. enabled = HAS_PSR(dev) &&
  1442. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1443. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1444. if (HAS_PSR(dev))
  1445. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1446. EDP_PSR_PERF_CNT_MASK;
  1447. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1448. return 0;
  1449. }
  1450. static int i915_energy_uJ(struct seq_file *m, void *data)
  1451. {
  1452. struct drm_info_node *node = m->private;
  1453. struct drm_device *dev = node->minor->dev;
  1454. struct drm_i915_private *dev_priv = dev->dev_private;
  1455. u64 power;
  1456. u32 units;
  1457. if (INTEL_INFO(dev)->gen < 6)
  1458. return -ENODEV;
  1459. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1460. power = (power & 0x1f00) >> 8;
  1461. units = 1000000 / (1 << power); /* convert to uJ */
  1462. power = I915_READ(MCH_SECP_NRG_STTS);
  1463. power *= units;
  1464. seq_printf(m, "%llu", (long long unsigned)power);
  1465. return 0;
  1466. }
  1467. static int i915_pc8_status(struct seq_file *m, void *unused)
  1468. {
  1469. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1470. struct drm_device *dev = node->minor->dev;
  1471. struct drm_i915_private *dev_priv = dev->dev_private;
  1472. if (!IS_HASWELL(dev)) {
  1473. seq_puts(m, "not supported\n");
  1474. return 0;
  1475. }
  1476. mutex_lock(&dev_priv->pc8.lock);
  1477. seq_printf(m, "Requirements met: %s\n",
  1478. yesno(dev_priv->pc8.requirements_met));
  1479. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1480. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1481. seq_printf(m, "IRQs disabled: %s\n",
  1482. yesno(dev_priv->pc8.irqs_disabled));
  1483. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1484. mutex_unlock(&dev_priv->pc8.lock);
  1485. return 0;
  1486. }
  1487. struct pipe_crc_info {
  1488. const char *name;
  1489. struct drm_device *dev;
  1490. enum pipe pipe;
  1491. };
  1492. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  1493. {
  1494. struct pipe_crc_info *info = inode->i_private;
  1495. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1496. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1497. spin_lock_irq(&pipe_crc->lock);
  1498. if (pipe_crc->opened) {
  1499. spin_unlock_irq(&pipe_crc->lock);
  1500. return -EBUSY; /* already open */
  1501. }
  1502. pipe_crc->opened = true;
  1503. filep->private_data = inode->i_private;
  1504. spin_unlock_irq(&pipe_crc->lock);
  1505. return 0;
  1506. }
  1507. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  1508. {
  1509. struct pipe_crc_info *info = inode->i_private;
  1510. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1511. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1512. spin_lock_irq(&pipe_crc->lock);
  1513. pipe_crc->opened = false;
  1514. spin_unlock_irq(&pipe_crc->lock);
  1515. return 0;
  1516. }
  1517. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  1518. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  1519. /* account for \'0' */
  1520. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  1521. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  1522. {
  1523. assert_spin_locked(&pipe_crc->lock);
  1524. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  1525. INTEL_PIPE_CRC_ENTRIES_NR);
  1526. }
  1527. static ssize_t
  1528. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  1529. loff_t *pos)
  1530. {
  1531. struct pipe_crc_info *info = filep->private_data;
  1532. struct drm_device *dev = info->dev;
  1533. struct drm_i915_private *dev_priv = dev->dev_private;
  1534. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1535. char buf[PIPE_CRC_BUFFER_LEN];
  1536. int head, tail, n_entries, n;
  1537. ssize_t bytes_read;
  1538. /*
  1539. * Don't allow user space to provide buffers not big enough to hold
  1540. * a line of data.
  1541. */
  1542. if (count < PIPE_CRC_LINE_LEN)
  1543. return -EINVAL;
  1544. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  1545. return 0;
  1546. /* nothing to read */
  1547. spin_lock_irq(&pipe_crc->lock);
  1548. while (pipe_crc_data_count(pipe_crc) == 0) {
  1549. int ret;
  1550. if (filep->f_flags & O_NONBLOCK) {
  1551. spin_unlock_irq(&pipe_crc->lock);
  1552. return -EAGAIN;
  1553. }
  1554. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  1555. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  1556. if (ret) {
  1557. spin_unlock_irq(&pipe_crc->lock);
  1558. return ret;
  1559. }
  1560. }
  1561. /* We now have one or more entries to read */
  1562. head = pipe_crc->head;
  1563. tail = pipe_crc->tail;
  1564. n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
  1565. count / PIPE_CRC_LINE_LEN);
  1566. spin_unlock_irq(&pipe_crc->lock);
  1567. bytes_read = 0;
  1568. n = 0;
  1569. do {
  1570. struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
  1571. int ret;
  1572. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  1573. "%8u %8x %8x %8x %8x %8x\n",
  1574. entry->frame, entry->crc[0],
  1575. entry->crc[1], entry->crc[2],
  1576. entry->crc[3], entry->crc[4]);
  1577. ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
  1578. buf, PIPE_CRC_LINE_LEN);
  1579. if (ret == PIPE_CRC_LINE_LEN)
  1580. return -EFAULT;
  1581. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  1582. tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1583. n++;
  1584. } while (--n_entries);
  1585. spin_lock_irq(&pipe_crc->lock);
  1586. pipe_crc->tail = tail;
  1587. spin_unlock_irq(&pipe_crc->lock);
  1588. return bytes_read;
  1589. }
  1590. static const struct file_operations i915_pipe_crc_fops = {
  1591. .owner = THIS_MODULE,
  1592. .open = i915_pipe_crc_open,
  1593. .read = i915_pipe_crc_read,
  1594. .release = i915_pipe_crc_release,
  1595. };
  1596. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  1597. {
  1598. .name = "i915_pipe_A_crc",
  1599. .pipe = PIPE_A,
  1600. },
  1601. {
  1602. .name = "i915_pipe_B_crc",
  1603. .pipe = PIPE_B,
  1604. },
  1605. {
  1606. .name = "i915_pipe_C_crc",
  1607. .pipe = PIPE_C,
  1608. },
  1609. };
  1610. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  1611. enum pipe pipe)
  1612. {
  1613. struct drm_device *dev = minor->dev;
  1614. struct dentry *ent;
  1615. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  1616. info->dev = dev;
  1617. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  1618. &i915_pipe_crc_fops);
  1619. if (IS_ERR(ent))
  1620. return PTR_ERR(ent);
  1621. return drm_add_fake_info_node(minor, ent, info);
  1622. }
  1623. static const char * const pipe_crc_sources[] = {
  1624. "none",
  1625. "plane1",
  1626. "plane2",
  1627. "pf",
  1628. "pipe",
  1629. "TV",
  1630. "DP-B",
  1631. "DP-C",
  1632. "DP-D",
  1633. "auto",
  1634. };
  1635. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1636. {
  1637. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1638. return pipe_crc_sources[source];
  1639. }
  1640. static int display_crc_ctl_show(struct seq_file *m, void *data)
  1641. {
  1642. struct drm_device *dev = m->private;
  1643. struct drm_i915_private *dev_priv = dev->dev_private;
  1644. int i;
  1645. for (i = 0; i < I915_MAX_PIPES; i++)
  1646. seq_printf(m, "%c %s\n", pipe_name(i),
  1647. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1648. return 0;
  1649. }
  1650. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  1651. {
  1652. struct drm_device *dev = inode->i_private;
  1653. return single_open(file, display_crc_ctl_show, dev);
  1654. }
  1655. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1656. uint32_t *val)
  1657. {
  1658. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1659. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1660. switch (*source) {
  1661. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1662. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  1663. break;
  1664. case INTEL_PIPE_CRC_SOURCE_NONE:
  1665. *val = 0;
  1666. break;
  1667. default:
  1668. return -EINVAL;
  1669. }
  1670. return 0;
  1671. }
  1672. static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
  1673. enum intel_pipe_crc_source *source)
  1674. {
  1675. struct intel_encoder *encoder;
  1676. struct intel_crtc *crtc;
  1677. int ret = 0;
  1678. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1679. mutex_lock(&dev->mode_config.mutex);
  1680. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  1681. base.head) {
  1682. if (!encoder->base.crtc)
  1683. continue;
  1684. crtc = to_intel_crtc(encoder->base.crtc);
  1685. if (crtc->pipe != pipe)
  1686. continue;
  1687. switch (encoder->type) {
  1688. case INTEL_OUTPUT_TVOUT:
  1689. *source = INTEL_PIPE_CRC_SOURCE_TV;
  1690. break;
  1691. case INTEL_OUTPUT_DISPLAYPORT:
  1692. case INTEL_OUTPUT_EDP:
  1693. /* We can't get stable CRCs for DP ports somehow. */
  1694. ret = -ENODEV;
  1695. break;
  1696. }
  1697. }
  1698. mutex_unlock(&dev->mode_config.mutex);
  1699. return ret;
  1700. }
  1701. static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
  1702. enum pipe pipe,
  1703. enum intel_pipe_crc_source *source,
  1704. uint32_t *val)
  1705. {
  1706. struct drm_i915_private *dev_priv = dev->dev_private;
  1707. bool need_stable_symbols = false;
  1708. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1709. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1710. if (ret)
  1711. return ret;
  1712. }
  1713. switch (*source) {
  1714. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1715. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  1716. break;
  1717. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1718. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  1719. need_stable_symbols = true;
  1720. break;
  1721. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1722. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  1723. need_stable_symbols = true;
  1724. break;
  1725. case INTEL_PIPE_CRC_SOURCE_NONE:
  1726. *val = 0;
  1727. break;
  1728. default:
  1729. return -EINVAL;
  1730. }
  1731. /*
  1732. * When the pipe CRC tap point is after the transcoders we need
  1733. * to tweak symbol-level features to produce a deterministic series of
  1734. * symbols for a given frame. We need to reset those features only once
  1735. * a frame (instead of every nth symbol):
  1736. * - DC-balance: used to ensure a better clock recovery from the data
  1737. * link (SDVO)
  1738. * - DisplayPort scrambling: used for EMI reduction
  1739. */
  1740. if (need_stable_symbols) {
  1741. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1742. WARN_ON(!IS_G4X(dev));
  1743. tmp |= DC_BALANCE_RESET_VLV;
  1744. if (pipe == PIPE_A)
  1745. tmp |= PIPE_A_SCRAMBLE_RESET;
  1746. else
  1747. tmp |= PIPE_B_SCRAMBLE_RESET;
  1748. I915_WRITE(PORT_DFT2_G4X, tmp);
  1749. }
  1750. return 0;
  1751. }
  1752. static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
  1753. enum pipe pipe,
  1754. enum intel_pipe_crc_source *source,
  1755. uint32_t *val)
  1756. {
  1757. struct drm_i915_private *dev_priv = dev->dev_private;
  1758. bool need_stable_symbols = false;
  1759. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1760. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1761. if (ret)
  1762. return ret;
  1763. }
  1764. switch (*source) {
  1765. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1766. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  1767. break;
  1768. case INTEL_PIPE_CRC_SOURCE_TV:
  1769. if (!SUPPORTS_TV(dev))
  1770. return -EINVAL;
  1771. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  1772. break;
  1773. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1774. if (!IS_G4X(dev))
  1775. return -EINVAL;
  1776. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  1777. need_stable_symbols = true;
  1778. break;
  1779. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1780. if (!IS_G4X(dev))
  1781. return -EINVAL;
  1782. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  1783. need_stable_symbols = true;
  1784. break;
  1785. case INTEL_PIPE_CRC_SOURCE_DP_D:
  1786. if (!IS_G4X(dev))
  1787. return -EINVAL;
  1788. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  1789. need_stable_symbols = true;
  1790. break;
  1791. case INTEL_PIPE_CRC_SOURCE_NONE:
  1792. *val = 0;
  1793. break;
  1794. default:
  1795. return -EINVAL;
  1796. }
  1797. /*
  1798. * When the pipe CRC tap point is after the transcoders we need
  1799. * to tweak symbol-level features to produce a deterministic series of
  1800. * symbols for a given frame. We need to reset those features only once
  1801. * a frame (instead of every nth symbol):
  1802. * - DC-balance: used to ensure a better clock recovery from the data
  1803. * link (SDVO)
  1804. * - DisplayPort scrambling: used for EMI reduction
  1805. */
  1806. if (need_stable_symbols) {
  1807. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1808. WARN_ON(!IS_G4X(dev));
  1809. I915_WRITE(PORT_DFT_I9XX,
  1810. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  1811. if (pipe == PIPE_A)
  1812. tmp |= PIPE_A_SCRAMBLE_RESET;
  1813. else
  1814. tmp |= PIPE_B_SCRAMBLE_RESET;
  1815. I915_WRITE(PORT_DFT2_G4X, tmp);
  1816. }
  1817. return 0;
  1818. }
  1819. static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
  1820. enum pipe pipe)
  1821. {
  1822. struct drm_i915_private *dev_priv = dev->dev_private;
  1823. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1824. if (pipe == PIPE_A)
  1825. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1826. else
  1827. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1828. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  1829. tmp &= ~DC_BALANCE_RESET_VLV;
  1830. I915_WRITE(PORT_DFT2_G4X, tmp);
  1831. }
  1832. static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
  1833. enum pipe pipe)
  1834. {
  1835. struct drm_i915_private *dev_priv = dev->dev_private;
  1836. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1837. if (pipe == PIPE_A)
  1838. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1839. else
  1840. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1841. I915_WRITE(PORT_DFT2_G4X, tmp);
  1842. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  1843. I915_WRITE(PORT_DFT_I9XX,
  1844. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  1845. }
  1846. }
  1847. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1848. uint32_t *val)
  1849. {
  1850. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1851. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1852. switch (*source) {
  1853. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1854. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  1855. break;
  1856. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1857. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  1858. break;
  1859. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1860. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  1861. break;
  1862. case INTEL_PIPE_CRC_SOURCE_NONE:
  1863. *val = 0;
  1864. break;
  1865. default:
  1866. return -EINVAL;
  1867. }
  1868. return 0;
  1869. }
  1870. static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1871. uint32_t *val)
  1872. {
  1873. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1874. *source = INTEL_PIPE_CRC_SOURCE_PF;
  1875. switch (*source) {
  1876. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1877. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  1878. break;
  1879. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1880. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  1881. break;
  1882. case INTEL_PIPE_CRC_SOURCE_PF:
  1883. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  1884. break;
  1885. case INTEL_PIPE_CRC_SOURCE_NONE:
  1886. *val = 0;
  1887. break;
  1888. default:
  1889. return -EINVAL;
  1890. }
  1891. return 0;
  1892. }
  1893. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  1894. enum intel_pipe_crc_source source)
  1895. {
  1896. struct drm_i915_private *dev_priv = dev->dev_private;
  1897. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1898. u32 val;
  1899. int ret;
  1900. if (pipe_crc->source == source)
  1901. return 0;
  1902. /* forbid changing the source without going back to 'none' */
  1903. if (pipe_crc->source && source)
  1904. return -EINVAL;
  1905. if (IS_GEN2(dev))
  1906. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  1907. else if (INTEL_INFO(dev)->gen < 5)
  1908. ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  1909. else if (IS_VALLEYVIEW(dev))
  1910. ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
  1911. else if (IS_GEN5(dev) || IS_GEN6(dev))
  1912. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  1913. else
  1914. ret = ivb_pipe_crc_ctl_reg(&source, &val);
  1915. if (ret != 0)
  1916. return ret;
  1917. /* none -> real source transition */
  1918. if (source) {
  1919. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  1920. pipe_name(pipe), pipe_crc_source_name(source));
  1921. pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
  1922. INTEL_PIPE_CRC_ENTRIES_NR,
  1923. GFP_KERNEL);
  1924. if (!pipe_crc->entries)
  1925. return -ENOMEM;
  1926. spin_lock_irq(&pipe_crc->lock);
  1927. pipe_crc->head = 0;
  1928. pipe_crc->tail = 0;
  1929. spin_unlock_irq(&pipe_crc->lock);
  1930. }
  1931. pipe_crc->source = source;
  1932. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  1933. POSTING_READ(PIPE_CRC_CTL(pipe));
  1934. /* real source -> none transition */
  1935. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  1936. struct intel_pipe_crc_entry *entries;
  1937. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  1938. pipe_name(pipe));
  1939. intel_wait_for_vblank(dev, pipe);
  1940. spin_lock_irq(&pipe_crc->lock);
  1941. entries = pipe_crc->entries;
  1942. pipe_crc->entries = NULL;
  1943. spin_unlock_irq(&pipe_crc->lock);
  1944. kfree(entries);
  1945. if (IS_G4X(dev))
  1946. g4x_undo_pipe_scramble_reset(dev, pipe);
  1947. else if (IS_VALLEYVIEW(dev))
  1948. vlv_undo_pipe_scramble_reset(dev, pipe);
  1949. }
  1950. return 0;
  1951. }
  1952. /*
  1953. * Parse pipe CRC command strings:
  1954. * command: wsp* object wsp+ name wsp+ source wsp*
  1955. * object: 'pipe'
  1956. * name: (A | B | C)
  1957. * source: (none | plane1 | plane2 | pf)
  1958. * wsp: (#0x20 | #0x9 | #0xA)+
  1959. *
  1960. * eg.:
  1961. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  1962. * "pipe A none" -> Stop CRC
  1963. */
  1964. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  1965. {
  1966. int n_words = 0;
  1967. while (*buf) {
  1968. char *end;
  1969. /* skip leading white space */
  1970. buf = skip_spaces(buf);
  1971. if (!*buf)
  1972. break; /* end of buffer */
  1973. /* find end of word */
  1974. for (end = buf; *end && !isspace(*end); end++)
  1975. ;
  1976. if (n_words == max_words) {
  1977. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  1978. max_words);
  1979. return -EINVAL; /* ran out of words[] before bytes */
  1980. }
  1981. if (*end)
  1982. *end++ = '\0';
  1983. words[n_words++] = buf;
  1984. buf = end;
  1985. }
  1986. return n_words;
  1987. }
  1988. enum intel_pipe_crc_object {
  1989. PIPE_CRC_OBJECT_PIPE,
  1990. };
  1991. static const char * const pipe_crc_objects[] = {
  1992. "pipe",
  1993. };
  1994. static int
  1995. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  1996. {
  1997. int i;
  1998. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  1999. if (!strcmp(buf, pipe_crc_objects[i])) {
  2000. *o = i;
  2001. return 0;
  2002. }
  2003. return -EINVAL;
  2004. }
  2005. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  2006. {
  2007. const char name = buf[0];
  2008. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  2009. return -EINVAL;
  2010. *pipe = name - 'A';
  2011. return 0;
  2012. }
  2013. static int
  2014. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  2015. {
  2016. int i;
  2017. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  2018. if (!strcmp(buf, pipe_crc_sources[i])) {
  2019. *s = i;
  2020. return 0;
  2021. }
  2022. return -EINVAL;
  2023. }
  2024. static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  2025. {
  2026. #define N_WORDS 3
  2027. int n_words;
  2028. char *words[N_WORDS];
  2029. enum pipe pipe;
  2030. enum intel_pipe_crc_object object;
  2031. enum intel_pipe_crc_source source;
  2032. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  2033. if (n_words != N_WORDS) {
  2034. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  2035. N_WORDS);
  2036. return -EINVAL;
  2037. }
  2038. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  2039. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  2040. return -EINVAL;
  2041. }
  2042. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  2043. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  2044. return -EINVAL;
  2045. }
  2046. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  2047. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  2048. return -EINVAL;
  2049. }
  2050. return pipe_crc_set_source(dev, pipe, source);
  2051. }
  2052. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  2053. size_t len, loff_t *offp)
  2054. {
  2055. struct seq_file *m = file->private_data;
  2056. struct drm_device *dev = m->private;
  2057. char *tmpbuf;
  2058. int ret;
  2059. if (len == 0)
  2060. return 0;
  2061. if (len > PAGE_SIZE - 1) {
  2062. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  2063. PAGE_SIZE);
  2064. return -E2BIG;
  2065. }
  2066. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  2067. if (!tmpbuf)
  2068. return -ENOMEM;
  2069. if (copy_from_user(tmpbuf, ubuf, len)) {
  2070. ret = -EFAULT;
  2071. goto out;
  2072. }
  2073. tmpbuf[len] = '\0';
  2074. ret = display_crc_ctl_parse(dev, tmpbuf, len);
  2075. out:
  2076. kfree(tmpbuf);
  2077. if (ret < 0)
  2078. return ret;
  2079. *offp += len;
  2080. return len;
  2081. }
  2082. static const struct file_operations i915_display_crc_ctl_fops = {
  2083. .owner = THIS_MODULE,
  2084. .open = display_crc_ctl_open,
  2085. .read = seq_read,
  2086. .llseek = seq_lseek,
  2087. .release = single_release,
  2088. .write = display_crc_ctl_write
  2089. };
  2090. static int
  2091. i915_wedged_get(void *data, u64 *val)
  2092. {
  2093. struct drm_device *dev = data;
  2094. drm_i915_private_t *dev_priv = dev->dev_private;
  2095. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  2096. return 0;
  2097. }
  2098. static int
  2099. i915_wedged_set(void *data, u64 val)
  2100. {
  2101. struct drm_device *dev = data;
  2102. DRM_INFO("Manually setting wedged to %llu\n", val);
  2103. i915_handle_error(dev, val);
  2104. return 0;
  2105. }
  2106. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  2107. i915_wedged_get, i915_wedged_set,
  2108. "%llu\n");
  2109. static int
  2110. i915_ring_stop_get(void *data, u64 *val)
  2111. {
  2112. struct drm_device *dev = data;
  2113. drm_i915_private_t *dev_priv = dev->dev_private;
  2114. *val = dev_priv->gpu_error.stop_rings;
  2115. return 0;
  2116. }
  2117. static int
  2118. i915_ring_stop_set(void *data, u64 val)
  2119. {
  2120. struct drm_device *dev = data;
  2121. struct drm_i915_private *dev_priv = dev->dev_private;
  2122. int ret;
  2123. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  2124. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2125. if (ret)
  2126. return ret;
  2127. dev_priv->gpu_error.stop_rings = val;
  2128. mutex_unlock(&dev->struct_mutex);
  2129. return 0;
  2130. }
  2131. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  2132. i915_ring_stop_get, i915_ring_stop_set,
  2133. "0x%08llx\n");
  2134. static int
  2135. i915_ring_missed_irq_get(void *data, u64 *val)
  2136. {
  2137. struct drm_device *dev = data;
  2138. struct drm_i915_private *dev_priv = dev->dev_private;
  2139. *val = dev_priv->gpu_error.missed_irq_rings;
  2140. return 0;
  2141. }
  2142. static int
  2143. i915_ring_missed_irq_set(void *data, u64 val)
  2144. {
  2145. struct drm_device *dev = data;
  2146. struct drm_i915_private *dev_priv = dev->dev_private;
  2147. int ret;
  2148. /* Lock against concurrent debugfs callers */
  2149. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2150. if (ret)
  2151. return ret;
  2152. dev_priv->gpu_error.missed_irq_rings = val;
  2153. mutex_unlock(&dev->struct_mutex);
  2154. return 0;
  2155. }
  2156. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  2157. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  2158. "0x%08llx\n");
  2159. static int
  2160. i915_ring_test_irq_get(void *data, u64 *val)
  2161. {
  2162. struct drm_device *dev = data;
  2163. struct drm_i915_private *dev_priv = dev->dev_private;
  2164. *val = dev_priv->gpu_error.test_irq_rings;
  2165. return 0;
  2166. }
  2167. static int
  2168. i915_ring_test_irq_set(void *data, u64 val)
  2169. {
  2170. struct drm_device *dev = data;
  2171. struct drm_i915_private *dev_priv = dev->dev_private;
  2172. int ret;
  2173. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  2174. /* Lock against concurrent debugfs callers */
  2175. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2176. if (ret)
  2177. return ret;
  2178. dev_priv->gpu_error.test_irq_rings = val;
  2179. mutex_unlock(&dev->struct_mutex);
  2180. return 0;
  2181. }
  2182. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  2183. i915_ring_test_irq_get, i915_ring_test_irq_set,
  2184. "0x%08llx\n");
  2185. #define DROP_UNBOUND 0x1
  2186. #define DROP_BOUND 0x2
  2187. #define DROP_RETIRE 0x4
  2188. #define DROP_ACTIVE 0x8
  2189. #define DROP_ALL (DROP_UNBOUND | \
  2190. DROP_BOUND | \
  2191. DROP_RETIRE | \
  2192. DROP_ACTIVE)
  2193. static int
  2194. i915_drop_caches_get(void *data, u64 *val)
  2195. {
  2196. *val = DROP_ALL;
  2197. return 0;
  2198. }
  2199. static int
  2200. i915_drop_caches_set(void *data, u64 val)
  2201. {
  2202. struct drm_device *dev = data;
  2203. struct drm_i915_private *dev_priv = dev->dev_private;
  2204. struct drm_i915_gem_object *obj, *next;
  2205. struct i915_address_space *vm;
  2206. struct i915_vma *vma, *x;
  2207. int ret;
  2208. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  2209. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  2210. * on ioctls on -EAGAIN. */
  2211. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2212. if (ret)
  2213. return ret;
  2214. if (val & DROP_ACTIVE) {
  2215. ret = i915_gpu_idle(dev);
  2216. if (ret)
  2217. goto unlock;
  2218. }
  2219. if (val & (DROP_RETIRE | DROP_ACTIVE))
  2220. i915_gem_retire_requests(dev);
  2221. if (val & DROP_BOUND) {
  2222. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  2223. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  2224. mm_list) {
  2225. if (vma->obj->pin_count)
  2226. continue;
  2227. ret = i915_vma_unbind(vma);
  2228. if (ret)
  2229. goto unlock;
  2230. }
  2231. }
  2232. }
  2233. if (val & DROP_UNBOUND) {
  2234. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  2235. global_list)
  2236. if (obj->pages_pin_count == 0) {
  2237. ret = i915_gem_object_put_pages(obj);
  2238. if (ret)
  2239. goto unlock;
  2240. }
  2241. }
  2242. unlock:
  2243. mutex_unlock(&dev->struct_mutex);
  2244. return ret;
  2245. }
  2246. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  2247. i915_drop_caches_get, i915_drop_caches_set,
  2248. "0x%08llx\n");
  2249. static int
  2250. i915_max_freq_get(void *data, u64 *val)
  2251. {
  2252. struct drm_device *dev = data;
  2253. drm_i915_private_t *dev_priv = dev->dev_private;
  2254. int ret;
  2255. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2256. return -ENODEV;
  2257. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2258. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2259. if (ret)
  2260. return ret;
  2261. if (IS_VALLEYVIEW(dev))
  2262. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2263. dev_priv->rps.max_delay);
  2264. else
  2265. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  2266. mutex_unlock(&dev_priv->rps.hw_lock);
  2267. return 0;
  2268. }
  2269. static int
  2270. i915_max_freq_set(void *data, u64 val)
  2271. {
  2272. struct drm_device *dev = data;
  2273. struct drm_i915_private *dev_priv = dev->dev_private;
  2274. int ret;
  2275. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2276. return -ENODEV;
  2277. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2278. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  2279. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2280. if (ret)
  2281. return ret;
  2282. /*
  2283. * Turbo will still be enabled, but won't go above the set value.
  2284. */
  2285. if (IS_VALLEYVIEW(dev)) {
  2286. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2287. dev_priv->rps.max_delay = val;
  2288. gen6_set_rps(dev, val);
  2289. } else {
  2290. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2291. dev_priv->rps.max_delay = val;
  2292. gen6_set_rps(dev, val);
  2293. }
  2294. mutex_unlock(&dev_priv->rps.hw_lock);
  2295. return 0;
  2296. }
  2297. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  2298. i915_max_freq_get, i915_max_freq_set,
  2299. "%llu\n");
  2300. static int
  2301. i915_min_freq_get(void *data, u64 *val)
  2302. {
  2303. struct drm_device *dev = data;
  2304. drm_i915_private_t *dev_priv = dev->dev_private;
  2305. int ret;
  2306. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2307. return -ENODEV;
  2308. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2309. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2310. if (ret)
  2311. return ret;
  2312. if (IS_VALLEYVIEW(dev))
  2313. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2314. dev_priv->rps.min_delay);
  2315. else
  2316. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  2317. mutex_unlock(&dev_priv->rps.hw_lock);
  2318. return 0;
  2319. }
  2320. static int
  2321. i915_min_freq_set(void *data, u64 val)
  2322. {
  2323. struct drm_device *dev = data;
  2324. struct drm_i915_private *dev_priv = dev->dev_private;
  2325. int ret;
  2326. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2327. return -ENODEV;
  2328. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2329. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  2330. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2331. if (ret)
  2332. return ret;
  2333. /*
  2334. * Turbo will still be enabled, but won't go below the set value.
  2335. */
  2336. if (IS_VALLEYVIEW(dev)) {
  2337. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2338. dev_priv->rps.min_delay = val;
  2339. valleyview_set_rps(dev, val);
  2340. } else {
  2341. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2342. dev_priv->rps.min_delay = val;
  2343. gen6_set_rps(dev, val);
  2344. }
  2345. mutex_unlock(&dev_priv->rps.hw_lock);
  2346. return 0;
  2347. }
  2348. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  2349. i915_min_freq_get, i915_min_freq_set,
  2350. "%llu\n");
  2351. static int
  2352. i915_cache_sharing_get(void *data, u64 *val)
  2353. {
  2354. struct drm_device *dev = data;
  2355. drm_i915_private_t *dev_priv = dev->dev_private;
  2356. u32 snpcr;
  2357. int ret;
  2358. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2359. return -ENODEV;
  2360. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2361. if (ret)
  2362. return ret;
  2363. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2364. mutex_unlock(&dev_priv->dev->struct_mutex);
  2365. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  2366. return 0;
  2367. }
  2368. static int
  2369. i915_cache_sharing_set(void *data, u64 val)
  2370. {
  2371. struct drm_device *dev = data;
  2372. struct drm_i915_private *dev_priv = dev->dev_private;
  2373. u32 snpcr;
  2374. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2375. return -ENODEV;
  2376. if (val > 3)
  2377. return -EINVAL;
  2378. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  2379. /* Update the cache sharing policy here as well */
  2380. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2381. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  2382. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  2383. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  2384. return 0;
  2385. }
  2386. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  2387. i915_cache_sharing_get, i915_cache_sharing_set,
  2388. "%llu\n");
  2389. static int i915_forcewake_open(struct inode *inode, struct file *file)
  2390. {
  2391. struct drm_device *dev = inode->i_private;
  2392. struct drm_i915_private *dev_priv = dev->dev_private;
  2393. if (INTEL_INFO(dev)->gen < 6)
  2394. return 0;
  2395. gen6_gt_force_wake_get(dev_priv);
  2396. return 0;
  2397. }
  2398. static int i915_forcewake_release(struct inode *inode, struct file *file)
  2399. {
  2400. struct drm_device *dev = inode->i_private;
  2401. struct drm_i915_private *dev_priv = dev->dev_private;
  2402. if (INTEL_INFO(dev)->gen < 6)
  2403. return 0;
  2404. gen6_gt_force_wake_put(dev_priv);
  2405. return 0;
  2406. }
  2407. static const struct file_operations i915_forcewake_fops = {
  2408. .owner = THIS_MODULE,
  2409. .open = i915_forcewake_open,
  2410. .release = i915_forcewake_release,
  2411. };
  2412. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2413. {
  2414. struct drm_device *dev = minor->dev;
  2415. struct dentry *ent;
  2416. ent = debugfs_create_file("i915_forcewake_user",
  2417. S_IRUSR,
  2418. root, dev,
  2419. &i915_forcewake_fops);
  2420. if (IS_ERR(ent))
  2421. return PTR_ERR(ent);
  2422. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2423. }
  2424. static int i915_debugfs_create(struct dentry *root,
  2425. struct drm_minor *minor,
  2426. const char *name,
  2427. const struct file_operations *fops)
  2428. {
  2429. struct drm_device *dev = minor->dev;
  2430. struct dentry *ent;
  2431. ent = debugfs_create_file(name,
  2432. S_IRUGO | S_IWUSR,
  2433. root, dev,
  2434. fops);
  2435. if (IS_ERR(ent))
  2436. return PTR_ERR(ent);
  2437. return drm_add_fake_info_node(minor, ent, fops);
  2438. }
  2439. static struct drm_info_list i915_debugfs_list[] = {
  2440. {"i915_capabilities", i915_capabilities, 0},
  2441. {"i915_gem_objects", i915_gem_object_info, 0},
  2442. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2443. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2444. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2445. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2446. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2447. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2448. {"i915_gem_request", i915_gem_request_info, 0},
  2449. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2450. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2451. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2452. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2453. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2454. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2455. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2456. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2457. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2458. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2459. {"i915_inttoext_table", i915_inttoext_table, 0},
  2460. {"i915_drpc_info", i915_drpc_info, 0},
  2461. {"i915_emon_status", i915_emon_status, 0},
  2462. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2463. {"i915_gfxec", i915_gfxec, 0},
  2464. {"i915_fbc_status", i915_fbc_status, 0},
  2465. {"i915_ips_status", i915_ips_status, 0},
  2466. {"i915_sr_status", i915_sr_status, 0},
  2467. {"i915_opregion", i915_opregion, 0},
  2468. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2469. {"i915_context_status", i915_context_status, 0},
  2470. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2471. {"i915_swizzle_info", i915_swizzle_info, 0},
  2472. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2473. {"i915_dpio", i915_dpio_info, 0},
  2474. {"i915_llc", i915_llc, 0},
  2475. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2476. {"i915_energy_uJ", i915_energy_uJ, 0},
  2477. {"i915_pc8_status", i915_pc8_status, 0},
  2478. };
  2479. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2480. static struct i915_debugfs_files {
  2481. const char *name;
  2482. const struct file_operations *fops;
  2483. } i915_debugfs_files[] = {
  2484. {"i915_wedged", &i915_wedged_fops},
  2485. {"i915_max_freq", &i915_max_freq_fops},
  2486. {"i915_min_freq", &i915_min_freq_fops},
  2487. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2488. {"i915_ring_stop", &i915_ring_stop_fops},
  2489. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2490. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2491. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2492. {"i915_error_state", &i915_error_state_fops},
  2493. {"i915_next_seqno", &i915_next_seqno_fops},
  2494. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  2495. };
  2496. void intel_display_crc_init(struct drm_device *dev)
  2497. {
  2498. struct drm_i915_private *dev_priv = dev->dev_private;
  2499. int i;
  2500. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  2501. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[i];
  2502. pipe_crc->opened = false;
  2503. spin_lock_init(&pipe_crc->lock);
  2504. init_waitqueue_head(&pipe_crc->wq);
  2505. }
  2506. }
  2507. int i915_debugfs_init(struct drm_minor *minor)
  2508. {
  2509. int ret, i;
  2510. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2511. if (ret)
  2512. return ret;
  2513. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2514. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  2515. if (ret)
  2516. return ret;
  2517. }
  2518. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2519. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2520. i915_debugfs_files[i].name,
  2521. i915_debugfs_files[i].fops);
  2522. if (ret)
  2523. return ret;
  2524. }
  2525. return drm_debugfs_create_files(i915_debugfs_list,
  2526. I915_DEBUGFS_ENTRIES,
  2527. minor->debugfs_root, minor);
  2528. }
  2529. void i915_debugfs_cleanup(struct drm_minor *minor)
  2530. {
  2531. int i;
  2532. drm_debugfs_remove_files(i915_debugfs_list,
  2533. I915_DEBUGFS_ENTRIES, minor);
  2534. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2535. 1, minor);
  2536. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2537. struct drm_info_list *info_list =
  2538. (struct drm_info_list *)&i915_pipe_crc_data[i];
  2539. drm_debugfs_remove_files(info_list, 1, minor);
  2540. }
  2541. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2542. struct drm_info_list *info_list =
  2543. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2544. drm_debugfs_remove_files(info_list, 1, minor);
  2545. }
  2546. }
  2547. #endif /* CONFIG_DEBUG_FS */