proc-v7.S 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #include "proc-v7-2level.S"
  21. ENTRY(cpu_v7_proc_init)
  22. mov pc, lr
  23. ENDPROC(cpu_v7_proc_init)
  24. ENTRY(cpu_v7_proc_fin)
  25. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  26. bic r0, r0, #0x1000 @ ...i............
  27. bic r0, r0, #0x0006 @ .............ca.
  28. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  29. mov pc, lr
  30. ENDPROC(cpu_v7_proc_fin)
  31. /*
  32. * cpu_v7_reset(loc)
  33. *
  34. * Perform a soft reset of the system. Put the CPU into the
  35. * same state as it would be if it had been reset, and branch
  36. * to what would be the reset vector.
  37. *
  38. * - loc - location to jump to for soft reset
  39. *
  40. * This code must be executed using a flat identity mapping with
  41. * caches disabled.
  42. */
  43. .align 5
  44. .pushsection .idmap.text, "ax"
  45. ENTRY(cpu_v7_reset)
  46. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  47. bic r1, r1, #0x1 @ ...............m
  48. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  49. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  50. isb
  51. mov pc, r0
  52. ENDPROC(cpu_v7_reset)
  53. .popsection
  54. /*
  55. * cpu_v7_do_idle()
  56. *
  57. * Idle the processor (eg, wait for interrupt).
  58. *
  59. * IRQs are already disabled.
  60. */
  61. ENTRY(cpu_v7_do_idle)
  62. dsb @ WFI may enter a low-power mode
  63. wfi
  64. mov pc, lr
  65. ENDPROC(cpu_v7_do_idle)
  66. ENTRY(cpu_v7_dcache_clean_area)
  67. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  68. dcache_line_size r2, r3
  69. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  70. add r0, r0, r2
  71. subs r1, r1, r2
  72. bhi 1b
  73. dsb
  74. #endif
  75. mov pc, lr
  76. ENDPROC(cpu_v7_dcache_clean_area)
  77. string cpu_v7_name, "ARMv7 Processor"
  78. .align
  79. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  80. .globl cpu_v7_suspend_size
  81. .equ cpu_v7_suspend_size, 4 * 7
  82. #ifdef CONFIG_ARM_CPU_SUSPEND
  83. ENTRY(cpu_v7_do_suspend)
  84. stmfd sp!, {r4 - r10, lr}
  85. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  86. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  87. stmia r0!, {r4 - r5}
  88. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  89. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  90. mrc p15, 0, r8, c1, c0, 0 @ Control register
  91. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  92. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  93. stmia r0, {r6 - r10}
  94. ldmfd sp!, {r4 - r10, pc}
  95. ENDPROC(cpu_v7_do_suspend)
  96. ENTRY(cpu_v7_do_resume)
  97. mov ip, #0
  98. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  99. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  100. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  101. ldmia r0!, {r4 - r5}
  102. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  103. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  104. ldmia r0, {r6 - r10}
  105. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  106. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  107. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  108. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  109. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  110. mcr p15, 0, ip, c2, c0, 2 @ TTB control register
  111. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  112. teq r4, r9 @ Is it already set?
  113. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  114. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  115. ldr r4, =PRRR @ PRRR
  116. ldr r5, =NMRR @ NMRR
  117. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  118. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  119. isb
  120. dsb
  121. mov r0, r8 @ control register
  122. b cpu_resume_mmu
  123. ENDPROC(cpu_v7_do_resume)
  124. #endif
  125. __CPUINIT
  126. /*
  127. * __v7_setup
  128. *
  129. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  130. * on. Return in r0 the new CP15 C1 control register setting.
  131. *
  132. * We automatically detect if we have a Harvard cache, and use the
  133. * Harvard cache control instructions insead of the unified cache
  134. * control instructions.
  135. *
  136. * This should be able to cover all ARMv7 cores.
  137. *
  138. * It is assumed that:
  139. * - cache type register is implemented
  140. */
  141. __v7_ca5mp_setup:
  142. __v7_ca9mp_setup:
  143. mov r10, #(1 << 0) @ TLB ops broadcasting
  144. b 1f
  145. __v7_ca15mp_setup:
  146. mov r10, #0
  147. 1:
  148. #ifdef CONFIG_SMP
  149. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  150. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  151. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  152. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  153. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  154. mcreq p15, 0, r0, c1, c0, 1
  155. #endif
  156. __v7_setup:
  157. adr r12, __v7_setup_stack @ the local stack
  158. stmia r12, {r0-r5, r7, r9, r11, lr}
  159. bl v7_flush_dcache_all
  160. ldmia r12, {r0-r5, r7, r9, r11, lr}
  161. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  162. and r10, r0, #0xff000000 @ ARM?
  163. teq r10, #0x41000000
  164. bne 3f
  165. and r5, r0, #0x00f00000 @ variant
  166. and r6, r0, #0x0000000f @ revision
  167. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  168. ubfx r0, r0, #4, #12 @ primary part number
  169. /* Cortex-A8 Errata */
  170. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  171. teq r0, r10
  172. bne 2f
  173. #ifdef CONFIG_ARM_ERRATA_430973
  174. teq r5, #0x00100000 @ only present in r1p*
  175. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  176. orreq r10, r10, #(1 << 6) @ set IBE to 1
  177. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  178. #endif
  179. #ifdef CONFIG_ARM_ERRATA_458693
  180. teq r6, #0x20 @ only present in r2p0
  181. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  182. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  183. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  184. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  185. #endif
  186. #ifdef CONFIG_ARM_ERRATA_460075
  187. teq r6, #0x20 @ only present in r2p0
  188. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  189. tsteq r10, #1 << 22
  190. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  191. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  192. #endif
  193. b 3f
  194. /* Cortex-A9 Errata */
  195. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  196. teq r0, r10
  197. bne 3f
  198. #ifdef CONFIG_ARM_ERRATA_742230
  199. cmp r6, #0x22 @ only present up to r2p2
  200. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  201. orrle r10, r10, #1 << 4 @ set bit #4
  202. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  203. #endif
  204. #ifdef CONFIG_ARM_ERRATA_742231
  205. teq r6, #0x20 @ present in r2p0
  206. teqne r6, #0x21 @ present in r2p1
  207. teqne r6, #0x22 @ present in r2p2
  208. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  209. orreq r10, r10, #1 << 12 @ set bit #12
  210. orreq r10, r10, #1 << 22 @ set bit #22
  211. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  212. #endif
  213. #ifdef CONFIG_ARM_ERRATA_743622
  214. teq r6, #0x20 @ present in r2p0
  215. teqne r6, #0x21 @ present in r2p1
  216. teqne r6, #0x22 @ present in r2p2
  217. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  218. orreq r10, r10, #1 << 6 @ set bit #6
  219. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  220. #endif
  221. #ifdef CONFIG_ARM_ERRATA_751472
  222. cmp r6, #0x30 @ present prior to r3p0
  223. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  224. orrlt r10, r10, #1 << 11 @ set bit #11
  225. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  226. #endif
  227. 3: mov r10, #0
  228. #ifdef HARVARD_CACHE
  229. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  230. #endif
  231. dsb
  232. #ifdef CONFIG_MMU
  233. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  234. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  235. ldr r5, =PRRR @ PRRR
  236. ldr r6, =NMRR @ NMRR
  237. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  238. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  239. #endif
  240. adr r5, v7_crval
  241. ldmia r5, {r5, r6}
  242. #ifdef CONFIG_CPU_ENDIAN_BE8
  243. orr r6, r6, #1 << 25 @ big-endian page tables
  244. #endif
  245. #ifdef CONFIG_SWP_EMULATE
  246. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  247. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  248. #endif
  249. mrc p15, 0, r0, c1, c0, 0 @ read control register
  250. bic r0, r0, r5 @ clear bits them
  251. orr r0, r0, r6 @ set them
  252. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  253. mov pc, lr @ return to head.S:__ret
  254. ENDPROC(__v7_setup)
  255. .align 2
  256. __v7_setup_stack:
  257. .space 4 * 11 @ 11 registers
  258. __INITDATA
  259. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  260. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  261. .section ".rodata"
  262. string cpu_arch_name, "armv7"
  263. string cpu_elf_name, "v7"
  264. .align
  265. .section ".proc.info.init", #alloc, #execinstr
  266. /*
  267. * Standard v7 proc info content
  268. */
  269. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
  270. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  271. PMD_FLAGS_SMP | \mm_mmuflags)
  272. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  273. PMD_FLAGS_UP | \mm_mmuflags)
  274. .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
  275. PMD_SECT_AP_READ | \io_mmuflags
  276. W(b) \initfunc
  277. .long cpu_arch_name
  278. .long cpu_elf_name
  279. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  280. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  281. .long cpu_v7_name
  282. .long v7_processor_functions
  283. .long v7wbi_tlb_fns
  284. .long v6_user_fns
  285. .long v7_cache_fns
  286. .endm
  287. /*
  288. * ARM Ltd. Cortex A5 processor.
  289. */
  290. .type __v7_ca5mp_proc_info, #object
  291. __v7_ca5mp_proc_info:
  292. .long 0x410fc050
  293. .long 0xff0ffff0
  294. __v7_proc __v7_ca5mp_setup
  295. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  296. /*
  297. * ARM Ltd. Cortex A9 processor.
  298. */
  299. .type __v7_ca9mp_proc_info, #object
  300. __v7_ca9mp_proc_info:
  301. .long 0x410fc090
  302. .long 0xff0ffff0
  303. __v7_proc __v7_ca9mp_setup
  304. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  305. /*
  306. * ARM Ltd. Cortex A15 processor.
  307. */
  308. .type __v7_ca15mp_proc_info, #object
  309. __v7_ca15mp_proc_info:
  310. .long 0x410fc0f0
  311. .long 0xff0ffff0
  312. __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
  313. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  314. /*
  315. * Match any ARMv7 processor core.
  316. */
  317. .type __v7_proc_info, #object
  318. __v7_proc_info:
  319. .long 0x000f0000 @ Required ID value
  320. .long 0x000f0000 @ Mask for ID
  321. __v7_proc __v7_setup
  322. .size __v7_proc_info, . - __v7_proc_info