spi_bfin5xx.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  60. #define START_STATE ((void *)0)
  61. #define RUNNING_STATE ((void *)1)
  62. #define DONE_STATE ((void *)2)
  63. #define ERROR_STATE ((void *)-1)
  64. #define QUEUE_RUNNING 0
  65. #define QUEUE_STOPPED 1
  66. struct driver_data {
  67. /* Driver model hookup */
  68. struct platform_device *pdev;
  69. /* SPI framework hookup */
  70. struct spi_master *master;
  71. /* Regs base of SPI controller */
  72. void __iomem *regs_base;
  73. /* Pin request list */
  74. u16 *pin_req;
  75. /* BFIN hookup */
  76. struct bfin5xx_spi_master *master_info;
  77. /* Driver message queue */
  78. struct workqueue_struct *workqueue;
  79. struct work_struct pump_messages;
  80. spinlock_t lock;
  81. struct list_head queue;
  82. int busy;
  83. int run;
  84. /* Message Transfer pump */
  85. struct tasklet_struct pump_transfers;
  86. /* Current message transfer state info */
  87. struct spi_message *cur_msg;
  88. struct spi_transfer *cur_transfer;
  89. struct chip_data *cur_chip;
  90. size_t len_in_bytes;
  91. size_t len;
  92. void *tx;
  93. void *tx_end;
  94. void *rx;
  95. void *rx_end;
  96. /* DMA stuffs */
  97. int dma_channel;
  98. int dma_mapped;
  99. int dma_requested;
  100. dma_addr_t rx_dma;
  101. dma_addr_t tx_dma;
  102. size_t rx_map_len;
  103. size_t tx_map_len;
  104. u8 n_bytes;
  105. int cs_change;
  106. void (*write) (struct driver_data *);
  107. void (*read) (struct driver_data *);
  108. void (*duplex) (struct driver_data *);
  109. };
  110. struct chip_data {
  111. u16 ctl_reg;
  112. u16 baud;
  113. u16 flag;
  114. u8 chip_select_num;
  115. u8 n_bytes;
  116. u8 width; /* 0 or 1 */
  117. u8 enable_dma;
  118. u8 bits_per_word; /* 8 or 16 */
  119. u8 cs_change_per_word;
  120. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  121. void (*write) (struct driver_data *);
  122. void (*read) (struct driver_data *);
  123. void (*duplex) (struct driver_data *);
  124. };
  125. #define DEFINE_SPI_REG(reg, off) \
  126. static inline u16 read_##reg(struct driver_data *drv_data) \
  127. { return bfin_read16(drv_data->regs_base + off); } \
  128. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  129. { bfin_write16(drv_data->regs_base + off, v); }
  130. DEFINE_SPI_REG(CTRL, 0x00)
  131. DEFINE_SPI_REG(FLAG, 0x04)
  132. DEFINE_SPI_REG(STAT, 0x08)
  133. DEFINE_SPI_REG(TDBR, 0x0C)
  134. DEFINE_SPI_REG(RDBR, 0x10)
  135. DEFINE_SPI_REG(BAUD, 0x14)
  136. DEFINE_SPI_REG(SHAW, 0x18)
  137. static void bfin_spi_enable(struct driver_data *drv_data)
  138. {
  139. u16 cr;
  140. cr = read_CTRL(drv_data);
  141. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  142. }
  143. static void bfin_spi_disable(struct driver_data *drv_data)
  144. {
  145. u16 cr;
  146. cr = read_CTRL(drv_data);
  147. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  148. }
  149. /* Caculate the SPI_BAUD register value based on input HZ */
  150. static u16 hz_to_spi_baud(u32 speed_hz)
  151. {
  152. u_long sclk = get_sclk();
  153. u16 spi_baud = (sclk / (2 * speed_hz));
  154. if ((sclk % (2 * speed_hz)) > 0)
  155. spi_baud++;
  156. return spi_baud;
  157. }
  158. static int flush(struct driver_data *drv_data)
  159. {
  160. unsigned long limit = loops_per_jiffy << 1;
  161. /* wait for stop and clear stat */
  162. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  163. cpu_relax();
  164. write_STAT(drv_data, BIT_STAT_CLR);
  165. return limit;
  166. }
  167. /* Chip select operation functions for cs_change flag */
  168. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  169. {
  170. u16 flag = read_FLAG(drv_data);
  171. flag |= chip->flag;
  172. flag &= ~(chip->flag << 8);
  173. write_FLAG(drv_data, flag);
  174. }
  175. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  176. {
  177. u16 flag = read_FLAG(drv_data);
  178. flag |= (chip->flag << 8);
  179. write_FLAG(drv_data, flag);
  180. /* Move delay here for consistency */
  181. if (chip->cs_chg_udelay)
  182. udelay(chip->cs_chg_udelay);
  183. }
  184. #define MAX_SPI_SSEL 7
  185. /* stop controller and re-config current chip*/
  186. static void restore_state(struct driver_data *drv_data)
  187. {
  188. struct chip_data *chip = drv_data->cur_chip;
  189. /* Clear status and disable clock */
  190. write_STAT(drv_data, BIT_STAT_CLR);
  191. bfin_spi_disable(drv_data);
  192. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  193. /* Load the registers */
  194. write_CTRL(drv_data, chip->ctl_reg);
  195. write_BAUD(drv_data, chip->baud);
  196. bfin_spi_enable(drv_data);
  197. cs_active(drv_data, chip);
  198. }
  199. /* used to kick off transfer in rx mode */
  200. static unsigned short dummy_read(struct driver_data *drv_data)
  201. {
  202. unsigned short tmp;
  203. tmp = read_RDBR(drv_data);
  204. return tmp;
  205. }
  206. static void null_writer(struct driver_data *drv_data)
  207. {
  208. u8 n_bytes = drv_data->n_bytes;
  209. while (drv_data->tx < drv_data->tx_end) {
  210. write_TDBR(drv_data, 0);
  211. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  212. cpu_relax();
  213. drv_data->tx += n_bytes;
  214. }
  215. }
  216. static void null_reader(struct driver_data *drv_data)
  217. {
  218. u8 n_bytes = drv_data->n_bytes;
  219. dummy_read(drv_data);
  220. while (drv_data->rx < drv_data->rx_end) {
  221. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  222. cpu_relax();
  223. dummy_read(drv_data);
  224. drv_data->rx += n_bytes;
  225. }
  226. }
  227. static void u8_writer(struct driver_data *drv_data)
  228. {
  229. dev_dbg(&drv_data->pdev->dev,
  230. "cr8-s is 0x%x\n", read_STAT(drv_data));
  231. /* poll for SPI completion before start */
  232. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  233. cpu_relax();
  234. while (drv_data->tx < drv_data->tx_end) {
  235. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  236. while (read_STAT(drv_data) & BIT_STAT_TXS)
  237. cpu_relax();
  238. ++drv_data->tx;
  239. }
  240. }
  241. static void u8_cs_chg_writer(struct driver_data *drv_data)
  242. {
  243. struct chip_data *chip = drv_data->cur_chip;
  244. /* poll for SPI completion before start */
  245. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  246. cpu_relax();
  247. while (drv_data->tx < drv_data->tx_end) {
  248. cs_active(drv_data, chip);
  249. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  250. while (read_STAT(drv_data) & BIT_STAT_TXS)
  251. cpu_relax();
  252. cs_deactive(drv_data, chip);
  253. ++drv_data->tx;
  254. }
  255. }
  256. static void u8_reader(struct driver_data *drv_data)
  257. {
  258. dev_dbg(&drv_data->pdev->dev,
  259. "cr-8 is 0x%x\n", read_STAT(drv_data));
  260. /* poll for SPI completion before start */
  261. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  262. cpu_relax();
  263. /* clear TDBR buffer before read(else it will be shifted out) */
  264. write_TDBR(drv_data, 0xFFFF);
  265. dummy_read(drv_data);
  266. while (drv_data->rx < drv_data->rx_end - 1) {
  267. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  268. cpu_relax();
  269. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  270. ++drv_data->rx;
  271. }
  272. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  273. cpu_relax();
  274. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  275. ++drv_data->rx;
  276. }
  277. static void u8_cs_chg_reader(struct driver_data *drv_data)
  278. {
  279. struct chip_data *chip = drv_data->cur_chip;
  280. /* poll for SPI completion before start */
  281. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  282. cpu_relax();
  283. /* clear TDBR buffer before read(else it will be shifted out) */
  284. write_TDBR(drv_data, 0xFFFF);
  285. cs_active(drv_data, chip);
  286. dummy_read(drv_data);
  287. while (drv_data->rx < drv_data->rx_end - 1) {
  288. cs_deactive(drv_data, chip);
  289. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  290. cpu_relax();
  291. cs_active(drv_data, chip);
  292. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  293. ++drv_data->rx;
  294. }
  295. cs_deactive(drv_data, chip);
  296. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  297. cpu_relax();
  298. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  299. ++drv_data->rx;
  300. }
  301. static void u8_duplex(struct driver_data *drv_data)
  302. {
  303. /* poll for SPI completion before start */
  304. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  305. cpu_relax();
  306. /* in duplex mode, clk is triggered by writing of TDBR */
  307. while (drv_data->rx < drv_data->rx_end) {
  308. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  309. while (read_STAT(drv_data) & BIT_STAT_TXS)
  310. cpu_relax();
  311. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  312. cpu_relax();
  313. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  314. ++drv_data->rx;
  315. ++drv_data->tx;
  316. }
  317. }
  318. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  319. {
  320. struct chip_data *chip = drv_data->cur_chip;
  321. /* poll for SPI completion before start */
  322. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  323. cpu_relax();
  324. while (drv_data->rx < drv_data->rx_end) {
  325. cs_active(drv_data, chip);
  326. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  327. while (read_STAT(drv_data) & BIT_STAT_TXS)
  328. cpu_relax();
  329. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  330. cpu_relax();
  331. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  332. cs_deactive(drv_data, chip);
  333. ++drv_data->rx;
  334. ++drv_data->tx;
  335. }
  336. }
  337. static void u16_writer(struct driver_data *drv_data)
  338. {
  339. dev_dbg(&drv_data->pdev->dev,
  340. "cr16 is 0x%x\n", read_STAT(drv_data));
  341. /* poll for SPI completion before start */
  342. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  343. cpu_relax();
  344. while (drv_data->tx < drv_data->tx_end) {
  345. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  346. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  347. cpu_relax();
  348. drv_data->tx += 2;
  349. }
  350. }
  351. static void u16_cs_chg_writer(struct driver_data *drv_data)
  352. {
  353. struct chip_data *chip = drv_data->cur_chip;
  354. /* poll for SPI completion before start */
  355. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  356. cpu_relax();
  357. while (drv_data->tx < drv_data->tx_end) {
  358. cs_active(drv_data, chip);
  359. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  360. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  361. cpu_relax();
  362. cs_deactive(drv_data, chip);
  363. drv_data->tx += 2;
  364. }
  365. }
  366. static void u16_reader(struct driver_data *drv_data)
  367. {
  368. dev_dbg(&drv_data->pdev->dev,
  369. "cr-16 is 0x%x\n", read_STAT(drv_data));
  370. /* poll for SPI completion before start */
  371. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  372. cpu_relax();
  373. /* clear TDBR buffer before read(else it will be shifted out) */
  374. write_TDBR(drv_data, 0xFFFF);
  375. dummy_read(drv_data);
  376. while (drv_data->rx < (drv_data->rx_end - 2)) {
  377. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  378. cpu_relax();
  379. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  380. drv_data->rx += 2;
  381. }
  382. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  383. cpu_relax();
  384. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  385. drv_data->rx += 2;
  386. }
  387. static void u16_cs_chg_reader(struct driver_data *drv_data)
  388. {
  389. struct chip_data *chip = drv_data->cur_chip;
  390. /* poll for SPI completion before start */
  391. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  392. cpu_relax();
  393. /* clear TDBR buffer before read(else it will be shifted out) */
  394. write_TDBR(drv_data, 0xFFFF);
  395. cs_active(drv_data, chip);
  396. dummy_read(drv_data);
  397. while (drv_data->rx < drv_data->rx_end - 2) {
  398. cs_deactive(drv_data, chip);
  399. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  400. cpu_relax();
  401. cs_active(drv_data, chip);
  402. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  403. drv_data->rx += 2;
  404. }
  405. cs_deactive(drv_data, chip);
  406. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  407. cpu_relax();
  408. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  409. drv_data->rx += 2;
  410. }
  411. static void u16_duplex(struct driver_data *drv_data)
  412. {
  413. /* poll for SPI completion before start */
  414. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  415. cpu_relax();
  416. /* in duplex mode, clk is triggered by writing of TDBR */
  417. while (drv_data->tx < drv_data->tx_end) {
  418. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  419. while (read_STAT(drv_data) & BIT_STAT_TXS)
  420. cpu_relax();
  421. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  422. cpu_relax();
  423. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  424. drv_data->rx += 2;
  425. drv_data->tx += 2;
  426. }
  427. }
  428. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  429. {
  430. struct chip_data *chip = drv_data->cur_chip;
  431. /* poll for SPI completion before start */
  432. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  433. cpu_relax();
  434. while (drv_data->tx < drv_data->tx_end) {
  435. cs_active(drv_data, chip);
  436. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  437. while (read_STAT(drv_data) & BIT_STAT_TXS)
  438. cpu_relax();
  439. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  440. cpu_relax();
  441. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  442. cs_deactive(drv_data, chip);
  443. drv_data->rx += 2;
  444. drv_data->tx += 2;
  445. }
  446. }
  447. /* test if ther is more transfer to be done */
  448. static void *next_transfer(struct driver_data *drv_data)
  449. {
  450. struct spi_message *msg = drv_data->cur_msg;
  451. struct spi_transfer *trans = drv_data->cur_transfer;
  452. /* Move to next transfer */
  453. if (trans->transfer_list.next != &msg->transfers) {
  454. drv_data->cur_transfer =
  455. list_entry(trans->transfer_list.next,
  456. struct spi_transfer, transfer_list);
  457. return RUNNING_STATE;
  458. } else
  459. return DONE_STATE;
  460. }
  461. /*
  462. * caller already set message->status;
  463. * dma and pio irqs are blocked give finished message back
  464. */
  465. static void giveback(struct driver_data *drv_data)
  466. {
  467. struct chip_data *chip = drv_data->cur_chip;
  468. struct spi_transfer *last_transfer;
  469. unsigned long flags;
  470. struct spi_message *msg;
  471. spin_lock_irqsave(&drv_data->lock, flags);
  472. msg = drv_data->cur_msg;
  473. drv_data->cur_msg = NULL;
  474. drv_data->cur_transfer = NULL;
  475. drv_data->cur_chip = NULL;
  476. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  477. spin_unlock_irqrestore(&drv_data->lock, flags);
  478. last_transfer = list_entry(msg->transfers.prev,
  479. struct spi_transfer, transfer_list);
  480. msg->state = NULL;
  481. /* disable chip select signal. And not stop spi in autobuffer mode */
  482. if (drv_data->tx_dma != 0xFFFF) {
  483. cs_deactive(drv_data, chip);
  484. bfin_spi_disable(drv_data);
  485. }
  486. if (!drv_data->cs_change)
  487. cs_deactive(drv_data, chip);
  488. if (msg->complete)
  489. msg->complete(msg->context);
  490. }
  491. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  492. {
  493. struct driver_data *drv_data = dev_id;
  494. struct chip_data *chip = drv_data->cur_chip;
  495. struct spi_message *msg = drv_data->cur_msg;
  496. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  497. clear_dma_irqstat(drv_data->dma_channel);
  498. /* Wait for DMA to complete */
  499. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  500. cpu_relax();
  501. /*
  502. * wait for the last transaction shifted out. HRM states:
  503. * at this point there may still be data in the SPI DMA FIFO waiting
  504. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  505. * register until it goes low for 2 successive reads
  506. */
  507. if (drv_data->tx != NULL) {
  508. while ((read_STAT(drv_data) & TXS) ||
  509. (read_STAT(drv_data) & TXS))
  510. cpu_relax();
  511. }
  512. while (!(read_STAT(drv_data) & SPIF))
  513. cpu_relax();
  514. msg->actual_length += drv_data->len_in_bytes;
  515. if (drv_data->cs_change)
  516. cs_deactive(drv_data, chip);
  517. /* Move to next transfer */
  518. msg->state = next_transfer(drv_data);
  519. /* Schedule transfer tasklet */
  520. tasklet_schedule(&drv_data->pump_transfers);
  521. /* free the irq handler before next transfer */
  522. dev_dbg(&drv_data->pdev->dev,
  523. "disable dma channel irq%d\n",
  524. drv_data->dma_channel);
  525. dma_disable_irq(drv_data->dma_channel);
  526. return IRQ_HANDLED;
  527. }
  528. static void pump_transfers(unsigned long data)
  529. {
  530. struct driver_data *drv_data = (struct driver_data *)data;
  531. struct spi_message *message = NULL;
  532. struct spi_transfer *transfer = NULL;
  533. struct spi_transfer *previous = NULL;
  534. struct chip_data *chip = NULL;
  535. u8 width;
  536. u16 cr, dma_width, dma_config;
  537. u32 tranf_success = 1;
  538. /* Get current state information */
  539. message = drv_data->cur_msg;
  540. transfer = drv_data->cur_transfer;
  541. chip = drv_data->cur_chip;
  542. /*
  543. * if msg is error or done, report it back using complete() callback
  544. */
  545. /* Handle for abort */
  546. if (message->state == ERROR_STATE) {
  547. message->status = -EIO;
  548. giveback(drv_data);
  549. return;
  550. }
  551. /* Handle end of message */
  552. if (message->state == DONE_STATE) {
  553. message->status = 0;
  554. giveback(drv_data);
  555. return;
  556. }
  557. /* Delay if requested at end of transfer */
  558. if (message->state == RUNNING_STATE) {
  559. previous = list_entry(transfer->transfer_list.prev,
  560. struct spi_transfer, transfer_list);
  561. if (previous->delay_usecs)
  562. udelay(previous->delay_usecs);
  563. }
  564. /* Setup the transfer state based on the type of transfer */
  565. if (flush(drv_data) == 0) {
  566. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  567. message->status = -EIO;
  568. giveback(drv_data);
  569. return;
  570. }
  571. if (transfer->tx_buf != NULL) {
  572. drv_data->tx = (void *)transfer->tx_buf;
  573. drv_data->tx_end = drv_data->tx + transfer->len;
  574. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  575. transfer->tx_buf, drv_data->tx_end);
  576. } else {
  577. drv_data->tx = NULL;
  578. }
  579. if (transfer->rx_buf != NULL) {
  580. drv_data->rx = transfer->rx_buf;
  581. drv_data->rx_end = drv_data->rx + transfer->len;
  582. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  583. transfer->rx_buf, drv_data->rx_end);
  584. } else {
  585. drv_data->rx = NULL;
  586. }
  587. drv_data->rx_dma = transfer->rx_dma;
  588. drv_data->tx_dma = transfer->tx_dma;
  589. drv_data->len_in_bytes = transfer->len;
  590. drv_data->cs_change = transfer->cs_change;
  591. /* Bits per word setup */
  592. switch (transfer->bits_per_word) {
  593. case 8:
  594. drv_data->n_bytes = 1;
  595. width = CFG_SPI_WORDSIZE8;
  596. drv_data->read = chip->cs_change_per_word ?
  597. u8_cs_chg_reader : u8_reader;
  598. drv_data->write = chip->cs_change_per_word ?
  599. u8_cs_chg_writer : u8_writer;
  600. drv_data->duplex = chip->cs_change_per_word ?
  601. u8_cs_chg_duplex : u8_duplex;
  602. break;
  603. case 16:
  604. drv_data->n_bytes = 2;
  605. width = CFG_SPI_WORDSIZE16;
  606. drv_data->read = chip->cs_change_per_word ?
  607. u16_cs_chg_reader : u16_reader;
  608. drv_data->write = chip->cs_change_per_word ?
  609. u16_cs_chg_writer : u16_writer;
  610. drv_data->duplex = chip->cs_change_per_word ?
  611. u16_cs_chg_duplex : u16_duplex;
  612. break;
  613. default:
  614. /* No change, the same as default setting */
  615. drv_data->n_bytes = chip->n_bytes;
  616. width = chip->width;
  617. drv_data->write = drv_data->tx ? chip->write : null_writer;
  618. drv_data->read = drv_data->rx ? chip->read : null_reader;
  619. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  620. break;
  621. }
  622. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  623. cr |= (width << 8);
  624. write_CTRL(drv_data, cr);
  625. if (width == CFG_SPI_WORDSIZE16) {
  626. drv_data->len = (transfer->len) >> 1;
  627. } else {
  628. drv_data->len = transfer->len;
  629. }
  630. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  631. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  632. drv_data->write, chip->write, null_writer);
  633. /* speed and width has been set on per message */
  634. message->state = RUNNING_STATE;
  635. dma_config = 0;
  636. /* Speed setup (surely valid because already checked) */
  637. if (transfer->speed_hz)
  638. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  639. else
  640. write_BAUD(drv_data, chip->baud);
  641. write_STAT(drv_data, BIT_STAT_CLR);
  642. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  643. cs_active(drv_data, chip);
  644. dev_dbg(&drv_data->pdev->dev,
  645. "now pumping a transfer: width is %d, len is %d\n",
  646. width, transfer->len);
  647. /*
  648. * Try to map dma buffer and do a dma transfer if
  649. * successful use different way to r/w according to
  650. * drv_data->cur_chip->enable_dma
  651. */
  652. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  653. disable_dma(drv_data->dma_channel);
  654. clear_dma_irqstat(drv_data->dma_channel);
  655. bfin_spi_disable(drv_data);
  656. /* config dma channel */
  657. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  658. if (width == CFG_SPI_WORDSIZE16) {
  659. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  660. set_dma_x_modify(drv_data->dma_channel, 2);
  661. dma_width = WDSIZE_16;
  662. } else {
  663. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  664. set_dma_x_modify(drv_data->dma_channel, 1);
  665. dma_width = WDSIZE_8;
  666. }
  667. /* poll for SPI completion before start */
  668. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  669. cpu_relax();
  670. /* dirty hack for autobuffer DMA mode */
  671. if (drv_data->tx_dma == 0xFFFF) {
  672. dev_dbg(&drv_data->pdev->dev,
  673. "doing autobuffer DMA out.\n");
  674. /* no irq in autobuffer mode */
  675. dma_config =
  676. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  677. set_dma_config(drv_data->dma_channel, dma_config);
  678. set_dma_start_addr(drv_data->dma_channel,
  679. (unsigned long)drv_data->tx);
  680. enable_dma(drv_data->dma_channel);
  681. /* start SPI transfer */
  682. write_CTRL(drv_data,
  683. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  684. /* just return here, there can only be one transfer
  685. * in this mode
  686. */
  687. message->status = 0;
  688. giveback(drv_data);
  689. return;
  690. }
  691. /* In dma mode, rx or tx must be NULL in one transfer */
  692. if (drv_data->rx != NULL) {
  693. /* set transfer mode, and enable SPI */
  694. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  695. /* clear tx reg soformer data is not shifted out */
  696. write_TDBR(drv_data, 0xFFFF);
  697. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  698. /* start dma */
  699. dma_enable_irq(drv_data->dma_channel);
  700. dma_config = (WNR | RESTART | dma_width | DI_EN);
  701. set_dma_config(drv_data->dma_channel, dma_config);
  702. set_dma_start_addr(drv_data->dma_channel,
  703. (unsigned long)drv_data->rx);
  704. enable_dma(drv_data->dma_channel);
  705. /* start SPI transfer */
  706. write_CTRL(drv_data,
  707. (cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));
  708. } else if (drv_data->tx != NULL) {
  709. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  710. /* start dma */
  711. dma_enable_irq(drv_data->dma_channel);
  712. dma_config = (RESTART | dma_width | DI_EN);
  713. set_dma_config(drv_data->dma_channel, dma_config);
  714. set_dma_start_addr(drv_data->dma_channel,
  715. (unsigned long)drv_data->tx);
  716. enable_dma(drv_data->dma_channel);
  717. /* start SPI transfer */
  718. write_CTRL(drv_data,
  719. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  720. }
  721. } else {
  722. /* IO mode write then read */
  723. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  724. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  725. /* full duplex mode */
  726. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  727. (drv_data->rx_end - drv_data->rx));
  728. dev_dbg(&drv_data->pdev->dev,
  729. "IO duplex: cr is 0x%x\n", cr);
  730. /* set SPI transfer mode */
  731. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  732. drv_data->duplex(drv_data);
  733. if (drv_data->tx != drv_data->tx_end)
  734. tranf_success = 0;
  735. } else if (drv_data->tx != NULL) {
  736. /* write only half duplex */
  737. dev_dbg(&drv_data->pdev->dev,
  738. "IO write: cr is 0x%x\n", cr);
  739. /* set SPI transfer mode */
  740. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  741. drv_data->write(drv_data);
  742. if (drv_data->tx != drv_data->tx_end)
  743. tranf_success = 0;
  744. } else if (drv_data->rx != NULL) {
  745. /* read only half duplex */
  746. dev_dbg(&drv_data->pdev->dev,
  747. "IO read: cr is 0x%x\n", cr);
  748. /* set SPI transfer mode */
  749. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  750. drv_data->read(drv_data);
  751. if (drv_data->rx != drv_data->rx_end)
  752. tranf_success = 0;
  753. }
  754. if (!tranf_success) {
  755. dev_dbg(&drv_data->pdev->dev,
  756. "IO write error!\n");
  757. message->state = ERROR_STATE;
  758. } else {
  759. /* Update total byte transfered */
  760. message->actual_length += drv_data->len;
  761. /* Move to next transfer of this msg */
  762. message->state = next_transfer(drv_data);
  763. }
  764. /* Schedule next transfer tasklet */
  765. tasklet_schedule(&drv_data->pump_transfers);
  766. }
  767. }
  768. /* pop a msg from queue and kick off real transfer */
  769. static void pump_messages(struct work_struct *work)
  770. {
  771. struct driver_data *drv_data;
  772. unsigned long flags;
  773. drv_data = container_of(work, struct driver_data, pump_messages);
  774. /* Lock queue and check for queue work */
  775. spin_lock_irqsave(&drv_data->lock, flags);
  776. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  777. /* pumper kicked off but no work to do */
  778. drv_data->busy = 0;
  779. spin_unlock_irqrestore(&drv_data->lock, flags);
  780. return;
  781. }
  782. /* Make sure we are not already running a message */
  783. if (drv_data->cur_msg) {
  784. spin_unlock_irqrestore(&drv_data->lock, flags);
  785. return;
  786. }
  787. /* Extract head of queue */
  788. drv_data->cur_msg = list_entry(drv_data->queue.next,
  789. struct spi_message, queue);
  790. /* Setup the SSP using the per chip configuration */
  791. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  792. restore_state(drv_data);
  793. list_del_init(&drv_data->cur_msg->queue);
  794. /* Initial message state */
  795. drv_data->cur_msg->state = START_STATE;
  796. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  797. struct spi_transfer, transfer_list);
  798. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  799. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  800. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  801. drv_data->cur_chip->ctl_reg);
  802. dev_dbg(&drv_data->pdev->dev,
  803. "the first transfer len is %d\n",
  804. drv_data->cur_transfer->len);
  805. /* Mark as busy and launch transfers */
  806. tasklet_schedule(&drv_data->pump_transfers);
  807. drv_data->busy = 1;
  808. spin_unlock_irqrestore(&drv_data->lock, flags);
  809. }
  810. /*
  811. * got a msg to transfer, queue it in drv_data->queue.
  812. * And kick off message pumper
  813. */
  814. static int transfer(struct spi_device *spi, struct spi_message *msg)
  815. {
  816. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  817. unsigned long flags;
  818. spin_lock_irqsave(&drv_data->lock, flags);
  819. if (drv_data->run == QUEUE_STOPPED) {
  820. spin_unlock_irqrestore(&drv_data->lock, flags);
  821. return -ESHUTDOWN;
  822. }
  823. msg->actual_length = 0;
  824. msg->status = -EINPROGRESS;
  825. msg->state = START_STATE;
  826. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  827. list_add_tail(&msg->queue, &drv_data->queue);
  828. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  829. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  830. spin_unlock_irqrestore(&drv_data->lock, flags);
  831. return 0;
  832. }
  833. #define MAX_SPI_SSEL 7
  834. static u16 ssel[3][MAX_SPI_SSEL] = {
  835. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  836. P_SPI0_SSEL4, P_SPI0_SSEL5,
  837. P_SPI0_SSEL6, P_SPI0_SSEL7},
  838. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  839. P_SPI1_SSEL4, P_SPI1_SSEL5,
  840. P_SPI1_SSEL6, P_SPI1_SSEL7},
  841. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  842. P_SPI2_SSEL4, P_SPI2_SSEL5,
  843. P_SPI2_SSEL6, P_SPI2_SSEL7},
  844. };
  845. /* first setup for new devices */
  846. static int setup(struct spi_device *spi)
  847. {
  848. struct bfin5xx_spi_chip *chip_info = NULL;
  849. struct chip_data *chip;
  850. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  851. u8 spi_flg;
  852. /* Abort device setup if requested features are not supported */
  853. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  854. dev_err(&spi->dev, "requested mode not fully supported\n");
  855. return -EINVAL;
  856. }
  857. /* Zero (the default) here means 8 bits */
  858. if (!spi->bits_per_word)
  859. spi->bits_per_word = 8;
  860. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  861. return -EINVAL;
  862. /* Only alloc (or use chip_info) on first setup */
  863. chip = spi_get_ctldata(spi);
  864. if (chip == NULL) {
  865. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  866. if (!chip)
  867. return -ENOMEM;
  868. chip->enable_dma = 0;
  869. chip_info = spi->controller_data;
  870. }
  871. /* chip_info isn't always needed */
  872. if (chip_info) {
  873. /* Make sure people stop trying to set fields via ctl_reg
  874. * when they should actually be using common SPI framework.
  875. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  876. * Not sure if a user actually needs/uses any of these,
  877. * but let's assume (for now) they do.
  878. */
  879. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  880. dev_err(&spi->dev, "do not set bits in ctl_reg "
  881. "that the SPI framework manages\n");
  882. return -EINVAL;
  883. }
  884. chip->enable_dma = chip_info->enable_dma != 0
  885. && drv_data->master_info->enable_dma;
  886. chip->ctl_reg = chip_info->ctl_reg;
  887. chip->bits_per_word = chip_info->bits_per_word;
  888. chip->cs_change_per_word = chip_info->cs_change_per_word;
  889. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  890. }
  891. /* translate common spi framework into our register */
  892. if (spi->mode & SPI_CPOL)
  893. chip->ctl_reg |= CPOL;
  894. if (spi->mode & SPI_CPHA)
  895. chip->ctl_reg |= CPHA;
  896. if (spi->mode & SPI_LSB_FIRST)
  897. chip->ctl_reg |= LSBF;
  898. /* we dont support running in slave mode (yet?) */
  899. chip->ctl_reg |= MSTR;
  900. /*
  901. * if any one SPI chip is registered and wants DMA, request the
  902. * DMA channel for it
  903. */
  904. if (chip->enable_dma && !drv_data->dma_requested) {
  905. /* register dma irq handler */
  906. if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
  907. dev_dbg(&spi->dev,
  908. "Unable to request BlackFin SPI DMA channel\n");
  909. return -ENODEV;
  910. }
  911. if (set_dma_callback(drv_data->dma_channel,
  912. (void *)dma_irq_handler, drv_data) < 0) {
  913. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  914. return -EPERM;
  915. }
  916. dma_disable_irq(drv_data->dma_channel);
  917. drv_data->dma_requested = 1;
  918. }
  919. /*
  920. * Notice: for blackfin, the speed_hz is the value of register
  921. * SPI_BAUD, not the real baudrate
  922. */
  923. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  924. spi_flg = ~(1 << (spi->chip_select));
  925. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  926. chip->chip_select_num = spi->chip_select;
  927. switch (chip->bits_per_word) {
  928. case 8:
  929. chip->n_bytes = 1;
  930. chip->width = CFG_SPI_WORDSIZE8;
  931. chip->read = chip->cs_change_per_word ?
  932. u8_cs_chg_reader : u8_reader;
  933. chip->write = chip->cs_change_per_word ?
  934. u8_cs_chg_writer : u8_writer;
  935. chip->duplex = chip->cs_change_per_word ?
  936. u8_cs_chg_duplex : u8_duplex;
  937. break;
  938. case 16:
  939. chip->n_bytes = 2;
  940. chip->width = CFG_SPI_WORDSIZE16;
  941. chip->read = chip->cs_change_per_word ?
  942. u16_cs_chg_reader : u16_reader;
  943. chip->write = chip->cs_change_per_word ?
  944. u16_cs_chg_writer : u16_writer;
  945. chip->duplex = chip->cs_change_per_word ?
  946. u16_cs_chg_duplex : u16_duplex;
  947. break;
  948. default:
  949. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  950. chip->bits_per_word);
  951. kfree(chip);
  952. return -ENODEV;
  953. }
  954. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  955. spi->modalias, chip->width, chip->enable_dma);
  956. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  957. chip->ctl_reg, chip->flag);
  958. spi_set_ctldata(spi, chip);
  959. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  960. if ((chip->chip_select_num > 0)
  961. && (chip->chip_select_num <= spi->master->num_chipselect))
  962. peripheral_request(ssel[spi->master->bus_num]
  963. [chip->chip_select_num-1], DRV_NAME);
  964. cs_deactive(drv_data, chip);
  965. return 0;
  966. }
  967. /*
  968. * callback for spi framework.
  969. * clean driver specific data
  970. */
  971. static void cleanup(struct spi_device *spi)
  972. {
  973. struct chip_data *chip = spi_get_ctldata(spi);
  974. if ((chip->chip_select_num > 0)
  975. && (chip->chip_select_num <= spi->master->num_chipselect))
  976. peripheral_free(ssel[spi->master->bus_num]
  977. [chip->chip_select_num-1]);
  978. kfree(chip);
  979. }
  980. static inline int init_queue(struct driver_data *drv_data)
  981. {
  982. INIT_LIST_HEAD(&drv_data->queue);
  983. spin_lock_init(&drv_data->lock);
  984. drv_data->run = QUEUE_STOPPED;
  985. drv_data->busy = 0;
  986. /* init transfer tasklet */
  987. tasklet_init(&drv_data->pump_transfers,
  988. pump_transfers, (unsigned long)drv_data);
  989. /* init messages workqueue */
  990. INIT_WORK(&drv_data->pump_messages, pump_messages);
  991. drv_data->workqueue =
  992. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  993. if (drv_data->workqueue == NULL)
  994. return -EBUSY;
  995. return 0;
  996. }
  997. static inline int start_queue(struct driver_data *drv_data)
  998. {
  999. unsigned long flags;
  1000. spin_lock_irqsave(&drv_data->lock, flags);
  1001. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  1002. spin_unlock_irqrestore(&drv_data->lock, flags);
  1003. return -EBUSY;
  1004. }
  1005. drv_data->run = QUEUE_RUNNING;
  1006. drv_data->cur_msg = NULL;
  1007. drv_data->cur_transfer = NULL;
  1008. drv_data->cur_chip = NULL;
  1009. spin_unlock_irqrestore(&drv_data->lock, flags);
  1010. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1011. return 0;
  1012. }
  1013. static inline int stop_queue(struct driver_data *drv_data)
  1014. {
  1015. unsigned long flags;
  1016. unsigned limit = 500;
  1017. int status = 0;
  1018. spin_lock_irqsave(&drv_data->lock, flags);
  1019. /*
  1020. * This is a bit lame, but is optimized for the common execution path.
  1021. * A wait_queue on the drv_data->busy could be used, but then the common
  1022. * execution path (pump_messages) would be required to call wake_up or
  1023. * friends on every SPI message. Do this instead
  1024. */
  1025. drv_data->run = QUEUE_STOPPED;
  1026. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1027. spin_unlock_irqrestore(&drv_data->lock, flags);
  1028. msleep(10);
  1029. spin_lock_irqsave(&drv_data->lock, flags);
  1030. }
  1031. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1032. status = -EBUSY;
  1033. spin_unlock_irqrestore(&drv_data->lock, flags);
  1034. return status;
  1035. }
  1036. static inline int destroy_queue(struct driver_data *drv_data)
  1037. {
  1038. int status;
  1039. status = stop_queue(drv_data);
  1040. if (status != 0)
  1041. return status;
  1042. destroy_workqueue(drv_data->workqueue);
  1043. return 0;
  1044. }
  1045. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1046. {
  1047. struct device *dev = &pdev->dev;
  1048. struct bfin5xx_spi_master *platform_info;
  1049. struct spi_master *master;
  1050. struct driver_data *drv_data = 0;
  1051. struct resource *res;
  1052. int status = 0;
  1053. platform_info = dev->platform_data;
  1054. /* Allocate master with space for drv_data */
  1055. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1056. if (!master) {
  1057. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1058. return -ENOMEM;
  1059. }
  1060. drv_data = spi_master_get_devdata(master);
  1061. drv_data->master = master;
  1062. drv_data->master_info = platform_info;
  1063. drv_data->pdev = pdev;
  1064. drv_data->pin_req = platform_info->pin_req;
  1065. master->bus_num = pdev->id;
  1066. master->num_chipselect = platform_info->num_chipselect;
  1067. master->cleanup = cleanup;
  1068. master->setup = setup;
  1069. master->transfer = transfer;
  1070. /* Find and map our resources */
  1071. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1072. if (res == NULL) {
  1073. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1074. status = -ENOENT;
  1075. goto out_error_get_res;
  1076. }
  1077. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1078. if (drv_data->regs_base == NULL) {
  1079. dev_err(dev, "Cannot map IO\n");
  1080. status = -ENXIO;
  1081. goto out_error_ioremap;
  1082. }
  1083. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1084. if (drv_data->dma_channel < 0) {
  1085. dev_err(dev, "No DMA channel specified\n");
  1086. status = -ENOENT;
  1087. goto out_error_no_dma_ch;
  1088. }
  1089. /* Initial and start queue */
  1090. status = init_queue(drv_data);
  1091. if (status != 0) {
  1092. dev_err(dev, "problem initializing queue\n");
  1093. goto out_error_queue_alloc;
  1094. }
  1095. status = start_queue(drv_data);
  1096. if (status != 0) {
  1097. dev_err(dev, "problem starting queue\n");
  1098. goto out_error_queue_alloc;
  1099. }
  1100. /* Register with the SPI framework */
  1101. platform_set_drvdata(pdev, drv_data);
  1102. status = spi_register_master(master);
  1103. if (status != 0) {
  1104. dev_err(dev, "problem registering spi master\n");
  1105. goto out_error_queue_alloc;
  1106. }
  1107. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1108. if (status != 0) {
  1109. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1110. goto out_error;
  1111. }
  1112. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1113. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1114. drv_data->dma_channel);
  1115. return status;
  1116. out_error_queue_alloc:
  1117. destroy_queue(drv_data);
  1118. out_error_no_dma_ch:
  1119. iounmap((void *) drv_data->regs_base);
  1120. out_error_ioremap:
  1121. out_error_get_res:
  1122. out_error:
  1123. spi_master_put(master);
  1124. return status;
  1125. }
  1126. /* stop hardware and remove the driver */
  1127. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1128. {
  1129. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1130. int status = 0;
  1131. if (!drv_data)
  1132. return 0;
  1133. /* Remove the queue */
  1134. status = destroy_queue(drv_data);
  1135. if (status != 0)
  1136. return status;
  1137. /* Disable the SSP at the peripheral and SOC level */
  1138. bfin_spi_disable(drv_data);
  1139. /* Release DMA */
  1140. if (drv_data->master_info->enable_dma) {
  1141. if (dma_channel_active(drv_data->dma_channel))
  1142. free_dma(drv_data->dma_channel);
  1143. }
  1144. /* Disconnect from the SPI framework */
  1145. spi_unregister_master(drv_data->master);
  1146. peripheral_free_list(drv_data->pin_req);
  1147. /* Prevent double remove */
  1148. platform_set_drvdata(pdev, NULL);
  1149. return 0;
  1150. }
  1151. #ifdef CONFIG_PM
  1152. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1153. {
  1154. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1155. int status = 0;
  1156. status = stop_queue(drv_data);
  1157. if (status != 0)
  1158. return status;
  1159. /* stop hardware */
  1160. bfin_spi_disable(drv_data);
  1161. return 0;
  1162. }
  1163. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1164. {
  1165. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1166. int status = 0;
  1167. /* Enable the SPI interface */
  1168. bfin_spi_enable(drv_data);
  1169. /* Start the queue running */
  1170. status = start_queue(drv_data);
  1171. if (status != 0) {
  1172. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1173. return status;
  1174. }
  1175. return 0;
  1176. }
  1177. #else
  1178. #define bfin5xx_spi_suspend NULL
  1179. #define bfin5xx_spi_resume NULL
  1180. #endif /* CONFIG_PM */
  1181. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1182. static struct platform_driver bfin5xx_spi_driver = {
  1183. .driver = {
  1184. .name = DRV_NAME,
  1185. .owner = THIS_MODULE,
  1186. },
  1187. .suspend = bfin5xx_spi_suspend,
  1188. .resume = bfin5xx_spi_resume,
  1189. .remove = __devexit_p(bfin5xx_spi_remove),
  1190. };
  1191. static int __init bfin5xx_spi_init(void)
  1192. {
  1193. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1194. }
  1195. module_init(bfin5xx_spi_init);
  1196. static void __exit bfin5xx_spi_exit(void)
  1197. {
  1198. platform_driver_unregister(&bfin5xx_spi_driver);
  1199. }
  1200. module_exit(bfin5xx_spi_exit);