amd_iommu.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/iommu-helper.h>
  24. #include <asm/proto.h>
  25. #include <asm/iommu.h>
  26. #include <asm/gart.h>
  27. #include <asm/amd_iommu_types.h>
  28. #include <asm/amd_iommu.h>
  29. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  30. #define EXIT_LOOP_COUNT 10000000
  31. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  32. /* A list of preallocated protection domains */
  33. static LIST_HEAD(iommu_pd_list);
  34. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  35. /*
  36. * general struct to manage commands send to an IOMMU
  37. */
  38. struct iommu_cmd {
  39. u32 data[4];
  40. };
  41. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  42. struct unity_map_entry *e);
  43. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  44. static int iommu_has_npcache(struct amd_iommu *iommu)
  45. {
  46. return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
  47. }
  48. /****************************************************************************
  49. *
  50. * Interrupt handling functions
  51. *
  52. ****************************************************************************/
  53. static void iommu_print_event(void *__evt)
  54. {
  55. u32 *event = __evt;
  56. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  57. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  58. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  59. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  60. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  61. printk(KERN_ERR "AMD IOMMU: Event logged [");
  62. switch (type) {
  63. case EVENT_TYPE_ILL_DEV:
  64. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  65. "address=0x%016llx flags=0x%04x]\n",
  66. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  67. address, flags);
  68. break;
  69. case EVENT_TYPE_IO_FAULT:
  70. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  71. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  72. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  73. domid, address, flags);
  74. break;
  75. case EVENT_TYPE_DEV_TAB_ERR:
  76. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  77. "address=0x%016llx flags=0x%04x]\n",
  78. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  79. address, flags);
  80. break;
  81. case EVENT_TYPE_PAGE_TAB_ERR:
  82. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  83. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  84. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  85. domid, address, flags);
  86. break;
  87. case EVENT_TYPE_ILL_CMD:
  88. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  89. break;
  90. case EVENT_TYPE_CMD_HARD_ERR:
  91. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  92. "flags=0x%04x]\n", address, flags);
  93. break;
  94. case EVENT_TYPE_IOTLB_INV_TO:
  95. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  96. "address=0x%016llx]\n",
  97. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  98. address);
  99. break;
  100. case EVENT_TYPE_INV_DEV_REQ:
  101. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  102. "address=0x%016llx flags=0x%04x]\n",
  103. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  104. address, flags);
  105. break;
  106. default:
  107. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  108. }
  109. }
  110. static void iommu_poll_events(struct amd_iommu *iommu)
  111. {
  112. u32 head, tail;
  113. unsigned long flags;
  114. spin_lock_irqsave(&iommu->lock, flags);
  115. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  116. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  117. while (head != tail) {
  118. iommu_print_event(iommu->evt_buf + head);
  119. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  120. }
  121. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  122. spin_unlock_irqrestore(&iommu->lock, flags);
  123. }
  124. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  125. {
  126. struct amd_iommu *iommu;
  127. list_for_each_entry(iommu, &amd_iommu_list, list)
  128. iommu_poll_events(iommu);
  129. return IRQ_HANDLED;
  130. }
  131. /****************************************************************************
  132. *
  133. * IOMMU command queuing functions
  134. *
  135. ****************************************************************************/
  136. /*
  137. * Writes the command to the IOMMUs command buffer and informs the
  138. * hardware about the new command. Must be called with iommu->lock held.
  139. */
  140. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  141. {
  142. u32 tail, head;
  143. u8 *target;
  144. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  145. target = iommu->cmd_buf + tail;
  146. memcpy_toio(target, cmd, sizeof(*cmd));
  147. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  148. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  149. if (tail == head)
  150. return -ENOMEM;
  151. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  152. return 0;
  153. }
  154. /*
  155. * General queuing function for commands. Takes iommu->lock and calls
  156. * __iommu_queue_command().
  157. */
  158. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  159. {
  160. unsigned long flags;
  161. int ret;
  162. spin_lock_irqsave(&iommu->lock, flags);
  163. ret = __iommu_queue_command(iommu, cmd);
  164. if (!ret)
  165. iommu->need_sync = 1;
  166. spin_unlock_irqrestore(&iommu->lock, flags);
  167. return ret;
  168. }
  169. /*
  170. * This function waits until an IOMMU has completed a completion
  171. * wait command
  172. */
  173. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  174. {
  175. int ready = 0;
  176. unsigned status = 0;
  177. unsigned long i = 0;
  178. while (!ready && (i < EXIT_LOOP_COUNT)) {
  179. ++i;
  180. /* wait for the bit to become one */
  181. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  182. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  183. }
  184. /* set bit back to zero */
  185. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  186. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  187. if (unlikely(i == EXIT_LOOP_COUNT))
  188. panic("AMD IOMMU: Completion wait loop failed\n");
  189. }
  190. /*
  191. * This function queues a completion wait command into the command
  192. * buffer of an IOMMU
  193. */
  194. static int __iommu_completion_wait(struct amd_iommu *iommu)
  195. {
  196. struct iommu_cmd cmd;
  197. memset(&cmd, 0, sizeof(cmd));
  198. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  199. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  200. return __iommu_queue_command(iommu, &cmd);
  201. }
  202. /*
  203. * This function is called whenever we need to ensure that the IOMMU has
  204. * completed execution of all commands we sent. It sends a
  205. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  206. * us about that by writing a value to a physical address we pass with
  207. * the command.
  208. */
  209. static int iommu_completion_wait(struct amd_iommu *iommu)
  210. {
  211. int ret = 0;
  212. unsigned long flags;
  213. spin_lock_irqsave(&iommu->lock, flags);
  214. if (!iommu->need_sync)
  215. goto out;
  216. ret = __iommu_completion_wait(iommu);
  217. iommu->need_sync = 0;
  218. if (ret)
  219. goto out;
  220. __iommu_wait_for_completion(iommu);
  221. out:
  222. spin_unlock_irqrestore(&iommu->lock, flags);
  223. return 0;
  224. }
  225. /*
  226. * Command send function for invalidating a device table entry
  227. */
  228. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  229. {
  230. struct iommu_cmd cmd;
  231. int ret;
  232. BUG_ON(iommu == NULL);
  233. memset(&cmd, 0, sizeof(cmd));
  234. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  235. cmd.data[0] = devid;
  236. ret = iommu_queue_command(iommu, &cmd);
  237. return ret;
  238. }
  239. /*
  240. * Generic command send function for invalidaing TLB entries
  241. */
  242. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  243. u64 address, u16 domid, int pde, int s)
  244. {
  245. struct iommu_cmd cmd;
  246. int ret;
  247. memset(&cmd, 0, sizeof(cmd));
  248. address &= PAGE_MASK;
  249. CMD_SET_TYPE(&cmd, CMD_INV_IOMMU_PAGES);
  250. cmd.data[1] |= domid;
  251. cmd.data[2] = lower_32_bits(address);
  252. cmd.data[3] = upper_32_bits(address);
  253. if (s) /* size bit - we flush more than one 4kb page */
  254. cmd.data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  255. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  256. cmd.data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  257. ret = iommu_queue_command(iommu, &cmd);
  258. return ret;
  259. }
  260. /*
  261. * TLB invalidation function which is called from the mapping functions.
  262. * It invalidates a single PTE if the range to flush is within a single
  263. * page. Otherwise it flushes the whole TLB of the IOMMU.
  264. */
  265. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  266. u64 address, size_t size)
  267. {
  268. int s = 0;
  269. unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
  270. address &= PAGE_MASK;
  271. if (pages > 1) {
  272. /*
  273. * If we have to flush more than one page, flush all
  274. * TLB entries for this domain
  275. */
  276. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  277. s = 1;
  278. }
  279. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  280. return 0;
  281. }
  282. /* Flush the whole IO/TLB for a given protection domain */
  283. static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
  284. {
  285. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  286. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
  287. }
  288. /****************************************************************************
  289. *
  290. * The functions below are used the create the page table mappings for
  291. * unity mapped regions.
  292. *
  293. ****************************************************************************/
  294. /*
  295. * Generic mapping functions. It maps a physical address into a DMA
  296. * address space. It allocates the page table pages if necessary.
  297. * In the future it can be extended to a generic mapping function
  298. * supporting all features of AMD IOMMU page tables like level skipping
  299. * and full 64 bit address spaces.
  300. */
  301. static int iommu_map_page(struct protection_domain *dom,
  302. unsigned long bus_addr,
  303. unsigned long phys_addr,
  304. int prot)
  305. {
  306. u64 __pte, *pte, *page;
  307. bus_addr = PAGE_ALIGN(bus_addr);
  308. phys_addr = PAGE_ALIGN(phys_addr);
  309. /* only support 512GB address spaces for now */
  310. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  311. return -EINVAL;
  312. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  313. if (!IOMMU_PTE_PRESENT(*pte)) {
  314. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  315. if (!page)
  316. return -ENOMEM;
  317. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  318. }
  319. pte = IOMMU_PTE_PAGE(*pte);
  320. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  321. if (!IOMMU_PTE_PRESENT(*pte)) {
  322. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  323. if (!page)
  324. return -ENOMEM;
  325. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  326. }
  327. pte = IOMMU_PTE_PAGE(*pte);
  328. pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
  329. if (IOMMU_PTE_PRESENT(*pte))
  330. return -EBUSY;
  331. __pte = phys_addr | IOMMU_PTE_P;
  332. if (prot & IOMMU_PROT_IR)
  333. __pte |= IOMMU_PTE_IR;
  334. if (prot & IOMMU_PROT_IW)
  335. __pte |= IOMMU_PTE_IW;
  336. *pte = __pte;
  337. return 0;
  338. }
  339. /*
  340. * This function checks if a specific unity mapping entry is needed for
  341. * this specific IOMMU.
  342. */
  343. static int iommu_for_unity_map(struct amd_iommu *iommu,
  344. struct unity_map_entry *entry)
  345. {
  346. u16 bdf, i;
  347. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  348. bdf = amd_iommu_alias_table[i];
  349. if (amd_iommu_rlookup_table[bdf] == iommu)
  350. return 1;
  351. }
  352. return 0;
  353. }
  354. /*
  355. * Init the unity mappings for a specific IOMMU in the system
  356. *
  357. * Basically iterates over all unity mapping entries and applies them to
  358. * the default domain DMA of that IOMMU if necessary.
  359. */
  360. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  361. {
  362. struct unity_map_entry *entry;
  363. int ret;
  364. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  365. if (!iommu_for_unity_map(iommu, entry))
  366. continue;
  367. ret = dma_ops_unity_map(iommu->default_dom, entry);
  368. if (ret)
  369. return ret;
  370. }
  371. return 0;
  372. }
  373. /*
  374. * This function actually applies the mapping to the page table of the
  375. * dma_ops domain.
  376. */
  377. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  378. struct unity_map_entry *e)
  379. {
  380. u64 addr;
  381. int ret;
  382. for (addr = e->address_start; addr < e->address_end;
  383. addr += PAGE_SIZE) {
  384. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
  385. if (ret)
  386. return ret;
  387. /*
  388. * if unity mapping is in aperture range mark the page
  389. * as allocated in the aperture
  390. */
  391. if (addr < dma_dom->aperture_size)
  392. __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
  393. }
  394. return 0;
  395. }
  396. /*
  397. * Inits the unity mappings required for a specific device
  398. */
  399. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  400. u16 devid)
  401. {
  402. struct unity_map_entry *e;
  403. int ret;
  404. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  405. if (!(devid >= e->devid_start && devid <= e->devid_end))
  406. continue;
  407. ret = dma_ops_unity_map(dma_dom, e);
  408. if (ret)
  409. return ret;
  410. }
  411. return 0;
  412. }
  413. /****************************************************************************
  414. *
  415. * The next functions belong to the address allocator for the dma_ops
  416. * interface functions. They work like the allocators in the other IOMMU
  417. * drivers. Its basically a bitmap which marks the allocated pages in
  418. * the aperture. Maybe it could be enhanced in the future to a more
  419. * efficient allocator.
  420. *
  421. ****************************************************************************/
  422. /*
  423. * The address allocator core function.
  424. *
  425. * called with domain->lock held
  426. */
  427. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  428. struct dma_ops_domain *dom,
  429. unsigned int pages,
  430. unsigned long align_mask,
  431. u64 dma_mask)
  432. {
  433. unsigned long limit;
  434. unsigned long address;
  435. unsigned long boundary_size;
  436. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  437. PAGE_SIZE) >> PAGE_SHIFT;
  438. limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
  439. dma_mask >> PAGE_SHIFT);
  440. if (dom->next_bit >= limit) {
  441. dom->next_bit = 0;
  442. dom->need_flush = true;
  443. }
  444. address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
  445. 0 , boundary_size, align_mask);
  446. if (address == -1) {
  447. address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
  448. 0, boundary_size, align_mask);
  449. dom->need_flush = true;
  450. }
  451. if (likely(address != -1)) {
  452. dom->next_bit = address + pages;
  453. address <<= PAGE_SHIFT;
  454. } else
  455. address = bad_dma_address;
  456. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  457. return address;
  458. }
  459. /*
  460. * The address free function.
  461. *
  462. * called with domain->lock held
  463. */
  464. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  465. unsigned long address,
  466. unsigned int pages)
  467. {
  468. address >>= PAGE_SHIFT;
  469. iommu_area_free(dom->bitmap, address, pages);
  470. if (address >= dom->next_bit)
  471. dom->need_flush = true;
  472. }
  473. /****************************************************************************
  474. *
  475. * The next functions belong to the domain allocation. A domain is
  476. * allocated for every IOMMU as the default domain. If device isolation
  477. * is enabled, every device get its own domain. The most important thing
  478. * about domains is the page table mapping the DMA address space they
  479. * contain.
  480. *
  481. ****************************************************************************/
  482. static u16 domain_id_alloc(void)
  483. {
  484. unsigned long flags;
  485. int id;
  486. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  487. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  488. BUG_ON(id == 0);
  489. if (id > 0 && id < MAX_DOMAIN_ID)
  490. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  491. else
  492. id = 0;
  493. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  494. return id;
  495. }
  496. #ifdef CONFIG_IOMMU_API
  497. static void domain_id_free(int id)
  498. {
  499. unsigned long flags;
  500. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  501. if (id > 0 && id < MAX_DOMAIN_ID)
  502. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  503. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  504. }
  505. #endif
  506. /*
  507. * Used to reserve address ranges in the aperture (e.g. for exclusion
  508. * ranges.
  509. */
  510. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  511. unsigned long start_page,
  512. unsigned int pages)
  513. {
  514. unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
  515. if (start_page + pages > last_page)
  516. pages = last_page - start_page;
  517. iommu_area_reserve(dom->bitmap, start_page, pages);
  518. }
  519. static void free_pagetable(struct protection_domain *domain)
  520. {
  521. int i, j;
  522. u64 *p1, *p2, *p3;
  523. p1 = domain->pt_root;
  524. if (!p1)
  525. return;
  526. for (i = 0; i < 512; ++i) {
  527. if (!IOMMU_PTE_PRESENT(p1[i]))
  528. continue;
  529. p2 = IOMMU_PTE_PAGE(p1[i]);
  530. for (j = 0; j < 512; ++j) {
  531. if (!IOMMU_PTE_PRESENT(p2[j]))
  532. continue;
  533. p3 = IOMMU_PTE_PAGE(p2[j]);
  534. free_page((unsigned long)p3);
  535. }
  536. free_page((unsigned long)p2);
  537. }
  538. free_page((unsigned long)p1);
  539. domain->pt_root = NULL;
  540. }
  541. /*
  542. * Free a domain, only used if something went wrong in the
  543. * allocation path and we need to free an already allocated page table
  544. */
  545. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  546. {
  547. if (!dom)
  548. return;
  549. free_pagetable(&dom->domain);
  550. kfree(dom->pte_pages);
  551. kfree(dom->bitmap);
  552. kfree(dom);
  553. }
  554. /*
  555. * Allocates a new protection domain usable for the dma_ops functions.
  556. * It also intializes the page table and the address allocator data
  557. * structures required for the dma_ops interface
  558. */
  559. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
  560. unsigned order)
  561. {
  562. struct dma_ops_domain *dma_dom;
  563. unsigned i, num_pte_pages;
  564. u64 *l2_pde;
  565. u64 address;
  566. /*
  567. * Currently the DMA aperture must be between 32 MB and 1GB in size
  568. */
  569. if ((order < 25) || (order > 30))
  570. return NULL;
  571. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  572. if (!dma_dom)
  573. return NULL;
  574. spin_lock_init(&dma_dom->domain.lock);
  575. dma_dom->domain.id = domain_id_alloc();
  576. if (dma_dom->domain.id == 0)
  577. goto free_dma_dom;
  578. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  579. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  580. dma_dom->domain.priv = dma_dom;
  581. if (!dma_dom->domain.pt_root)
  582. goto free_dma_dom;
  583. dma_dom->aperture_size = (1ULL << order);
  584. dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
  585. GFP_KERNEL);
  586. if (!dma_dom->bitmap)
  587. goto free_dma_dom;
  588. /*
  589. * mark the first page as allocated so we never return 0 as
  590. * a valid dma-address. So we can use 0 as error value
  591. */
  592. dma_dom->bitmap[0] = 1;
  593. dma_dom->next_bit = 0;
  594. dma_dom->need_flush = false;
  595. dma_dom->target_dev = 0xffff;
  596. /* Intialize the exclusion range if necessary */
  597. if (iommu->exclusion_start &&
  598. iommu->exclusion_start < dma_dom->aperture_size) {
  599. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  600. int pages = iommu_num_pages(iommu->exclusion_start,
  601. iommu->exclusion_length,
  602. PAGE_SIZE);
  603. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  604. }
  605. /*
  606. * At the last step, build the page tables so we don't need to
  607. * allocate page table pages in the dma_ops mapping/unmapping
  608. * path.
  609. */
  610. num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
  611. dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
  612. GFP_KERNEL);
  613. if (!dma_dom->pte_pages)
  614. goto free_dma_dom;
  615. l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
  616. if (l2_pde == NULL)
  617. goto free_dma_dom;
  618. dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
  619. for (i = 0; i < num_pte_pages; ++i) {
  620. dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
  621. if (!dma_dom->pte_pages[i])
  622. goto free_dma_dom;
  623. address = virt_to_phys(dma_dom->pte_pages[i]);
  624. l2_pde[i] = IOMMU_L1_PDE(address);
  625. }
  626. return dma_dom;
  627. free_dma_dom:
  628. dma_ops_domain_free(dma_dom);
  629. return NULL;
  630. }
  631. /*
  632. * Find out the protection domain structure for a given PCI device. This
  633. * will give us the pointer to the page table root for example.
  634. */
  635. static struct protection_domain *domain_for_device(u16 devid)
  636. {
  637. struct protection_domain *dom;
  638. unsigned long flags;
  639. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  640. dom = amd_iommu_pd_table[devid];
  641. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  642. return dom;
  643. }
  644. /*
  645. * If a device is not yet associated with a domain, this function does
  646. * assigns it visible for the hardware
  647. */
  648. static void set_device_domain(struct amd_iommu *iommu,
  649. struct protection_domain *domain,
  650. u16 devid)
  651. {
  652. unsigned long flags;
  653. u64 pte_root = virt_to_phys(domain->pt_root);
  654. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  655. << DEV_ENTRY_MODE_SHIFT;
  656. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  657. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  658. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  659. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  660. amd_iommu_dev_table[devid].data[2] = domain->id;
  661. amd_iommu_pd_table[devid] = domain;
  662. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  663. iommu_queue_inv_dev_entry(iommu, devid);
  664. }
  665. /*****************************************************************************
  666. *
  667. * The next functions belong to the dma_ops mapping/unmapping code.
  668. *
  669. *****************************************************************************/
  670. /*
  671. * This function checks if the driver got a valid device from the caller to
  672. * avoid dereferencing invalid pointers.
  673. */
  674. static bool check_device(struct device *dev)
  675. {
  676. if (!dev || !dev->dma_mask)
  677. return false;
  678. return true;
  679. }
  680. /*
  681. * In this function the list of preallocated protection domains is traversed to
  682. * find the domain for a specific device
  683. */
  684. static struct dma_ops_domain *find_protection_domain(u16 devid)
  685. {
  686. struct dma_ops_domain *entry, *ret = NULL;
  687. unsigned long flags;
  688. if (list_empty(&iommu_pd_list))
  689. return NULL;
  690. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  691. list_for_each_entry(entry, &iommu_pd_list, list) {
  692. if (entry->target_dev == devid) {
  693. ret = entry;
  694. list_del(&ret->list);
  695. break;
  696. }
  697. }
  698. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  699. return ret;
  700. }
  701. /*
  702. * In the dma_ops path we only have the struct device. This function
  703. * finds the corresponding IOMMU, the protection domain and the
  704. * requestor id for a given device.
  705. * If the device is not yet associated with a domain this is also done
  706. * in this function.
  707. */
  708. static int get_device_resources(struct device *dev,
  709. struct amd_iommu **iommu,
  710. struct protection_domain **domain,
  711. u16 *bdf)
  712. {
  713. struct dma_ops_domain *dma_dom;
  714. struct pci_dev *pcidev;
  715. u16 _bdf;
  716. *iommu = NULL;
  717. *domain = NULL;
  718. *bdf = 0xffff;
  719. if (dev->bus != &pci_bus_type)
  720. return 0;
  721. pcidev = to_pci_dev(dev);
  722. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  723. /* device not translated by any IOMMU in the system? */
  724. if (_bdf > amd_iommu_last_bdf)
  725. return 0;
  726. *bdf = amd_iommu_alias_table[_bdf];
  727. *iommu = amd_iommu_rlookup_table[*bdf];
  728. if (*iommu == NULL)
  729. return 0;
  730. *domain = domain_for_device(*bdf);
  731. if (*domain == NULL) {
  732. dma_dom = find_protection_domain(*bdf);
  733. if (!dma_dom)
  734. dma_dom = (*iommu)->default_dom;
  735. *domain = &dma_dom->domain;
  736. set_device_domain(*iommu, *domain, *bdf);
  737. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  738. "device ", (*domain)->id);
  739. print_devid(_bdf, 1);
  740. }
  741. if (domain_for_device(_bdf) == NULL)
  742. set_device_domain(*iommu, *domain, _bdf);
  743. return 1;
  744. }
  745. /*
  746. * This is the generic map function. It maps one 4kb page at paddr to
  747. * the given address in the DMA address space for the domain.
  748. */
  749. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  750. struct dma_ops_domain *dom,
  751. unsigned long address,
  752. phys_addr_t paddr,
  753. int direction)
  754. {
  755. u64 *pte, __pte;
  756. WARN_ON(address > dom->aperture_size);
  757. paddr &= PAGE_MASK;
  758. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  759. pte += IOMMU_PTE_L0_INDEX(address);
  760. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  761. if (direction == DMA_TO_DEVICE)
  762. __pte |= IOMMU_PTE_IR;
  763. else if (direction == DMA_FROM_DEVICE)
  764. __pte |= IOMMU_PTE_IW;
  765. else if (direction == DMA_BIDIRECTIONAL)
  766. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  767. WARN_ON(*pte);
  768. *pte = __pte;
  769. return (dma_addr_t)address;
  770. }
  771. /*
  772. * The generic unmapping function for on page in the DMA address space.
  773. */
  774. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  775. struct dma_ops_domain *dom,
  776. unsigned long address)
  777. {
  778. u64 *pte;
  779. if (address >= dom->aperture_size)
  780. return;
  781. WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
  782. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  783. pte += IOMMU_PTE_L0_INDEX(address);
  784. WARN_ON(!*pte);
  785. *pte = 0ULL;
  786. }
  787. /*
  788. * This function contains common code for mapping of a physically
  789. * contiguous memory region into DMA address space. It is used by all
  790. * mapping functions provided with this IOMMU driver.
  791. * Must be called with the domain lock held.
  792. */
  793. static dma_addr_t __map_single(struct device *dev,
  794. struct amd_iommu *iommu,
  795. struct dma_ops_domain *dma_dom,
  796. phys_addr_t paddr,
  797. size_t size,
  798. int dir,
  799. bool align,
  800. u64 dma_mask)
  801. {
  802. dma_addr_t offset = paddr & ~PAGE_MASK;
  803. dma_addr_t address, start;
  804. unsigned int pages;
  805. unsigned long align_mask = 0;
  806. int i;
  807. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  808. paddr &= PAGE_MASK;
  809. if (align)
  810. align_mask = (1UL << get_order(size)) - 1;
  811. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  812. dma_mask);
  813. if (unlikely(address == bad_dma_address))
  814. goto out;
  815. start = address;
  816. for (i = 0; i < pages; ++i) {
  817. dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  818. paddr += PAGE_SIZE;
  819. start += PAGE_SIZE;
  820. }
  821. address += offset;
  822. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  823. iommu_flush_tlb(iommu, dma_dom->domain.id);
  824. dma_dom->need_flush = false;
  825. } else if (unlikely(iommu_has_npcache(iommu)))
  826. iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
  827. out:
  828. return address;
  829. }
  830. /*
  831. * Does the reverse of the __map_single function. Must be called with
  832. * the domain lock held too
  833. */
  834. static void __unmap_single(struct amd_iommu *iommu,
  835. struct dma_ops_domain *dma_dom,
  836. dma_addr_t dma_addr,
  837. size_t size,
  838. int dir)
  839. {
  840. dma_addr_t i, start;
  841. unsigned int pages;
  842. if ((dma_addr == bad_dma_address) ||
  843. (dma_addr + size > dma_dom->aperture_size))
  844. return;
  845. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  846. dma_addr &= PAGE_MASK;
  847. start = dma_addr;
  848. for (i = 0; i < pages; ++i) {
  849. dma_ops_domain_unmap(iommu, dma_dom, start);
  850. start += PAGE_SIZE;
  851. }
  852. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  853. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  854. iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
  855. dma_dom->need_flush = false;
  856. }
  857. }
  858. /*
  859. * The exported map_single function for dma_ops.
  860. */
  861. static dma_addr_t map_single(struct device *dev, phys_addr_t paddr,
  862. size_t size, int dir)
  863. {
  864. unsigned long flags;
  865. struct amd_iommu *iommu;
  866. struct protection_domain *domain;
  867. u16 devid;
  868. dma_addr_t addr;
  869. u64 dma_mask;
  870. if (!check_device(dev))
  871. return bad_dma_address;
  872. dma_mask = *dev->dma_mask;
  873. get_device_resources(dev, &iommu, &domain, &devid);
  874. if (iommu == NULL || domain == NULL)
  875. /* device not handled by any AMD IOMMU */
  876. return (dma_addr_t)paddr;
  877. spin_lock_irqsave(&domain->lock, flags);
  878. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
  879. dma_mask);
  880. if (addr == bad_dma_address)
  881. goto out;
  882. iommu_completion_wait(iommu);
  883. out:
  884. spin_unlock_irqrestore(&domain->lock, flags);
  885. return addr;
  886. }
  887. /*
  888. * The exported unmap_single function for dma_ops.
  889. */
  890. static void unmap_single(struct device *dev, dma_addr_t dma_addr,
  891. size_t size, int dir)
  892. {
  893. unsigned long flags;
  894. struct amd_iommu *iommu;
  895. struct protection_domain *domain;
  896. u16 devid;
  897. if (!check_device(dev) ||
  898. !get_device_resources(dev, &iommu, &domain, &devid))
  899. /* device not handled by any AMD IOMMU */
  900. return;
  901. spin_lock_irqsave(&domain->lock, flags);
  902. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  903. iommu_completion_wait(iommu);
  904. spin_unlock_irqrestore(&domain->lock, flags);
  905. }
  906. /*
  907. * This is a special map_sg function which is used if we should map a
  908. * device which is not handled by an AMD IOMMU in the system.
  909. */
  910. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  911. int nelems, int dir)
  912. {
  913. struct scatterlist *s;
  914. int i;
  915. for_each_sg(sglist, s, nelems, i) {
  916. s->dma_address = (dma_addr_t)sg_phys(s);
  917. s->dma_length = s->length;
  918. }
  919. return nelems;
  920. }
  921. /*
  922. * The exported map_sg function for dma_ops (handles scatter-gather
  923. * lists).
  924. */
  925. static int map_sg(struct device *dev, struct scatterlist *sglist,
  926. int nelems, int dir)
  927. {
  928. unsigned long flags;
  929. struct amd_iommu *iommu;
  930. struct protection_domain *domain;
  931. u16 devid;
  932. int i;
  933. struct scatterlist *s;
  934. phys_addr_t paddr;
  935. int mapped_elems = 0;
  936. u64 dma_mask;
  937. if (!check_device(dev))
  938. return 0;
  939. dma_mask = *dev->dma_mask;
  940. get_device_resources(dev, &iommu, &domain, &devid);
  941. if (!iommu || !domain)
  942. return map_sg_no_iommu(dev, sglist, nelems, dir);
  943. spin_lock_irqsave(&domain->lock, flags);
  944. for_each_sg(sglist, s, nelems, i) {
  945. paddr = sg_phys(s);
  946. s->dma_address = __map_single(dev, iommu, domain->priv,
  947. paddr, s->length, dir, false,
  948. dma_mask);
  949. if (s->dma_address) {
  950. s->dma_length = s->length;
  951. mapped_elems++;
  952. } else
  953. goto unmap;
  954. }
  955. iommu_completion_wait(iommu);
  956. out:
  957. spin_unlock_irqrestore(&domain->lock, flags);
  958. return mapped_elems;
  959. unmap:
  960. for_each_sg(sglist, s, mapped_elems, i) {
  961. if (s->dma_address)
  962. __unmap_single(iommu, domain->priv, s->dma_address,
  963. s->dma_length, dir);
  964. s->dma_address = s->dma_length = 0;
  965. }
  966. mapped_elems = 0;
  967. goto out;
  968. }
  969. /*
  970. * The exported map_sg function for dma_ops (handles scatter-gather
  971. * lists).
  972. */
  973. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  974. int nelems, int dir)
  975. {
  976. unsigned long flags;
  977. struct amd_iommu *iommu;
  978. struct protection_domain *domain;
  979. struct scatterlist *s;
  980. u16 devid;
  981. int i;
  982. if (!check_device(dev) ||
  983. !get_device_resources(dev, &iommu, &domain, &devid))
  984. return;
  985. spin_lock_irqsave(&domain->lock, flags);
  986. for_each_sg(sglist, s, nelems, i) {
  987. __unmap_single(iommu, domain->priv, s->dma_address,
  988. s->dma_length, dir);
  989. s->dma_address = s->dma_length = 0;
  990. }
  991. iommu_completion_wait(iommu);
  992. spin_unlock_irqrestore(&domain->lock, flags);
  993. }
  994. /*
  995. * The exported alloc_coherent function for dma_ops.
  996. */
  997. static void *alloc_coherent(struct device *dev, size_t size,
  998. dma_addr_t *dma_addr, gfp_t flag)
  999. {
  1000. unsigned long flags;
  1001. void *virt_addr;
  1002. struct amd_iommu *iommu;
  1003. struct protection_domain *domain;
  1004. u16 devid;
  1005. phys_addr_t paddr;
  1006. u64 dma_mask = dev->coherent_dma_mask;
  1007. if (!check_device(dev))
  1008. return NULL;
  1009. if (!get_device_resources(dev, &iommu, &domain, &devid))
  1010. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1011. flag |= __GFP_ZERO;
  1012. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1013. if (!virt_addr)
  1014. return 0;
  1015. paddr = virt_to_phys(virt_addr);
  1016. if (!iommu || !domain) {
  1017. *dma_addr = (dma_addr_t)paddr;
  1018. return virt_addr;
  1019. }
  1020. if (!dma_mask)
  1021. dma_mask = *dev->dma_mask;
  1022. spin_lock_irqsave(&domain->lock, flags);
  1023. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  1024. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1025. if (*dma_addr == bad_dma_address) {
  1026. free_pages((unsigned long)virt_addr, get_order(size));
  1027. virt_addr = NULL;
  1028. goto out;
  1029. }
  1030. iommu_completion_wait(iommu);
  1031. out:
  1032. spin_unlock_irqrestore(&domain->lock, flags);
  1033. return virt_addr;
  1034. }
  1035. /*
  1036. * The exported free_coherent function for dma_ops.
  1037. */
  1038. static void free_coherent(struct device *dev, size_t size,
  1039. void *virt_addr, dma_addr_t dma_addr)
  1040. {
  1041. unsigned long flags;
  1042. struct amd_iommu *iommu;
  1043. struct protection_domain *domain;
  1044. u16 devid;
  1045. if (!check_device(dev))
  1046. return;
  1047. get_device_resources(dev, &iommu, &domain, &devid);
  1048. if (!iommu || !domain)
  1049. goto free_mem;
  1050. spin_lock_irqsave(&domain->lock, flags);
  1051. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1052. iommu_completion_wait(iommu);
  1053. spin_unlock_irqrestore(&domain->lock, flags);
  1054. free_mem:
  1055. free_pages((unsigned long)virt_addr, get_order(size));
  1056. }
  1057. /*
  1058. * This function is called by the DMA layer to find out if we can handle a
  1059. * particular device. It is part of the dma_ops.
  1060. */
  1061. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1062. {
  1063. u16 bdf;
  1064. struct pci_dev *pcidev;
  1065. /* No device or no PCI device */
  1066. if (!dev || dev->bus != &pci_bus_type)
  1067. return 0;
  1068. pcidev = to_pci_dev(dev);
  1069. bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1070. /* Out of our scope? */
  1071. if (bdf > amd_iommu_last_bdf)
  1072. return 0;
  1073. return 1;
  1074. }
  1075. /*
  1076. * The function for pre-allocating protection domains.
  1077. *
  1078. * If the driver core informs the DMA layer if a driver grabs a device
  1079. * we don't need to preallocate the protection domains anymore.
  1080. * For now we have to.
  1081. */
  1082. void prealloc_protection_domains(void)
  1083. {
  1084. struct pci_dev *dev = NULL;
  1085. struct dma_ops_domain *dma_dom;
  1086. struct amd_iommu *iommu;
  1087. int order = amd_iommu_aperture_order;
  1088. u16 devid;
  1089. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1090. devid = (dev->bus->number << 8) | dev->devfn;
  1091. if (devid > amd_iommu_last_bdf)
  1092. continue;
  1093. devid = amd_iommu_alias_table[devid];
  1094. if (domain_for_device(devid))
  1095. continue;
  1096. iommu = amd_iommu_rlookup_table[devid];
  1097. if (!iommu)
  1098. continue;
  1099. dma_dom = dma_ops_domain_alloc(iommu, order);
  1100. if (!dma_dom)
  1101. continue;
  1102. init_unity_mappings_for_device(dma_dom, devid);
  1103. dma_dom->target_dev = devid;
  1104. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1105. }
  1106. }
  1107. static struct dma_mapping_ops amd_iommu_dma_ops = {
  1108. .alloc_coherent = alloc_coherent,
  1109. .free_coherent = free_coherent,
  1110. .map_single = map_single,
  1111. .unmap_single = unmap_single,
  1112. .map_sg = map_sg,
  1113. .unmap_sg = unmap_sg,
  1114. .dma_supported = amd_iommu_dma_supported,
  1115. };
  1116. /*
  1117. * The function which clues the AMD IOMMU driver into dma_ops.
  1118. */
  1119. int __init amd_iommu_init_dma_ops(void)
  1120. {
  1121. struct amd_iommu *iommu;
  1122. int order = amd_iommu_aperture_order;
  1123. int ret;
  1124. /*
  1125. * first allocate a default protection domain for every IOMMU we
  1126. * found in the system. Devices not assigned to any other
  1127. * protection domain will be assigned to the default one.
  1128. */
  1129. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1130. iommu->default_dom = dma_ops_domain_alloc(iommu, order);
  1131. if (iommu->default_dom == NULL)
  1132. return -ENOMEM;
  1133. ret = iommu_init_unity_mappings(iommu);
  1134. if (ret)
  1135. goto free_domains;
  1136. }
  1137. /*
  1138. * If device isolation is enabled, pre-allocate the protection
  1139. * domains for each device.
  1140. */
  1141. if (amd_iommu_isolate)
  1142. prealloc_protection_domains();
  1143. iommu_detected = 1;
  1144. force_iommu = 1;
  1145. bad_dma_address = 0;
  1146. #ifdef CONFIG_GART_IOMMU
  1147. gart_iommu_aperture_disabled = 1;
  1148. gart_iommu_aperture = 0;
  1149. #endif
  1150. /* Make the driver finally visible to the drivers */
  1151. dma_ops = &amd_iommu_dma_ops;
  1152. return 0;
  1153. free_domains:
  1154. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1155. if (iommu->default_dom)
  1156. dma_ops_domain_free(iommu->default_dom);
  1157. }
  1158. return ret;
  1159. }