hdmi.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk/tegra.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include "hdmi.h"
  15. #include "drm.h"
  16. #include "dc.h"
  17. struct tmds_config {
  18. unsigned int pclk;
  19. u32 pll0;
  20. u32 pll1;
  21. u32 pe_current;
  22. u32 drive_current;
  23. u32 peak_current;
  24. };
  25. struct tegra_hdmi_config {
  26. const struct tmds_config *tmds;
  27. unsigned int num_tmds;
  28. unsigned long fuse_override_offset;
  29. unsigned long fuse_override_value;
  30. bool has_sor_io_peak_current;
  31. };
  32. struct tegra_hdmi {
  33. struct host1x_client client;
  34. struct tegra_output output;
  35. struct device *dev;
  36. struct regulator *vdd;
  37. struct regulator *pll;
  38. void __iomem *regs;
  39. unsigned int irq;
  40. struct clk *clk_parent;
  41. struct clk *clk;
  42. const struct tegra_hdmi_config *config;
  43. unsigned int audio_source;
  44. unsigned int audio_freq;
  45. bool stereo;
  46. bool dvi;
  47. struct drm_info_list *debugfs_files;
  48. struct drm_minor *minor;
  49. struct dentry *debugfs;
  50. };
  51. static inline struct tegra_hdmi *
  52. host1x_client_to_hdmi(struct host1x_client *client)
  53. {
  54. return container_of(client, struct tegra_hdmi, client);
  55. }
  56. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  57. {
  58. return container_of(output, struct tegra_hdmi, output);
  59. }
  60. #define HDMI_AUDIOCLK_FREQ 216000000
  61. #define HDMI_REKEY_DEFAULT 56
  62. enum {
  63. AUTO = 0,
  64. SPDIF,
  65. HDA,
  66. };
  67. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  68. unsigned long reg)
  69. {
  70. return readl(hdmi->regs + (reg << 2));
  71. }
  72. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  73. unsigned long reg)
  74. {
  75. writel(val, hdmi->regs + (reg << 2));
  76. }
  77. struct tegra_hdmi_audio_config {
  78. unsigned int pclk;
  79. unsigned int n;
  80. unsigned int cts;
  81. unsigned int aval;
  82. };
  83. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  84. { 25200000, 4096, 25200, 24000 },
  85. { 27000000, 4096, 27000, 24000 },
  86. { 74250000, 4096, 74250, 24000 },
  87. { 148500000, 4096, 148500, 24000 },
  88. { 0, 0, 0, 0 },
  89. };
  90. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  91. { 25200000, 5880, 26250, 25000 },
  92. { 27000000, 5880, 28125, 25000 },
  93. { 74250000, 4704, 61875, 20000 },
  94. { 148500000, 4704, 123750, 20000 },
  95. { 0, 0, 0, 0 },
  96. };
  97. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  98. { 25200000, 6144, 25200, 24000 },
  99. { 27000000, 6144, 27000, 24000 },
  100. { 74250000, 6144, 74250, 24000 },
  101. { 148500000, 6144, 148500, 24000 },
  102. { 0, 0, 0, 0 },
  103. };
  104. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  105. { 25200000, 11760, 26250, 25000 },
  106. { 27000000, 11760, 28125, 25000 },
  107. { 74250000, 9408, 61875, 20000 },
  108. { 148500000, 9408, 123750, 20000 },
  109. { 0, 0, 0, 0 },
  110. };
  111. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  112. { 25200000, 12288, 25200, 24000 },
  113. { 27000000, 12288, 27000, 24000 },
  114. { 74250000, 12288, 74250, 24000 },
  115. { 148500000, 12288, 148500, 24000 },
  116. { 0, 0, 0, 0 },
  117. };
  118. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  119. { 25200000, 23520, 26250, 25000 },
  120. { 27000000, 23520, 28125, 25000 },
  121. { 74250000, 18816, 61875, 20000 },
  122. { 148500000, 18816, 123750, 20000 },
  123. { 0, 0, 0, 0 },
  124. };
  125. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  126. { 25200000, 24576, 25200, 24000 },
  127. { 27000000, 24576, 27000, 24000 },
  128. { 74250000, 24576, 74250, 24000 },
  129. { 148500000, 24576, 148500, 24000 },
  130. { 0, 0, 0, 0 },
  131. };
  132. static const struct tmds_config tegra20_tmds_config[] = {
  133. { /* slow pixel clock modes */
  134. .pclk = 27000000,
  135. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  136. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  137. SOR_PLL_TX_REG_LOAD(3),
  138. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  139. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  140. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  141. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  142. PE_CURRENT3(PE_CURRENT_0_0_mA),
  143. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  144. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  145. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  146. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  147. },
  148. { /* high pixel clock modes */
  149. .pclk = UINT_MAX,
  150. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  151. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  152. SOR_PLL_TX_REG_LOAD(3),
  153. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  154. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  155. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  156. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  157. PE_CURRENT3(PE_CURRENT_6_0_mA),
  158. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  159. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  160. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  161. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  162. },
  163. };
  164. static const struct tmds_config tegra30_tmds_config[] = {
  165. { /* 480p modes */
  166. .pclk = 27000000,
  167. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  168. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  169. SOR_PLL_TX_REG_LOAD(0),
  170. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  171. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  172. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  173. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  174. PE_CURRENT3(PE_CURRENT_0_0_mA),
  175. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  176. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  177. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  178. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  179. }, { /* 720p modes */
  180. .pclk = 74250000,
  181. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  182. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  183. SOR_PLL_TX_REG_LOAD(0),
  184. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  185. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  186. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  187. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  188. PE_CURRENT3(PE_CURRENT_5_0_mA),
  189. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  190. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  191. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  192. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  193. }, { /* 1080p modes */
  194. .pclk = UINT_MAX,
  195. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  196. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  197. SOR_PLL_TX_REG_LOAD(0),
  198. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  199. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  200. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  201. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  202. PE_CURRENT3(PE_CURRENT_5_0_mA),
  203. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  204. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  205. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  206. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  207. },
  208. };
  209. static const struct tmds_config tegra114_tmds_config[] = {
  210. { /* 480p/576p / 25.2MHz/27MHz modes */
  211. .pclk = 27000000,
  212. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  213. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  214. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  215. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  216. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  217. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  218. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  219. .drive_current =
  220. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  221. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  222. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  223. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  224. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  225. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  226. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  227. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  228. }, { /* 720p / 74.25MHz modes */
  229. .pclk = 74250000,
  230. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  231. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  232. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  233. SOR_PLL_TMDS_TERMADJ(0),
  234. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  235. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  236. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  237. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  238. .drive_current =
  239. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  240. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  241. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  242. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  243. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  244. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  245. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  246. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  247. }, { /* 1080p / 148.5MHz modes */
  248. .pclk = 148500000,
  249. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  250. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  251. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  252. SOR_PLL_TMDS_TERMADJ(0),
  253. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  254. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  255. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  256. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  257. .drive_current =
  258. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  259. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  260. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  261. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  262. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  263. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  264. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  265. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  266. }, { /* 225/297MHz modes */
  267. .pclk = UINT_MAX,
  268. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  269. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  270. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  271. | SOR_PLL_TMDS_TERM_ENABLE,
  272. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  273. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  274. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  275. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  276. .drive_current =
  277. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  278. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  279. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  280. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  281. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  282. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  283. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  284. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  285. },
  286. };
  287. static const struct tegra_hdmi_audio_config *
  288. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  289. {
  290. const struct tegra_hdmi_audio_config *table;
  291. switch (audio_freq) {
  292. case 32000:
  293. table = tegra_hdmi_audio_32k;
  294. break;
  295. case 44100:
  296. table = tegra_hdmi_audio_44_1k;
  297. break;
  298. case 48000:
  299. table = tegra_hdmi_audio_48k;
  300. break;
  301. case 88200:
  302. table = tegra_hdmi_audio_88_2k;
  303. break;
  304. case 96000:
  305. table = tegra_hdmi_audio_96k;
  306. break;
  307. case 176400:
  308. table = tegra_hdmi_audio_176_4k;
  309. break;
  310. case 192000:
  311. table = tegra_hdmi_audio_192k;
  312. break;
  313. default:
  314. return NULL;
  315. }
  316. while (table->pclk) {
  317. if (table->pclk == pclk)
  318. return table;
  319. table++;
  320. }
  321. return NULL;
  322. }
  323. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  324. {
  325. const unsigned int freqs[] = {
  326. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  327. };
  328. unsigned int i;
  329. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  330. unsigned int f = freqs[i];
  331. unsigned int eight_half;
  332. unsigned long value;
  333. unsigned int delta;
  334. if (f > 96000)
  335. delta = 2;
  336. else if (f > 480000)
  337. delta = 6;
  338. else
  339. delta = 9;
  340. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  341. value = AUDIO_FS_LOW(eight_half - delta) |
  342. AUDIO_FS_HIGH(eight_half + delta);
  343. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  344. }
  345. }
  346. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  347. {
  348. struct device_node *node = hdmi->dev->of_node;
  349. const struct tegra_hdmi_audio_config *config;
  350. unsigned int offset = 0;
  351. unsigned long value;
  352. switch (hdmi->audio_source) {
  353. case HDA:
  354. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  355. break;
  356. case SPDIF:
  357. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  358. break;
  359. default:
  360. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  361. break;
  362. }
  363. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  364. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  365. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  366. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  367. } else {
  368. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  369. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  370. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  371. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  372. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  373. }
  374. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  375. if (!config) {
  376. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  377. hdmi->audio_freq, pclk);
  378. return -EINVAL;
  379. }
  380. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  381. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  382. AUDIO_N_VALUE(config->n - 1);
  383. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  384. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  385. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  386. value = ACR_SUBPACK_CTS(config->cts);
  387. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  388. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  389. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  390. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  391. value &= ~AUDIO_N_RESETF;
  392. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  393. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  394. switch (hdmi->audio_freq) {
  395. case 32000:
  396. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  397. break;
  398. case 44100:
  399. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  400. break;
  401. case 48000:
  402. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  403. break;
  404. case 88200:
  405. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  406. break;
  407. case 96000:
  408. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  409. break;
  410. case 176400:
  411. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  412. break;
  413. case 192000:
  414. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  415. break;
  416. }
  417. tegra_hdmi_writel(hdmi, config->aval, offset);
  418. }
  419. tegra_hdmi_setup_audio_fs_tables(hdmi);
  420. return 0;
  421. }
  422. static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
  423. {
  424. unsigned long value = 0;
  425. size_t i;
  426. for (i = size; i > 0; i--)
  427. value = (value << 8) | ptr[i - 1];
  428. return value;
  429. }
  430. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  431. size_t size)
  432. {
  433. const u8 *ptr = data;
  434. unsigned long offset;
  435. unsigned long value;
  436. size_t i, j;
  437. switch (ptr[0]) {
  438. case HDMI_INFOFRAME_TYPE_AVI:
  439. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  440. break;
  441. case HDMI_INFOFRAME_TYPE_AUDIO:
  442. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  443. break;
  444. case HDMI_INFOFRAME_TYPE_VENDOR:
  445. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  446. break;
  447. default:
  448. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  449. ptr[0]);
  450. return;
  451. }
  452. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  453. INFOFRAME_HEADER_VERSION(ptr[1]) |
  454. INFOFRAME_HEADER_LEN(ptr[2]);
  455. tegra_hdmi_writel(hdmi, value, offset);
  456. offset++;
  457. /*
  458. * Each subpack contains 7 bytes, divided into:
  459. * - subpack_low: bytes 0 - 3
  460. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  461. */
  462. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  463. size_t rem = size - i, num = min_t(size_t, rem, 4);
  464. value = tegra_hdmi_subpack(&ptr[i], num);
  465. tegra_hdmi_writel(hdmi, value, offset++);
  466. num = min_t(size_t, rem - num, 3);
  467. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  468. tegra_hdmi_writel(hdmi, value, offset++);
  469. }
  470. }
  471. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  472. struct drm_display_mode *mode)
  473. {
  474. struct hdmi_avi_infoframe frame;
  475. u8 buffer[17];
  476. ssize_t err;
  477. if (hdmi->dvi) {
  478. tegra_hdmi_writel(hdmi, 0,
  479. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  480. return;
  481. }
  482. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  483. if (err < 0) {
  484. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  485. return;
  486. }
  487. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  488. if (err < 0) {
  489. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  490. return;
  491. }
  492. tegra_hdmi_write_infopack(hdmi, buffer, err);
  493. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  494. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  495. }
  496. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  497. {
  498. struct hdmi_audio_infoframe frame;
  499. u8 buffer[14];
  500. ssize_t err;
  501. if (hdmi->dvi) {
  502. tegra_hdmi_writel(hdmi, 0,
  503. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  504. return;
  505. }
  506. err = hdmi_audio_infoframe_init(&frame);
  507. if (err < 0) {
  508. dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
  509. err);
  510. return;
  511. }
  512. frame.channels = 2;
  513. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  514. if (err < 0) {
  515. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  516. err);
  517. return;
  518. }
  519. /*
  520. * The audio infoframe has only one set of subpack registers, so the
  521. * infoframe needs to be truncated. One set of subpack registers can
  522. * contain 7 bytes. Including the 3 byte header only the first 10
  523. * bytes can be programmed.
  524. */
  525. tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
  526. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  527. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  528. }
  529. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  530. {
  531. struct hdmi_vendor_infoframe frame;
  532. unsigned long value;
  533. u8 buffer[10];
  534. ssize_t err;
  535. if (!hdmi->stereo) {
  536. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  537. value &= ~GENERIC_CTRL_ENABLE;
  538. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  539. return;
  540. }
  541. hdmi_vendor_infoframe_init(&frame);
  542. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  543. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  544. if (err < 0) {
  545. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  546. err);
  547. return;
  548. }
  549. tegra_hdmi_write_infopack(hdmi, buffer, err);
  550. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  551. value |= GENERIC_CTRL_ENABLE;
  552. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  553. }
  554. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  555. const struct tmds_config *tmds)
  556. {
  557. unsigned long value;
  558. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  559. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  560. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  561. tegra_hdmi_writel(hdmi, tmds->drive_current,
  562. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  563. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  564. value |= hdmi->config->fuse_override_value;
  565. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  566. if (hdmi->config->has_sor_io_peak_current)
  567. tegra_hdmi_writel(hdmi, tmds->peak_current,
  568. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  569. }
  570. static bool tegra_output_is_hdmi(struct tegra_output *output)
  571. {
  572. struct edid *edid;
  573. if (!output->connector.edid_blob_ptr)
  574. return false;
  575. edid = (struct edid *)output->connector.edid_blob_ptr->data;
  576. return drm_detect_hdmi_monitor(edid);
  577. }
  578. static int tegra_output_hdmi_enable(struct tegra_output *output)
  579. {
  580. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  581. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  582. struct drm_display_mode *mode = &dc->base.mode;
  583. struct tegra_hdmi *hdmi = to_hdmi(output);
  584. struct device_node *node = hdmi->dev->of_node;
  585. unsigned int pulse_start, div82, pclk;
  586. unsigned long value;
  587. int retries = 1000;
  588. int err;
  589. hdmi->dvi = !tegra_output_is_hdmi(output);
  590. pclk = mode->clock * 1000;
  591. h_sync_width = mode->hsync_end - mode->hsync_start;
  592. h_back_porch = mode->htotal - mode->hsync_end;
  593. h_front_porch = mode->hsync_start - mode->hdisplay;
  594. err = regulator_enable(hdmi->pll);
  595. if (err < 0) {
  596. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  597. return err;
  598. }
  599. /*
  600. * This assumes that the display controller will divide its parent
  601. * clock by 2 to generate the pixel clock.
  602. */
  603. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  604. if (err < 0) {
  605. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  606. return err;
  607. }
  608. err = clk_set_rate(hdmi->clk, pclk);
  609. if (err < 0)
  610. return err;
  611. err = clk_enable(hdmi->clk);
  612. if (err < 0) {
  613. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  614. return err;
  615. }
  616. tegra_periph_reset_assert(hdmi->clk);
  617. usleep_range(1000, 2000);
  618. tegra_periph_reset_deassert(hdmi->clk);
  619. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  620. DC_DISP_DISP_TIMING_OPTIONS);
  621. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  622. DC_DISP_DISP_COLOR_CONTROL);
  623. /* video_preamble uses h_pulse2 */
  624. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  625. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  626. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  627. PULSE_LAST_END_A;
  628. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  629. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  630. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  631. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  632. VSYNC_WINDOW_ENABLE;
  633. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  634. if (dc->pipe)
  635. value = HDMI_SRC_DISPLAYB;
  636. else
  637. value = HDMI_SRC_DISPLAYA;
  638. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  639. (mode->vdisplay == 576)))
  640. tegra_hdmi_writel(hdmi,
  641. value | ARM_VIDEO_RANGE_FULL,
  642. HDMI_NV_PDISP_INPUT_CONTROL);
  643. else
  644. tegra_hdmi_writel(hdmi,
  645. value | ARM_VIDEO_RANGE_LIMITED,
  646. HDMI_NV_PDISP_INPUT_CONTROL);
  647. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  648. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  649. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  650. if (!hdmi->dvi) {
  651. err = tegra_hdmi_setup_audio(hdmi, pclk);
  652. if (err < 0)
  653. hdmi->dvi = true;
  654. }
  655. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  656. /*
  657. * TODO: add ELD support
  658. */
  659. }
  660. rekey = HDMI_REKEY_DEFAULT;
  661. value = HDMI_CTRL_REKEY(rekey);
  662. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  663. h_front_porch - rekey - 18) / 32);
  664. if (!hdmi->dvi)
  665. value |= HDMI_CTRL_ENABLE;
  666. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  667. if (hdmi->dvi)
  668. tegra_hdmi_writel(hdmi, 0x0,
  669. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  670. else
  671. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  672. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  673. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  674. tegra_hdmi_setup_audio_infoframe(hdmi);
  675. tegra_hdmi_setup_stereo_infoframe(hdmi);
  676. /* TMDS CONFIG */
  677. for (i = 0; i < hdmi->config->num_tmds; i++) {
  678. if (pclk <= hdmi->config->tmds[i].pclk) {
  679. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  680. break;
  681. }
  682. }
  683. tegra_hdmi_writel(hdmi,
  684. SOR_SEQ_CTL_PU_PC(0) |
  685. SOR_SEQ_PU_PC_ALT(0) |
  686. SOR_SEQ_PD_PC(8) |
  687. SOR_SEQ_PD_PC_ALT(8),
  688. HDMI_NV_PDISP_SOR_SEQ_CTL);
  689. value = SOR_SEQ_INST_WAIT_TIME(1) |
  690. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  691. SOR_SEQ_INST_HALT |
  692. SOR_SEQ_INST_PIN_A_LOW |
  693. SOR_SEQ_INST_PIN_B_LOW |
  694. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  695. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  696. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  697. value = 0x1c800;
  698. value &= ~SOR_CSTM_ROTCLK(~0);
  699. value |= SOR_CSTM_ROTCLK(2);
  700. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  701. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  702. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  703. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  704. /* start SOR */
  705. tegra_hdmi_writel(hdmi,
  706. SOR_PWR_NORMAL_STATE_PU |
  707. SOR_PWR_NORMAL_START_NORMAL |
  708. SOR_PWR_SAFE_STATE_PD |
  709. SOR_PWR_SETTING_NEW_TRIGGER,
  710. HDMI_NV_PDISP_SOR_PWR);
  711. tegra_hdmi_writel(hdmi,
  712. SOR_PWR_NORMAL_STATE_PU |
  713. SOR_PWR_NORMAL_START_NORMAL |
  714. SOR_PWR_SAFE_STATE_PD |
  715. SOR_PWR_SETTING_NEW_DONE,
  716. HDMI_NV_PDISP_SOR_PWR);
  717. do {
  718. BUG_ON(--retries < 0);
  719. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  720. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  721. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  722. SOR_STATE_ASY_OWNER_HEAD0 |
  723. SOR_STATE_ASY_SUBOWNER_BOTH |
  724. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  725. SOR_STATE_ASY_DEPOL_POS;
  726. /* setup sync polarities */
  727. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  728. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  729. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  730. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  731. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  732. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  733. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  734. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  735. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  736. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  737. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  738. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  739. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  740. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  741. HDMI_NV_PDISP_SOR_STATE1);
  742. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  743. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  744. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  745. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  746. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  747. value = DISP_CTRL_MODE_C_DISPLAY;
  748. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  749. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  750. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  751. /* TODO: add HDCP support */
  752. return 0;
  753. }
  754. static int tegra_output_hdmi_disable(struct tegra_output *output)
  755. {
  756. struct tegra_hdmi *hdmi = to_hdmi(output);
  757. tegra_periph_reset_assert(hdmi->clk);
  758. clk_disable(hdmi->clk);
  759. regulator_disable(hdmi->pll);
  760. return 0;
  761. }
  762. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  763. struct clk *clk, unsigned long pclk)
  764. {
  765. struct tegra_hdmi *hdmi = to_hdmi(output);
  766. struct clk *base;
  767. int err;
  768. err = clk_set_parent(clk, hdmi->clk_parent);
  769. if (err < 0) {
  770. dev_err(output->dev, "failed to set parent: %d\n", err);
  771. return err;
  772. }
  773. base = clk_get_parent(hdmi->clk_parent);
  774. /*
  775. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  776. * respectively, each of which divides the base pll_d by 2.
  777. */
  778. err = clk_set_rate(base, pclk * 2);
  779. if (err < 0)
  780. dev_err(output->dev,
  781. "failed to set base clock rate to %lu Hz\n",
  782. pclk * 2);
  783. return 0;
  784. }
  785. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  786. struct drm_display_mode *mode,
  787. enum drm_mode_status *status)
  788. {
  789. struct tegra_hdmi *hdmi = to_hdmi(output);
  790. unsigned long pclk = mode->clock * 1000;
  791. struct clk *parent;
  792. long err;
  793. parent = clk_get_parent(hdmi->clk_parent);
  794. err = clk_round_rate(parent, pclk * 4);
  795. if (err < 0)
  796. *status = MODE_NOCLOCK;
  797. else
  798. *status = MODE_OK;
  799. return 0;
  800. }
  801. static const struct tegra_output_ops hdmi_ops = {
  802. .enable = tegra_output_hdmi_enable,
  803. .disable = tegra_output_hdmi_disable,
  804. .setup_clock = tegra_output_hdmi_setup_clock,
  805. .check_mode = tegra_output_hdmi_check_mode,
  806. };
  807. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  808. {
  809. struct drm_info_node *node = s->private;
  810. struct tegra_hdmi *hdmi = node->info_ent->data;
  811. int err;
  812. err = clk_enable(hdmi->clk);
  813. if (err)
  814. return err;
  815. #define DUMP_REG(name) \
  816. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  817. tegra_hdmi_readl(hdmi, name))
  818. DUMP_REG(HDMI_CTXSW);
  819. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  820. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  821. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  822. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  823. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  824. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  825. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  826. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  827. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  828. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  829. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  830. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  831. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  832. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  833. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  834. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  835. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  836. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  837. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  838. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  839. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  840. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  841. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  842. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  843. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  844. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  845. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  846. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  847. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  848. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  849. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  850. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  851. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  852. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  853. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  854. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  855. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  856. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  857. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  858. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  859. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  860. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  861. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  862. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  863. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  864. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  865. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  866. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  867. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  868. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  869. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  870. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  871. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  872. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  873. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  874. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  875. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  876. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  877. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  878. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  879. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  880. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  881. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  882. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  883. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  884. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  885. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  886. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  887. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  888. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  889. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  890. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  891. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  892. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  893. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  894. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  895. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  896. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  897. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  898. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  899. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  900. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  901. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  902. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  903. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  904. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  905. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  906. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  907. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  908. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  909. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  910. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  911. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  912. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  913. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  914. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  915. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  916. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  917. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  918. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  919. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  920. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  921. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  922. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  923. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  924. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  925. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  926. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  927. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  928. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  929. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  930. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  931. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  932. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  933. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  934. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  935. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  936. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  937. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  938. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  939. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  940. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  941. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  942. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  943. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  944. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  945. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  946. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  947. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  948. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  949. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  950. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  951. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  952. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  953. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  954. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  955. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  956. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  957. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  958. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  959. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  960. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  961. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  962. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  963. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  964. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  965. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  966. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  967. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  968. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  969. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  970. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  971. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  972. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  973. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  974. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  975. DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  976. #undef DUMP_REG
  977. clk_disable(hdmi->clk);
  978. return 0;
  979. }
  980. static struct drm_info_list debugfs_files[] = {
  981. { "regs", tegra_hdmi_show_regs, 0, NULL },
  982. };
  983. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  984. struct drm_minor *minor)
  985. {
  986. unsigned int i;
  987. int err;
  988. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  989. if (!hdmi->debugfs)
  990. return -ENOMEM;
  991. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  992. GFP_KERNEL);
  993. if (!hdmi->debugfs_files) {
  994. err = -ENOMEM;
  995. goto remove;
  996. }
  997. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  998. hdmi->debugfs_files[i].data = hdmi;
  999. err = drm_debugfs_create_files(hdmi->debugfs_files,
  1000. ARRAY_SIZE(debugfs_files),
  1001. hdmi->debugfs, minor);
  1002. if (err < 0)
  1003. goto free;
  1004. hdmi->minor = minor;
  1005. return 0;
  1006. free:
  1007. kfree(hdmi->debugfs_files);
  1008. hdmi->debugfs_files = NULL;
  1009. remove:
  1010. debugfs_remove(hdmi->debugfs);
  1011. hdmi->debugfs = NULL;
  1012. return err;
  1013. }
  1014. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  1015. {
  1016. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  1017. hdmi->minor);
  1018. hdmi->minor = NULL;
  1019. kfree(hdmi->debugfs_files);
  1020. hdmi->debugfs_files = NULL;
  1021. debugfs_remove(hdmi->debugfs);
  1022. hdmi->debugfs = NULL;
  1023. return 0;
  1024. }
  1025. static int tegra_hdmi_init(struct host1x_client *client)
  1026. {
  1027. struct tegra_drm *tegra = dev_get_drvdata(client->parent);
  1028. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1029. int err;
  1030. err = regulator_enable(hdmi->vdd);
  1031. if (err < 0) {
  1032. dev_err(client->dev, "failed to enable VDD regulator: %d\n",
  1033. err);
  1034. return err;
  1035. }
  1036. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  1037. hdmi->output.dev = client->dev;
  1038. hdmi->output.ops = &hdmi_ops;
  1039. err = tegra_output_init(tegra->drm, &hdmi->output);
  1040. if (err < 0) {
  1041. dev_err(client->dev, "output setup failed: %d\n", err);
  1042. return err;
  1043. }
  1044. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1045. err = tegra_hdmi_debugfs_init(hdmi, tegra->drm->primary);
  1046. if (err < 0)
  1047. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  1048. }
  1049. return 0;
  1050. }
  1051. static int tegra_hdmi_exit(struct host1x_client *client)
  1052. {
  1053. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1054. int err;
  1055. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1056. err = tegra_hdmi_debugfs_exit(hdmi);
  1057. if (err < 0)
  1058. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  1059. err);
  1060. }
  1061. err = tegra_output_disable(&hdmi->output);
  1062. if (err < 0) {
  1063. dev_err(client->dev, "output failed to disable: %d\n", err);
  1064. return err;
  1065. }
  1066. err = tegra_output_exit(&hdmi->output);
  1067. if (err < 0) {
  1068. dev_err(client->dev, "output cleanup failed: %d\n", err);
  1069. return err;
  1070. }
  1071. regulator_disable(hdmi->vdd);
  1072. return 0;
  1073. }
  1074. static const struct host1x_client_ops hdmi_client_ops = {
  1075. .init = tegra_hdmi_init,
  1076. .exit = tegra_hdmi_exit,
  1077. };
  1078. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1079. .tmds = tegra20_tmds_config,
  1080. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1081. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1082. .fuse_override_value = 1 << 31,
  1083. .has_sor_io_peak_current = false,
  1084. };
  1085. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1086. .tmds = tegra30_tmds_config,
  1087. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1088. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1089. .fuse_override_value = 1 << 31,
  1090. .has_sor_io_peak_current = false,
  1091. };
  1092. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1093. .tmds = tegra114_tmds_config,
  1094. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1095. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1096. .fuse_override_value = 1 << 31,
  1097. .has_sor_io_peak_current = true,
  1098. };
  1099. static const struct of_device_id tegra_hdmi_of_match[] = {
  1100. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1101. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1102. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1103. { },
  1104. };
  1105. static int tegra_hdmi_probe(struct platform_device *pdev)
  1106. {
  1107. const struct of_device_id *match;
  1108. struct tegra_hdmi *hdmi;
  1109. struct resource *regs;
  1110. int err;
  1111. match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
  1112. if (!match)
  1113. return -ENODEV;
  1114. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1115. if (!hdmi)
  1116. return -ENOMEM;
  1117. hdmi->config = match->data;
  1118. hdmi->dev = &pdev->dev;
  1119. hdmi->audio_source = AUTO;
  1120. hdmi->audio_freq = 44100;
  1121. hdmi->stereo = false;
  1122. hdmi->dvi = false;
  1123. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1124. if (IS_ERR(hdmi->clk)) {
  1125. dev_err(&pdev->dev, "failed to get clock\n");
  1126. return PTR_ERR(hdmi->clk);
  1127. }
  1128. err = clk_prepare(hdmi->clk);
  1129. if (err < 0)
  1130. return err;
  1131. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1132. if (IS_ERR(hdmi->clk_parent))
  1133. return PTR_ERR(hdmi->clk_parent);
  1134. err = clk_prepare(hdmi->clk_parent);
  1135. if (err < 0)
  1136. return err;
  1137. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1138. if (err < 0) {
  1139. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1140. return err;
  1141. }
  1142. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1143. if (IS_ERR(hdmi->vdd)) {
  1144. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1145. return PTR_ERR(hdmi->vdd);
  1146. }
  1147. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1148. if (IS_ERR(hdmi->pll)) {
  1149. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1150. return PTR_ERR(hdmi->pll);
  1151. }
  1152. hdmi->output.dev = &pdev->dev;
  1153. err = tegra_output_probe(&hdmi->output);
  1154. if (err < 0)
  1155. return err;
  1156. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1157. if (!regs)
  1158. return -ENXIO;
  1159. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1160. if (IS_ERR(hdmi->regs))
  1161. return PTR_ERR(hdmi->regs);
  1162. err = platform_get_irq(pdev, 0);
  1163. if (err < 0)
  1164. return err;
  1165. hdmi->irq = err;
  1166. INIT_LIST_HEAD(&hdmi->client.list);
  1167. hdmi->client.ops = &hdmi_client_ops;
  1168. hdmi->client.dev = &pdev->dev;
  1169. err = host1x_client_register(&hdmi->client);
  1170. if (err < 0) {
  1171. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1172. err);
  1173. return err;
  1174. }
  1175. platform_set_drvdata(pdev, hdmi);
  1176. return 0;
  1177. }
  1178. static int tegra_hdmi_remove(struct platform_device *pdev)
  1179. {
  1180. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1181. int err;
  1182. err = host1x_client_unregister(&hdmi->client);
  1183. if (err < 0) {
  1184. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1185. err);
  1186. return err;
  1187. }
  1188. err = tegra_output_remove(&hdmi->output);
  1189. if (err < 0) {
  1190. dev_err(&pdev->dev, "failed to remove output: %d\n", err);
  1191. return err;
  1192. }
  1193. clk_unprepare(hdmi->clk_parent);
  1194. clk_unprepare(hdmi->clk);
  1195. return 0;
  1196. }
  1197. struct platform_driver tegra_hdmi_driver = {
  1198. .driver = {
  1199. .name = "tegra-hdmi",
  1200. .owner = THIS_MODULE,
  1201. .of_match_table = tegra_hdmi_of_match,
  1202. },
  1203. .probe = tegra_hdmi_probe,
  1204. .remove = tegra_hdmi_remove,
  1205. };