i915_drv.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. int i915_enable_psr __read_mostly = 0;
  105. module_param_named(enable_psr, i915_enable_psr, int, 0600);
  106. MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
  107. unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
  108. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  109. MODULE_PARM_DESC(preliminary_hw_support,
  110. "Enable preliminary hardware support.");
  111. int i915_disable_power_well __read_mostly = 1;
  112. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  113. MODULE_PARM_DESC(disable_power_well,
  114. "Disable the power well when possible (default: true)");
  115. int i915_enable_ips __read_mostly = 1;
  116. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  117. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  118. bool i915_fastboot __read_mostly = 0;
  119. module_param_named(fastboot, i915_fastboot, bool, 0600);
  120. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  121. "(default: false)");
  122. int i915_enable_pc8 __read_mostly = 1;
  123. module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
  124. MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
  125. int i915_pc8_timeout __read_mostly = 5000;
  126. module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
  127. MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
  128. bool i915_prefault_disable __read_mostly;
  129. module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
  130. MODULE_PARM_DESC(prefault_disable,
  131. "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
  132. static struct drm_driver driver;
  133. extern int intel_agp_enabled;
  134. static const struct intel_device_info intel_i830_info = {
  135. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  136. .has_overlay = 1, .overlay_needs_physical = 1,
  137. .ring_mask = RENDER_RING,
  138. };
  139. static const struct intel_device_info intel_845g_info = {
  140. .gen = 2, .num_pipes = 1,
  141. .has_overlay = 1, .overlay_needs_physical = 1,
  142. .ring_mask = RENDER_RING,
  143. };
  144. static const struct intel_device_info intel_i85x_info = {
  145. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  146. .cursor_needs_physical = 1,
  147. .has_overlay = 1, .overlay_needs_physical = 1,
  148. .ring_mask = RENDER_RING,
  149. };
  150. static const struct intel_device_info intel_i865g_info = {
  151. .gen = 2, .num_pipes = 1,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. .ring_mask = RENDER_RING,
  154. };
  155. static const struct intel_device_info intel_i915g_info = {
  156. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  157. .has_overlay = 1, .overlay_needs_physical = 1,
  158. .ring_mask = RENDER_RING,
  159. };
  160. static const struct intel_device_info intel_i915gm_info = {
  161. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  162. .cursor_needs_physical = 1,
  163. .has_overlay = 1, .overlay_needs_physical = 1,
  164. .supports_tv = 1,
  165. .ring_mask = RENDER_RING,
  166. };
  167. static const struct intel_device_info intel_i945g_info = {
  168. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  169. .has_overlay = 1, .overlay_needs_physical = 1,
  170. .ring_mask = RENDER_RING,
  171. };
  172. static const struct intel_device_info intel_i945gm_info = {
  173. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  174. .has_hotplug = 1, .cursor_needs_physical = 1,
  175. .has_overlay = 1, .overlay_needs_physical = 1,
  176. .supports_tv = 1,
  177. .ring_mask = RENDER_RING,
  178. };
  179. static const struct intel_device_info intel_i965g_info = {
  180. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  181. .has_hotplug = 1,
  182. .has_overlay = 1,
  183. .ring_mask = RENDER_RING,
  184. };
  185. static const struct intel_device_info intel_i965gm_info = {
  186. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  187. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. .supports_tv = 1,
  190. .ring_mask = RENDER_RING,
  191. };
  192. static const struct intel_device_info intel_g33_info = {
  193. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  194. .need_gfx_hws = 1, .has_hotplug = 1,
  195. .has_overlay = 1,
  196. .ring_mask = RENDER_RING,
  197. };
  198. static const struct intel_device_info intel_g45_info = {
  199. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  200. .has_pipe_cxsr = 1, .has_hotplug = 1,
  201. .ring_mask = RENDER_RING | BSD_RING,
  202. };
  203. static const struct intel_device_info intel_gm45_info = {
  204. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  205. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  206. .has_pipe_cxsr = 1, .has_hotplug = 1,
  207. .supports_tv = 1,
  208. .ring_mask = RENDER_RING | BSD_RING,
  209. };
  210. static const struct intel_device_info intel_pineview_info = {
  211. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  212. .need_gfx_hws = 1, .has_hotplug = 1,
  213. .has_overlay = 1,
  214. };
  215. static const struct intel_device_info intel_ironlake_d_info = {
  216. .gen = 5, .num_pipes = 2,
  217. .need_gfx_hws = 1, .has_hotplug = 1,
  218. .ring_mask = RENDER_RING | BSD_RING,
  219. };
  220. static const struct intel_device_info intel_ironlake_m_info = {
  221. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  222. .need_gfx_hws = 1, .has_hotplug = 1,
  223. .has_fbc = 1,
  224. .ring_mask = RENDER_RING | BSD_RING,
  225. };
  226. static const struct intel_device_info intel_sandybridge_d_info = {
  227. .gen = 6, .num_pipes = 2,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
  230. .has_llc = 1,
  231. };
  232. static const struct intel_device_info intel_sandybridge_m_info = {
  233. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  234. .need_gfx_hws = 1, .has_hotplug = 1,
  235. .has_fbc = 1,
  236. .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
  237. .has_llc = 1,
  238. };
  239. #define GEN7_FEATURES \
  240. .gen = 7, .num_pipes = 3, \
  241. .need_gfx_hws = 1, .has_hotplug = 1, \
  242. .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
  243. .has_llc = 1
  244. static const struct intel_device_info intel_ivybridge_d_info = {
  245. GEN7_FEATURES,
  246. .is_ivybridge = 1,
  247. };
  248. static const struct intel_device_info intel_ivybridge_m_info = {
  249. GEN7_FEATURES,
  250. .is_ivybridge = 1,
  251. .is_mobile = 1,
  252. .has_fbc = 1,
  253. };
  254. static const struct intel_device_info intel_ivybridge_q_info = {
  255. GEN7_FEATURES,
  256. .is_ivybridge = 1,
  257. .num_pipes = 0, /* legal, last one wins */
  258. };
  259. static const struct intel_device_info intel_valleyview_m_info = {
  260. GEN7_FEATURES,
  261. .is_mobile = 1,
  262. .num_pipes = 2,
  263. .is_valleyview = 1,
  264. .display_mmio_offset = VLV_DISPLAY_BASE,
  265. .has_llc = 0, /* legal, last one wins */
  266. };
  267. static const struct intel_device_info intel_valleyview_d_info = {
  268. GEN7_FEATURES,
  269. .num_pipes = 2,
  270. .is_valleyview = 1,
  271. .display_mmio_offset = VLV_DISPLAY_BASE,
  272. .has_llc = 0, /* legal, last one wins */
  273. };
  274. static const struct intel_device_info intel_haswell_d_info = {
  275. GEN7_FEATURES,
  276. .is_haswell = 1,
  277. .has_ddi = 1,
  278. .has_fpga_dbg = 1,
  279. .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
  280. };
  281. static const struct intel_device_info intel_haswell_m_info = {
  282. GEN7_FEATURES,
  283. .is_haswell = 1,
  284. .is_mobile = 1,
  285. .has_ddi = 1,
  286. .has_fpga_dbg = 1,
  287. .has_fbc = 1,
  288. .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
  289. };
  290. static const struct intel_device_info intel_broadwell_d_info = {
  291. .is_preliminary = 1,
  292. .gen = 8, .num_pipes = 3,
  293. .need_gfx_hws = 1, .has_hotplug = 1,
  294. .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
  295. .has_llc = 1,
  296. .has_ddi = 1,
  297. };
  298. static const struct intel_device_info intel_broadwell_m_info = {
  299. .is_preliminary = 1,
  300. .gen = 8, .is_mobile = 1, .num_pipes = 3,
  301. .need_gfx_hws = 1, .has_hotplug = 1,
  302. .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
  303. .has_llc = 1,
  304. .has_ddi = 1,
  305. };
  306. /*
  307. * Make sure any device matches here are from most specific to most
  308. * general. For example, since the Quanta match is based on the subsystem
  309. * and subvendor IDs, we need it to come before the more general IVB
  310. * PCI ID matches, otherwise we'll use the wrong info struct above.
  311. */
  312. #define INTEL_PCI_IDS \
  313. INTEL_I830_IDS(&intel_i830_info), \
  314. INTEL_I845G_IDS(&intel_845g_info), \
  315. INTEL_I85X_IDS(&intel_i85x_info), \
  316. INTEL_I865G_IDS(&intel_i865g_info), \
  317. INTEL_I915G_IDS(&intel_i915g_info), \
  318. INTEL_I915GM_IDS(&intel_i915gm_info), \
  319. INTEL_I945G_IDS(&intel_i945g_info), \
  320. INTEL_I945GM_IDS(&intel_i945gm_info), \
  321. INTEL_I965G_IDS(&intel_i965g_info), \
  322. INTEL_G33_IDS(&intel_g33_info), \
  323. INTEL_I965GM_IDS(&intel_i965gm_info), \
  324. INTEL_GM45_IDS(&intel_gm45_info), \
  325. INTEL_G45_IDS(&intel_g45_info), \
  326. INTEL_PINEVIEW_IDS(&intel_pineview_info), \
  327. INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
  328. INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
  329. INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
  330. INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
  331. INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
  332. INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
  333. INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
  334. INTEL_HSW_D_IDS(&intel_haswell_d_info), \
  335. INTEL_HSW_M_IDS(&intel_haswell_m_info), \
  336. INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
  337. INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
  338. INTEL_BDW_M_IDS(&intel_broadwell_m_info), \
  339. INTEL_BDW_D_IDS(&intel_broadwell_d_info)
  340. static const struct pci_device_id pciidlist[] = { /* aka */
  341. INTEL_PCI_IDS,
  342. {0, 0, 0}
  343. };
  344. #if defined(CONFIG_DRM_I915_KMS)
  345. MODULE_DEVICE_TABLE(pci, pciidlist);
  346. #endif
  347. void intel_detect_pch(struct drm_device *dev)
  348. {
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. struct pci_dev *pch;
  351. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  352. * (which really amounts to a PCH but no South Display).
  353. */
  354. if (INTEL_INFO(dev)->num_pipes == 0) {
  355. dev_priv->pch_type = PCH_NOP;
  356. return;
  357. }
  358. /*
  359. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  360. * make graphics device passthrough work easy for VMM, that only
  361. * need to expose ISA bridge to let driver know the real hardware
  362. * underneath. This is a requirement from virtualization team.
  363. *
  364. * In some virtualized environments (e.g. XEN), there is irrelevant
  365. * ISA bridge in the system. To work reliably, we should scan trhough
  366. * all the ISA bridge devices and check for the first match, instead
  367. * of only checking the first one.
  368. */
  369. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  370. while (pch) {
  371. struct pci_dev *curr = pch;
  372. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  373. unsigned short id;
  374. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  375. dev_priv->pch_id = id;
  376. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  377. dev_priv->pch_type = PCH_IBX;
  378. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  379. WARN_ON(!IS_GEN5(dev));
  380. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  381. dev_priv->pch_type = PCH_CPT;
  382. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  383. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  384. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  385. /* PantherPoint is CPT compatible */
  386. dev_priv->pch_type = PCH_CPT;
  387. DRM_DEBUG_KMS("Found PantherPoint PCH\n");
  388. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  389. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  390. dev_priv->pch_type = PCH_LPT;
  391. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  392. WARN_ON(!IS_HASWELL(dev));
  393. WARN_ON(IS_ULT(dev));
  394. } else if (IS_BROADWELL(dev)) {
  395. dev_priv->pch_type = PCH_LPT;
  396. dev_priv->pch_id =
  397. INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
  398. DRM_DEBUG_KMS("This is Broadwell, assuming "
  399. "LynxPoint LP PCH\n");
  400. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  401. dev_priv->pch_type = PCH_LPT;
  402. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  403. WARN_ON(!IS_HASWELL(dev));
  404. WARN_ON(!IS_ULT(dev));
  405. } else {
  406. goto check_next;
  407. }
  408. pci_dev_put(pch);
  409. break;
  410. }
  411. check_next:
  412. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  413. pci_dev_put(curr);
  414. }
  415. if (!pch)
  416. DRM_DEBUG_KMS("No PCH found?\n");
  417. }
  418. bool i915_semaphore_is_enabled(struct drm_device *dev)
  419. {
  420. if (INTEL_INFO(dev)->gen < 6)
  421. return 0;
  422. /* Until we get further testing... */
  423. if (IS_GEN8(dev)) {
  424. WARN_ON(!i915_preliminary_hw_support);
  425. return 0;
  426. }
  427. if (i915_semaphores >= 0)
  428. return i915_semaphores;
  429. #ifdef CONFIG_INTEL_IOMMU
  430. /* Enable semaphores on SNB when IO remapping is off */
  431. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  432. return false;
  433. #endif
  434. return 1;
  435. }
  436. static int i915_drm_freeze(struct drm_device *dev)
  437. {
  438. struct drm_i915_private *dev_priv = dev->dev_private;
  439. struct drm_crtc *crtc;
  440. /* ignore lid events during suspend */
  441. mutex_lock(&dev_priv->modeset_restore_lock);
  442. dev_priv->modeset_restore = MODESET_SUSPENDED;
  443. mutex_unlock(&dev_priv->modeset_restore_lock);
  444. /* We do a lot of poking in a lot of registers, make sure they work
  445. * properly. */
  446. hsw_disable_package_c8(dev_priv);
  447. intel_display_set_init_power(dev, true);
  448. drm_kms_helper_poll_disable(dev);
  449. pci_save_state(dev->pdev);
  450. /* If KMS is active, we do the leavevt stuff here */
  451. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  452. int error;
  453. error = i915_gem_suspend(dev);
  454. if (error) {
  455. dev_err(&dev->pdev->dev,
  456. "GEM idle failed, resume might fail\n");
  457. return error;
  458. }
  459. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  460. drm_irq_uninstall(dev);
  461. dev_priv->enable_hotplug_processing = false;
  462. /*
  463. * Disable CRTCs directly since we want to preserve sw state
  464. * for _thaw.
  465. */
  466. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  467. dev_priv->display.crtc_disable(crtc);
  468. intel_modeset_suspend_hw(dev);
  469. }
  470. i915_gem_suspend_gtt_mappings(dev);
  471. i915_save_state(dev);
  472. intel_opregion_fini(dev);
  473. console_lock();
  474. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  475. console_unlock();
  476. return 0;
  477. }
  478. int i915_suspend(struct drm_device *dev, pm_message_t state)
  479. {
  480. int error;
  481. if (!dev || !dev->dev_private) {
  482. DRM_ERROR("dev: %p\n", dev);
  483. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  484. return -ENODEV;
  485. }
  486. if (state.event == PM_EVENT_PRETHAW)
  487. return 0;
  488. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  489. return 0;
  490. error = i915_drm_freeze(dev);
  491. if (error)
  492. return error;
  493. if (state.event == PM_EVENT_SUSPEND) {
  494. /* Shut down the device */
  495. pci_disable_device(dev->pdev);
  496. pci_set_power_state(dev->pdev, PCI_D3hot);
  497. }
  498. return 0;
  499. }
  500. void intel_console_resume(struct work_struct *work)
  501. {
  502. struct drm_i915_private *dev_priv =
  503. container_of(work, struct drm_i915_private,
  504. console_resume_work);
  505. struct drm_device *dev = dev_priv->dev;
  506. console_lock();
  507. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  508. console_unlock();
  509. }
  510. static void intel_resume_hotplug(struct drm_device *dev)
  511. {
  512. struct drm_mode_config *mode_config = &dev->mode_config;
  513. struct intel_encoder *encoder;
  514. mutex_lock(&mode_config->mutex);
  515. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  516. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  517. if (encoder->hot_plug)
  518. encoder->hot_plug(encoder);
  519. mutex_unlock(&mode_config->mutex);
  520. /* Just fire off a uevent and let userspace tell us what to do */
  521. drm_helper_hpd_irq_event(dev);
  522. }
  523. static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
  524. {
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. int error = 0;
  527. intel_uncore_early_sanitize(dev);
  528. intel_uncore_sanitize(dev);
  529. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  530. restore_gtt_mappings) {
  531. mutex_lock(&dev->struct_mutex);
  532. i915_gem_restore_gtt_mappings(dev);
  533. mutex_unlock(&dev->struct_mutex);
  534. }
  535. intel_power_domains_init_hw(dev);
  536. i915_restore_state(dev);
  537. intel_opregion_setup(dev);
  538. /* KMS EnterVT equivalent */
  539. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  540. intel_init_pch_refclk(dev);
  541. mutex_lock(&dev->struct_mutex);
  542. error = i915_gem_init_hw(dev);
  543. mutex_unlock(&dev->struct_mutex);
  544. /* We need working interrupts for modeset enabling ... */
  545. drm_irq_install(dev);
  546. intel_modeset_init_hw(dev);
  547. drm_modeset_lock_all(dev);
  548. intel_modeset_setup_hw_state(dev, true);
  549. drm_modeset_unlock_all(dev);
  550. /*
  551. * ... but also need to make sure that hotplug processing
  552. * doesn't cause havoc. Like in the driver load code we don't
  553. * bother with the tiny race here where we might loose hotplug
  554. * notifications.
  555. * */
  556. intel_hpd_init(dev);
  557. dev_priv->enable_hotplug_processing = true;
  558. /* Config may have changed between suspend and resume */
  559. intel_resume_hotplug(dev);
  560. }
  561. intel_opregion_init(dev);
  562. /*
  563. * The console lock can be pretty contented on resume due
  564. * to all the printk activity. Try to keep it out of the hot
  565. * path of resume if possible.
  566. */
  567. if (console_trylock()) {
  568. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  569. console_unlock();
  570. } else {
  571. schedule_work(&dev_priv->console_resume_work);
  572. }
  573. /* Undo what we did at i915_drm_freeze so the refcount goes back to the
  574. * expected level. */
  575. hsw_enable_package_c8(dev_priv);
  576. mutex_lock(&dev_priv->modeset_restore_lock);
  577. dev_priv->modeset_restore = MODESET_DONE;
  578. mutex_unlock(&dev_priv->modeset_restore_lock);
  579. return error;
  580. }
  581. static int i915_drm_thaw(struct drm_device *dev)
  582. {
  583. if (drm_core_check_feature(dev, DRIVER_MODESET))
  584. i915_check_and_clear_faults(dev);
  585. return __i915_drm_thaw(dev, true);
  586. }
  587. int i915_resume(struct drm_device *dev)
  588. {
  589. struct drm_i915_private *dev_priv = dev->dev_private;
  590. int ret;
  591. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  592. return 0;
  593. if (pci_enable_device(dev->pdev))
  594. return -EIO;
  595. pci_set_master(dev->pdev);
  596. /*
  597. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  598. * earlier) need to restore the GTT mappings since the BIOS might clear
  599. * all our scratch PTEs.
  600. */
  601. ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
  602. if (ret)
  603. return ret;
  604. drm_kms_helper_poll_enable(dev);
  605. return 0;
  606. }
  607. /**
  608. * i915_reset - reset chip after a hang
  609. * @dev: drm device to reset
  610. *
  611. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  612. * reset or otherwise an error code.
  613. *
  614. * Procedure is fairly simple:
  615. * - reset the chip using the reset reg
  616. * - re-init context state
  617. * - re-init hardware status page
  618. * - re-init ring buffer
  619. * - re-init interrupt state
  620. * - re-init display
  621. */
  622. int i915_reset(struct drm_device *dev)
  623. {
  624. drm_i915_private_t *dev_priv = dev->dev_private;
  625. bool simulated;
  626. int ret;
  627. if (!i915_try_reset)
  628. return 0;
  629. mutex_lock(&dev->struct_mutex);
  630. i915_gem_reset(dev);
  631. simulated = dev_priv->gpu_error.stop_rings != 0;
  632. ret = intel_gpu_reset(dev);
  633. /* Also reset the gpu hangman. */
  634. if (simulated) {
  635. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  636. dev_priv->gpu_error.stop_rings = 0;
  637. if (ret == -ENODEV) {
  638. DRM_ERROR("Reset not implemented, but ignoring "
  639. "error for simulated gpu hangs\n");
  640. ret = 0;
  641. }
  642. }
  643. if (ret) {
  644. DRM_ERROR("Failed to reset chip.\n");
  645. mutex_unlock(&dev->struct_mutex);
  646. return ret;
  647. }
  648. /* Ok, now get things going again... */
  649. /*
  650. * Everything depends on having the GTT running, so we need to start
  651. * there. Fortunately we don't need to do this unless we reset the
  652. * chip at a PCI level.
  653. *
  654. * Next we need to restore the context, but we don't use those
  655. * yet either...
  656. *
  657. * Ring buffer needs to be re-initialized in the KMS case, or if X
  658. * was running at the time of the reset (i.e. we weren't VT
  659. * switched away).
  660. */
  661. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  662. !dev_priv->ums.mm_suspended) {
  663. bool hw_contexts_disabled = dev_priv->hw_contexts_disabled;
  664. dev_priv->ums.mm_suspended = 0;
  665. ret = i915_gem_init_hw(dev);
  666. if (!hw_contexts_disabled && dev_priv->hw_contexts_disabled)
  667. DRM_ERROR("HW contexts didn't survive reset\n");
  668. mutex_unlock(&dev->struct_mutex);
  669. if (ret) {
  670. DRM_ERROR("Failed hw init on reset %d\n", ret);
  671. return ret;
  672. }
  673. drm_irq_uninstall(dev);
  674. drm_irq_install(dev);
  675. intel_hpd_init(dev);
  676. } else {
  677. mutex_unlock(&dev->struct_mutex);
  678. }
  679. return 0;
  680. }
  681. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  682. {
  683. struct intel_device_info *intel_info =
  684. (struct intel_device_info *) ent->driver_data;
  685. if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
  686. DRM_INFO("This hardware requires preliminary hardware support.\n"
  687. "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
  688. return -ENODEV;
  689. }
  690. /* Only bind to function 0 of the device. Early generations
  691. * used function 1 as a placeholder for multi-head. This causes
  692. * us confusion instead, especially on the systems where both
  693. * functions have the same PCI-ID!
  694. */
  695. if (PCI_FUNC(pdev->devfn))
  696. return -ENODEV;
  697. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  698. * implementation for gen3 (and only gen3) that used legacy drm maps
  699. * (gasp!) to share buffers between X and the client. Hence we need to
  700. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  701. if (intel_info->gen != 3) {
  702. driver.driver_features &=
  703. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  704. } else if (!intel_agp_enabled) {
  705. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  706. return -ENODEV;
  707. }
  708. return drm_get_pci_dev(pdev, ent, &driver);
  709. }
  710. static void
  711. i915_pci_remove(struct pci_dev *pdev)
  712. {
  713. struct drm_device *dev = pci_get_drvdata(pdev);
  714. drm_put_dev(dev);
  715. }
  716. static int i915_pm_suspend(struct device *dev)
  717. {
  718. struct pci_dev *pdev = to_pci_dev(dev);
  719. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  720. int error;
  721. if (!drm_dev || !drm_dev->dev_private) {
  722. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  723. return -ENODEV;
  724. }
  725. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  726. return 0;
  727. error = i915_drm_freeze(drm_dev);
  728. if (error)
  729. return error;
  730. pci_disable_device(pdev);
  731. pci_set_power_state(pdev, PCI_D3hot);
  732. return 0;
  733. }
  734. static int i915_pm_resume(struct device *dev)
  735. {
  736. struct pci_dev *pdev = to_pci_dev(dev);
  737. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  738. return i915_resume(drm_dev);
  739. }
  740. static int i915_pm_freeze(struct device *dev)
  741. {
  742. struct pci_dev *pdev = to_pci_dev(dev);
  743. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  744. if (!drm_dev || !drm_dev->dev_private) {
  745. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  746. return -ENODEV;
  747. }
  748. return i915_drm_freeze(drm_dev);
  749. }
  750. static int i915_pm_thaw(struct device *dev)
  751. {
  752. struct pci_dev *pdev = to_pci_dev(dev);
  753. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  754. return i915_drm_thaw(drm_dev);
  755. }
  756. static int i915_pm_poweroff(struct device *dev)
  757. {
  758. struct pci_dev *pdev = to_pci_dev(dev);
  759. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  760. return i915_drm_freeze(drm_dev);
  761. }
  762. static const struct dev_pm_ops i915_pm_ops = {
  763. .suspend = i915_pm_suspend,
  764. .resume = i915_pm_resume,
  765. .freeze = i915_pm_freeze,
  766. .thaw = i915_pm_thaw,
  767. .poweroff = i915_pm_poweroff,
  768. .restore = i915_pm_resume,
  769. };
  770. static const struct vm_operations_struct i915_gem_vm_ops = {
  771. .fault = i915_gem_fault,
  772. .open = drm_gem_vm_open,
  773. .close = drm_gem_vm_close,
  774. };
  775. static const struct file_operations i915_driver_fops = {
  776. .owner = THIS_MODULE,
  777. .open = drm_open,
  778. .release = drm_release,
  779. .unlocked_ioctl = drm_ioctl,
  780. .mmap = drm_gem_mmap,
  781. .poll = drm_poll,
  782. .read = drm_read,
  783. #ifdef CONFIG_COMPAT
  784. .compat_ioctl = i915_compat_ioctl,
  785. #endif
  786. .llseek = noop_llseek,
  787. };
  788. static struct drm_driver driver = {
  789. /* Don't use MTRRs here; the Xserver or userspace app should
  790. * deal with them for Intel hardware.
  791. */
  792. .driver_features =
  793. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
  794. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
  795. DRIVER_RENDER,
  796. .load = i915_driver_load,
  797. .unload = i915_driver_unload,
  798. .open = i915_driver_open,
  799. .lastclose = i915_driver_lastclose,
  800. .preclose = i915_driver_preclose,
  801. .postclose = i915_driver_postclose,
  802. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  803. .suspend = i915_suspend,
  804. .resume = i915_resume,
  805. .device_is_agp = i915_driver_device_is_agp,
  806. .master_create = i915_master_create,
  807. .master_destroy = i915_master_destroy,
  808. #if defined(CONFIG_DEBUG_FS)
  809. .debugfs_init = i915_debugfs_init,
  810. .debugfs_cleanup = i915_debugfs_cleanup,
  811. #endif
  812. .gem_free_object = i915_gem_free_object,
  813. .gem_vm_ops = &i915_gem_vm_ops,
  814. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  815. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  816. .gem_prime_export = i915_gem_prime_export,
  817. .gem_prime_import = i915_gem_prime_import,
  818. .dumb_create = i915_gem_dumb_create,
  819. .dumb_map_offset = i915_gem_mmap_gtt,
  820. .dumb_destroy = drm_gem_dumb_destroy,
  821. .ioctls = i915_ioctls,
  822. .fops = &i915_driver_fops,
  823. .name = DRIVER_NAME,
  824. .desc = DRIVER_DESC,
  825. .date = DRIVER_DATE,
  826. .major = DRIVER_MAJOR,
  827. .minor = DRIVER_MINOR,
  828. .patchlevel = DRIVER_PATCHLEVEL,
  829. };
  830. static struct pci_driver i915_pci_driver = {
  831. .name = DRIVER_NAME,
  832. .id_table = pciidlist,
  833. .probe = i915_pci_probe,
  834. .remove = i915_pci_remove,
  835. .driver.pm = &i915_pm_ops,
  836. };
  837. static int __init i915_init(void)
  838. {
  839. driver.num_ioctls = i915_max_ioctl;
  840. /*
  841. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  842. * explicitly disabled with the module pararmeter.
  843. *
  844. * Otherwise, just follow the parameter (defaulting to off).
  845. *
  846. * Allow optional vga_text_mode_force boot option to override
  847. * the default behavior.
  848. */
  849. #if defined(CONFIG_DRM_I915_KMS)
  850. if (i915_modeset != 0)
  851. driver.driver_features |= DRIVER_MODESET;
  852. #endif
  853. if (i915_modeset == 1)
  854. driver.driver_features |= DRIVER_MODESET;
  855. #ifdef CONFIG_VGA_CONSOLE
  856. if (vgacon_text_force() && i915_modeset == -1)
  857. driver.driver_features &= ~DRIVER_MODESET;
  858. #endif
  859. if (!(driver.driver_features & DRIVER_MODESET))
  860. driver.get_vblank_timestamp = NULL;
  861. return drm_pci_init(&driver, &i915_pci_driver);
  862. }
  863. static void __exit i915_exit(void)
  864. {
  865. drm_pci_exit(&driver, &i915_pci_driver);
  866. }
  867. module_init(i915_init);
  868. module_exit(i915_exit);
  869. MODULE_AUTHOR(DRIVER_AUTHOR);
  870. MODULE_DESCRIPTION(DRIVER_DESC);
  871. MODULE_LICENSE("GPL and additional rights");