i915_debugfs.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. #if defined(CONFIG_DEBUG_FS)
  42. enum {
  43. ACTIVE_LIST,
  44. INACTIVE_LIST,
  45. PINNED_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  52. * allocated we need to hook into the minor for release. */
  53. static int
  54. drm_add_fake_info_node(struct drm_minor *minor,
  55. struct dentry *ent,
  56. const void *key)
  57. {
  58. struct drm_info_node *node;
  59. node = kmalloc(sizeof(*node), GFP_KERNEL);
  60. if (node == NULL) {
  61. debugfs_remove(ent);
  62. return -ENOMEM;
  63. }
  64. node->minor = minor;
  65. node->dent = ent;
  66. node->info_ent = (void *) key;
  67. mutex_lock(&minor->debugfs_lock);
  68. list_add(&node->list, &minor->debugfs_list);
  69. mutex_unlock(&minor->debugfs_lock);
  70. return 0;
  71. }
  72. static int i915_capabilities(struct seq_file *m, void *data)
  73. {
  74. struct drm_info_node *node = (struct drm_info_node *) m->private;
  75. struct drm_device *dev = node->minor->dev;
  76. const struct intel_device_info *info = INTEL_INFO(dev);
  77. seq_printf(m, "gen: %d\n", info->gen);
  78. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  79. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  80. #define SEP_SEMICOLON ;
  81. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  82. #undef PRINT_FLAG
  83. #undef SEP_SEMICOLON
  84. return 0;
  85. }
  86. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  87. {
  88. if (obj->user_pin_count > 0)
  89. return "P";
  90. else if (obj->pin_count > 0)
  91. return "p";
  92. else
  93. return " ";
  94. }
  95. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  96. {
  97. switch (obj->tiling_mode) {
  98. default:
  99. case I915_TILING_NONE: return " ";
  100. case I915_TILING_X: return "X";
  101. case I915_TILING_Y: return "Y";
  102. }
  103. }
  104. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  105. {
  106. return obj->has_global_gtt_mapping ? "g" : " ";
  107. }
  108. static void
  109. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  110. {
  111. struct i915_vma *vma;
  112. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. get_global_flag(obj),
  117. obj->base.size / 1024,
  118. obj->base.read_domains,
  119. obj->base.write_domain,
  120. obj->last_read_seqno,
  121. obj->last_write_seqno,
  122. obj->last_fenced_seqno,
  123. i915_cache_level_str(obj->cache_level),
  124. obj->dirty ? " dirty" : "",
  125. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  126. if (obj->base.name)
  127. seq_printf(m, " (name: %d)", obj->base.name);
  128. if (obj->pin_count)
  129. seq_printf(m, " (pinned x %d)", obj->pin_count);
  130. if (obj->pin_display)
  131. seq_printf(m, " (display)");
  132. if (obj->fence_reg != I915_FENCE_REG_NONE)
  133. seq_printf(m, " (fence: %d)", obj->fence_reg);
  134. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  135. if (!i915_is_ggtt(vma->vm))
  136. seq_puts(m, " (pp");
  137. else
  138. seq_puts(m, " (g");
  139. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  140. vma->node.start, vma->node.size);
  141. }
  142. if (obj->stolen)
  143. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  144. if (obj->pin_mappable || obj->fault_mappable) {
  145. char s[3], *t = s;
  146. if (obj->pin_mappable)
  147. *t++ = 'p';
  148. if (obj->fault_mappable)
  149. *t++ = 'f';
  150. *t = '\0';
  151. seq_printf(m, " (%s mappable)", s);
  152. }
  153. if (obj->ring != NULL)
  154. seq_printf(m, " (%s)", obj->ring->name);
  155. }
  156. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  157. {
  158. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  159. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  160. seq_putc(m, ' ');
  161. }
  162. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  163. {
  164. struct drm_info_node *node = (struct drm_info_node *) m->private;
  165. uintptr_t list = (uintptr_t) node->info_ent->data;
  166. struct list_head *head;
  167. struct drm_device *dev = node->minor->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct i915_address_space *vm = &dev_priv->gtt.base;
  170. struct i915_vma *vma;
  171. size_t total_obj_size, total_gtt_size;
  172. int count, ret;
  173. ret = mutex_lock_interruptible(&dev->struct_mutex);
  174. if (ret)
  175. return ret;
  176. /* FIXME: the user of this interface might want more than just GGTT */
  177. switch (list) {
  178. case ACTIVE_LIST:
  179. seq_puts(m, "Active:\n");
  180. head = &vm->active_list;
  181. break;
  182. case INACTIVE_LIST:
  183. seq_puts(m, "Inactive:\n");
  184. head = &vm->inactive_list;
  185. break;
  186. default:
  187. mutex_unlock(&dev->struct_mutex);
  188. return -EINVAL;
  189. }
  190. total_obj_size = total_gtt_size = count = 0;
  191. list_for_each_entry(vma, head, mm_list) {
  192. seq_printf(m, " ");
  193. describe_obj(m, vma->obj);
  194. seq_printf(m, "\n");
  195. total_obj_size += vma->obj->base.size;
  196. total_gtt_size += vma->node.size;
  197. count++;
  198. }
  199. mutex_unlock(&dev->struct_mutex);
  200. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  201. count, total_obj_size, total_gtt_size);
  202. return 0;
  203. }
  204. static int obj_rank_by_stolen(void *priv,
  205. struct list_head *A, struct list_head *B)
  206. {
  207. struct drm_i915_gem_object *a =
  208. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  209. struct drm_i915_gem_object *b =
  210. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  211. return a->stolen->start - b->stolen->start;
  212. }
  213. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  214. {
  215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  216. struct drm_device *dev = node->minor->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct drm_i915_gem_object *obj;
  219. size_t total_obj_size, total_gtt_size;
  220. LIST_HEAD(stolen);
  221. int count, ret;
  222. ret = mutex_lock_interruptible(&dev->struct_mutex);
  223. if (ret)
  224. return ret;
  225. total_obj_size = total_gtt_size = count = 0;
  226. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  227. if (obj->stolen == NULL)
  228. continue;
  229. list_add(&obj->obj_exec_link, &stolen);
  230. total_obj_size += obj->base.size;
  231. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  232. count++;
  233. }
  234. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  235. if (obj->stolen == NULL)
  236. continue;
  237. list_add(&obj->obj_exec_link, &stolen);
  238. total_obj_size += obj->base.size;
  239. count++;
  240. }
  241. list_sort(NULL, &stolen, obj_rank_by_stolen);
  242. seq_puts(m, "Stolen:\n");
  243. while (!list_empty(&stolen)) {
  244. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  245. seq_puts(m, " ");
  246. describe_obj(m, obj);
  247. seq_putc(m, '\n');
  248. list_del_init(&obj->obj_exec_link);
  249. }
  250. mutex_unlock(&dev->struct_mutex);
  251. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  252. count, total_obj_size, total_gtt_size);
  253. return 0;
  254. }
  255. #define count_objects(list, member) do { \
  256. list_for_each_entry(obj, list, member) { \
  257. size += i915_gem_obj_ggtt_size(obj); \
  258. ++count; \
  259. if (obj->map_and_fenceable) { \
  260. mappable_size += i915_gem_obj_ggtt_size(obj); \
  261. ++mappable_count; \
  262. } \
  263. } \
  264. } while (0)
  265. struct file_stats {
  266. int count;
  267. size_t total, active, inactive, unbound;
  268. };
  269. static int per_file_stats(int id, void *ptr, void *data)
  270. {
  271. struct drm_i915_gem_object *obj = ptr;
  272. struct file_stats *stats = data;
  273. stats->count++;
  274. stats->total += obj->base.size;
  275. if (i915_gem_obj_ggtt_bound(obj)) {
  276. if (!list_empty(&obj->ring_list))
  277. stats->active += obj->base.size;
  278. else
  279. stats->inactive += obj->base.size;
  280. } else {
  281. if (!list_empty(&obj->global_list))
  282. stats->unbound += obj->base.size;
  283. }
  284. return 0;
  285. }
  286. #define count_vmas(list, member) do { \
  287. list_for_each_entry(vma, list, member) { \
  288. size += i915_gem_obj_ggtt_size(vma->obj); \
  289. ++count; \
  290. if (vma->obj->map_and_fenceable) { \
  291. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  292. ++mappable_count; \
  293. } \
  294. } \
  295. } while (0)
  296. static int i915_gem_object_info(struct seq_file *m, void* data)
  297. {
  298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  299. struct drm_device *dev = node->minor->dev;
  300. struct drm_i915_private *dev_priv = dev->dev_private;
  301. u32 count, mappable_count, purgeable_count;
  302. size_t size, mappable_size, purgeable_size;
  303. struct drm_i915_gem_object *obj;
  304. struct i915_address_space *vm = &dev_priv->gtt.base;
  305. struct drm_file *file;
  306. struct i915_vma *vma;
  307. int ret;
  308. ret = mutex_lock_interruptible(&dev->struct_mutex);
  309. if (ret)
  310. return ret;
  311. seq_printf(m, "%u objects, %zu bytes\n",
  312. dev_priv->mm.object_count,
  313. dev_priv->mm.object_memory);
  314. size = count = mappable_size = mappable_count = 0;
  315. count_objects(&dev_priv->mm.bound_list, global_list);
  316. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  317. count, mappable_count, size, mappable_size);
  318. size = count = mappable_size = mappable_count = 0;
  319. count_vmas(&vm->active_list, mm_list);
  320. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  321. count, mappable_count, size, mappable_size);
  322. size = count = mappable_size = mappable_count = 0;
  323. count_vmas(&vm->inactive_list, mm_list);
  324. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  325. count, mappable_count, size, mappable_size);
  326. size = count = purgeable_size = purgeable_count = 0;
  327. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  328. size += obj->base.size, ++count;
  329. if (obj->madv == I915_MADV_DONTNEED)
  330. purgeable_size += obj->base.size, ++purgeable_count;
  331. }
  332. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  333. size = count = mappable_size = mappable_count = 0;
  334. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  335. if (obj->fault_mappable) {
  336. size += i915_gem_obj_ggtt_size(obj);
  337. ++count;
  338. }
  339. if (obj->pin_mappable) {
  340. mappable_size += i915_gem_obj_ggtt_size(obj);
  341. ++mappable_count;
  342. }
  343. if (obj->madv == I915_MADV_DONTNEED) {
  344. purgeable_size += obj->base.size;
  345. ++purgeable_count;
  346. }
  347. }
  348. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  349. purgeable_count, purgeable_size);
  350. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  351. mappable_count, mappable_size);
  352. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  353. count, size);
  354. seq_printf(m, "%zu [%lu] gtt total\n",
  355. dev_priv->gtt.base.total,
  356. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  357. seq_putc(m, '\n');
  358. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  359. struct file_stats stats;
  360. memset(&stats, 0, sizeof(stats));
  361. idr_for_each(&file->object_idr, per_file_stats, &stats);
  362. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  363. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  364. stats.count,
  365. stats.total,
  366. stats.active,
  367. stats.inactive,
  368. stats.unbound);
  369. }
  370. mutex_unlock(&dev->struct_mutex);
  371. return 0;
  372. }
  373. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  374. {
  375. struct drm_info_node *node = (struct drm_info_node *) m->private;
  376. struct drm_device *dev = node->minor->dev;
  377. uintptr_t list = (uintptr_t) node->info_ent->data;
  378. struct drm_i915_private *dev_priv = dev->dev_private;
  379. struct drm_i915_gem_object *obj;
  380. size_t total_obj_size, total_gtt_size;
  381. int count, ret;
  382. ret = mutex_lock_interruptible(&dev->struct_mutex);
  383. if (ret)
  384. return ret;
  385. total_obj_size = total_gtt_size = count = 0;
  386. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  387. if (list == PINNED_LIST && obj->pin_count == 0)
  388. continue;
  389. seq_puts(m, " ");
  390. describe_obj(m, obj);
  391. seq_putc(m, '\n');
  392. total_obj_size += obj->base.size;
  393. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  394. count++;
  395. }
  396. mutex_unlock(&dev->struct_mutex);
  397. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  398. count, total_obj_size, total_gtt_size);
  399. return 0;
  400. }
  401. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  402. {
  403. struct drm_info_node *node = (struct drm_info_node *) m->private;
  404. struct drm_device *dev = node->minor->dev;
  405. unsigned long flags;
  406. struct intel_crtc *crtc;
  407. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  408. const char pipe = pipe_name(crtc->pipe);
  409. const char plane = plane_name(crtc->plane);
  410. struct intel_unpin_work *work;
  411. spin_lock_irqsave(&dev->event_lock, flags);
  412. work = crtc->unpin_work;
  413. if (work == NULL) {
  414. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  415. pipe, plane);
  416. } else {
  417. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  418. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  419. pipe, plane);
  420. } else {
  421. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  422. pipe, plane);
  423. }
  424. if (work->enable_stall_check)
  425. seq_puts(m, "Stall check enabled, ");
  426. else
  427. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  428. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  429. if (work->old_fb_obj) {
  430. struct drm_i915_gem_object *obj = work->old_fb_obj;
  431. if (obj)
  432. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  433. i915_gem_obj_ggtt_offset(obj));
  434. }
  435. if (work->pending_flip_obj) {
  436. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  437. if (obj)
  438. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  439. i915_gem_obj_ggtt_offset(obj));
  440. }
  441. }
  442. spin_unlock_irqrestore(&dev->event_lock, flags);
  443. }
  444. return 0;
  445. }
  446. static int i915_gem_request_info(struct seq_file *m, void *data)
  447. {
  448. struct drm_info_node *node = (struct drm_info_node *) m->private;
  449. struct drm_device *dev = node->minor->dev;
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. struct intel_ring_buffer *ring;
  452. struct drm_i915_gem_request *gem_request;
  453. int ret, count, i;
  454. ret = mutex_lock_interruptible(&dev->struct_mutex);
  455. if (ret)
  456. return ret;
  457. count = 0;
  458. for_each_ring(ring, dev_priv, i) {
  459. if (list_empty(&ring->request_list))
  460. continue;
  461. seq_printf(m, "%s requests:\n", ring->name);
  462. list_for_each_entry(gem_request,
  463. &ring->request_list,
  464. list) {
  465. seq_printf(m, " %d @ %d\n",
  466. gem_request->seqno,
  467. (int) (jiffies - gem_request->emitted_jiffies));
  468. }
  469. count++;
  470. }
  471. mutex_unlock(&dev->struct_mutex);
  472. if (count == 0)
  473. seq_puts(m, "No requests\n");
  474. return 0;
  475. }
  476. static void i915_ring_seqno_info(struct seq_file *m,
  477. struct intel_ring_buffer *ring)
  478. {
  479. if (ring->get_seqno) {
  480. seq_printf(m, "Current sequence (%s): %u\n",
  481. ring->name, ring->get_seqno(ring, false));
  482. }
  483. }
  484. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  485. {
  486. struct drm_info_node *node = (struct drm_info_node *) m->private;
  487. struct drm_device *dev = node->minor->dev;
  488. drm_i915_private_t *dev_priv = dev->dev_private;
  489. struct intel_ring_buffer *ring;
  490. int ret, i;
  491. ret = mutex_lock_interruptible(&dev->struct_mutex);
  492. if (ret)
  493. return ret;
  494. for_each_ring(ring, dev_priv, i)
  495. i915_ring_seqno_info(m, ring);
  496. mutex_unlock(&dev->struct_mutex);
  497. return 0;
  498. }
  499. static int i915_interrupt_info(struct seq_file *m, void *data)
  500. {
  501. struct drm_info_node *node = (struct drm_info_node *) m->private;
  502. struct drm_device *dev = node->minor->dev;
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. struct intel_ring_buffer *ring;
  505. int ret, i, pipe;
  506. ret = mutex_lock_interruptible(&dev->struct_mutex);
  507. if (ret)
  508. return ret;
  509. if (INTEL_INFO(dev)->gen >= 8) {
  510. int i;
  511. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  512. I915_READ(GEN8_MASTER_IRQ));
  513. for (i = 0; i < 4; i++) {
  514. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  515. i, I915_READ(GEN8_GT_IMR(i)));
  516. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  517. i, I915_READ(GEN8_GT_IIR(i)));
  518. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  519. i, I915_READ(GEN8_GT_IER(i)));
  520. }
  521. for_each_pipe(i) {
  522. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  523. pipe_name(i),
  524. I915_READ(GEN8_DE_PIPE_IMR(i)));
  525. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  526. pipe_name(i),
  527. I915_READ(GEN8_DE_PIPE_IIR(i)));
  528. seq_printf(m, "Pipe %c IER:\t%08x\n",
  529. pipe_name(i),
  530. I915_READ(GEN8_DE_PIPE_IER(i)));
  531. }
  532. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  533. I915_READ(GEN8_DE_PORT_IMR));
  534. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  535. I915_READ(GEN8_DE_PORT_IIR));
  536. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  537. I915_READ(GEN8_DE_PORT_IER));
  538. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  539. I915_READ(GEN8_DE_MISC_IMR));
  540. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  541. I915_READ(GEN8_DE_MISC_IIR));
  542. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  543. I915_READ(GEN8_DE_MISC_IER));
  544. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  545. I915_READ(GEN8_PCU_IMR));
  546. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  547. I915_READ(GEN8_PCU_IIR));
  548. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  549. I915_READ(GEN8_PCU_IER));
  550. } else if (IS_VALLEYVIEW(dev)) {
  551. seq_printf(m, "Display IER:\t%08x\n",
  552. I915_READ(VLV_IER));
  553. seq_printf(m, "Display IIR:\t%08x\n",
  554. I915_READ(VLV_IIR));
  555. seq_printf(m, "Display IIR_RW:\t%08x\n",
  556. I915_READ(VLV_IIR_RW));
  557. seq_printf(m, "Display IMR:\t%08x\n",
  558. I915_READ(VLV_IMR));
  559. for_each_pipe(pipe)
  560. seq_printf(m, "Pipe %c stat:\t%08x\n",
  561. pipe_name(pipe),
  562. I915_READ(PIPESTAT(pipe)));
  563. seq_printf(m, "Master IER:\t%08x\n",
  564. I915_READ(VLV_MASTER_IER));
  565. seq_printf(m, "Render IER:\t%08x\n",
  566. I915_READ(GTIER));
  567. seq_printf(m, "Render IIR:\t%08x\n",
  568. I915_READ(GTIIR));
  569. seq_printf(m, "Render IMR:\t%08x\n",
  570. I915_READ(GTIMR));
  571. seq_printf(m, "PM IER:\t\t%08x\n",
  572. I915_READ(GEN6_PMIER));
  573. seq_printf(m, "PM IIR:\t\t%08x\n",
  574. I915_READ(GEN6_PMIIR));
  575. seq_printf(m, "PM IMR:\t\t%08x\n",
  576. I915_READ(GEN6_PMIMR));
  577. seq_printf(m, "Port hotplug:\t%08x\n",
  578. I915_READ(PORT_HOTPLUG_EN));
  579. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  580. I915_READ(VLV_DPFLIPSTAT));
  581. seq_printf(m, "DPINVGTT:\t%08x\n",
  582. I915_READ(DPINVGTT));
  583. } else if (!HAS_PCH_SPLIT(dev)) {
  584. seq_printf(m, "Interrupt enable: %08x\n",
  585. I915_READ(IER));
  586. seq_printf(m, "Interrupt identity: %08x\n",
  587. I915_READ(IIR));
  588. seq_printf(m, "Interrupt mask: %08x\n",
  589. I915_READ(IMR));
  590. for_each_pipe(pipe)
  591. seq_printf(m, "Pipe %c stat: %08x\n",
  592. pipe_name(pipe),
  593. I915_READ(PIPESTAT(pipe)));
  594. } else {
  595. seq_printf(m, "North Display Interrupt enable: %08x\n",
  596. I915_READ(DEIER));
  597. seq_printf(m, "North Display Interrupt identity: %08x\n",
  598. I915_READ(DEIIR));
  599. seq_printf(m, "North Display Interrupt mask: %08x\n",
  600. I915_READ(DEIMR));
  601. seq_printf(m, "South Display Interrupt enable: %08x\n",
  602. I915_READ(SDEIER));
  603. seq_printf(m, "South Display Interrupt identity: %08x\n",
  604. I915_READ(SDEIIR));
  605. seq_printf(m, "South Display Interrupt mask: %08x\n",
  606. I915_READ(SDEIMR));
  607. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  608. I915_READ(GTIER));
  609. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  610. I915_READ(GTIIR));
  611. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  612. I915_READ(GTIMR));
  613. }
  614. seq_printf(m, "Interrupts received: %d\n",
  615. atomic_read(&dev_priv->irq_received));
  616. for_each_ring(ring, dev_priv, i) {
  617. if (INTEL_INFO(dev)->gen >= 6) {
  618. seq_printf(m,
  619. "Graphics Interrupt mask (%s): %08x\n",
  620. ring->name, I915_READ_IMR(ring));
  621. }
  622. i915_ring_seqno_info(m, ring);
  623. }
  624. mutex_unlock(&dev->struct_mutex);
  625. return 0;
  626. }
  627. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  628. {
  629. struct drm_info_node *node = (struct drm_info_node *) m->private;
  630. struct drm_device *dev = node->minor->dev;
  631. drm_i915_private_t *dev_priv = dev->dev_private;
  632. int i, ret;
  633. ret = mutex_lock_interruptible(&dev->struct_mutex);
  634. if (ret)
  635. return ret;
  636. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  637. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  638. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  639. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  640. seq_printf(m, "Fence %d, pin count = %d, object = ",
  641. i, dev_priv->fence_regs[i].pin_count);
  642. if (obj == NULL)
  643. seq_puts(m, "unused");
  644. else
  645. describe_obj(m, obj);
  646. seq_putc(m, '\n');
  647. }
  648. mutex_unlock(&dev->struct_mutex);
  649. return 0;
  650. }
  651. static int i915_hws_info(struct seq_file *m, void *data)
  652. {
  653. struct drm_info_node *node = (struct drm_info_node *) m->private;
  654. struct drm_device *dev = node->minor->dev;
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. struct intel_ring_buffer *ring;
  657. const u32 *hws;
  658. int i;
  659. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  660. hws = ring->status_page.page_addr;
  661. if (hws == NULL)
  662. return 0;
  663. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  664. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  665. i * 4,
  666. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  667. }
  668. return 0;
  669. }
  670. static ssize_t
  671. i915_error_state_write(struct file *filp,
  672. const char __user *ubuf,
  673. size_t cnt,
  674. loff_t *ppos)
  675. {
  676. struct i915_error_state_file_priv *error_priv = filp->private_data;
  677. struct drm_device *dev = error_priv->dev;
  678. int ret;
  679. DRM_DEBUG_DRIVER("Resetting error state\n");
  680. ret = mutex_lock_interruptible(&dev->struct_mutex);
  681. if (ret)
  682. return ret;
  683. i915_destroy_error_state(dev);
  684. mutex_unlock(&dev->struct_mutex);
  685. return cnt;
  686. }
  687. static int i915_error_state_open(struct inode *inode, struct file *file)
  688. {
  689. struct drm_device *dev = inode->i_private;
  690. struct i915_error_state_file_priv *error_priv;
  691. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  692. if (!error_priv)
  693. return -ENOMEM;
  694. error_priv->dev = dev;
  695. i915_error_state_get(dev, error_priv);
  696. file->private_data = error_priv;
  697. return 0;
  698. }
  699. static int i915_error_state_release(struct inode *inode, struct file *file)
  700. {
  701. struct i915_error_state_file_priv *error_priv = file->private_data;
  702. i915_error_state_put(error_priv);
  703. kfree(error_priv);
  704. return 0;
  705. }
  706. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  707. size_t count, loff_t *pos)
  708. {
  709. struct i915_error_state_file_priv *error_priv = file->private_data;
  710. struct drm_i915_error_state_buf error_str;
  711. loff_t tmp_pos = 0;
  712. ssize_t ret_count = 0;
  713. int ret;
  714. ret = i915_error_state_buf_init(&error_str, count, *pos);
  715. if (ret)
  716. return ret;
  717. ret = i915_error_state_to_str(&error_str, error_priv);
  718. if (ret)
  719. goto out;
  720. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  721. error_str.buf,
  722. error_str.bytes);
  723. if (ret_count < 0)
  724. ret = ret_count;
  725. else
  726. *pos = error_str.start + ret_count;
  727. out:
  728. i915_error_state_buf_release(&error_str);
  729. return ret ?: ret_count;
  730. }
  731. static const struct file_operations i915_error_state_fops = {
  732. .owner = THIS_MODULE,
  733. .open = i915_error_state_open,
  734. .read = i915_error_state_read,
  735. .write = i915_error_state_write,
  736. .llseek = default_llseek,
  737. .release = i915_error_state_release,
  738. };
  739. static int
  740. i915_next_seqno_get(void *data, u64 *val)
  741. {
  742. struct drm_device *dev = data;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. int ret;
  745. ret = mutex_lock_interruptible(&dev->struct_mutex);
  746. if (ret)
  747. return ret;
  748. *val = dev_priv->next_seqno;
  749. mutex_unlock(&dev->struct_mutex);
  750. return 0;
  751. }
  752. static int
  753. i915_next_seqno_set(void *data, u64 val)
  754. {
  755. struct drm_device *dev = data;
  756. int ret;
  757. ret = mutex_lock_interruptible(&dev->struct_mutex);
  758. if (ret)
  759. return ret;
  760. ret = i915_gem_set_seqno(dev, val);
  761. mutex_unlock(&dev->struct_mutex);
  762. return ret;
  763. }
  764. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  765. i915_next_seqno_get, i915_next_seqno_set,
  766. "0x%llx\n");
  767. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  768. {
  769. struct drm_info_node *node = (struct drm_info_node *) m->private;
  770. struct drm_device *dev = node->minor->dev;
  771. drm_i915_private_t *dev_priv = dev->dev_private;
  772. u16 crstanddelay;
  773. int ret;
  774. ret = mutex_lock_interruptible(&dev->struct_mutex);
  775. if (ret)
  776. return ret;
  777. crstanddelay = I915_READ16(CRSTANDVID);
  778. mutex_unlock(&dev->struct_mutex);
  779. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  780. return 0;
  781. }
  782. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  783. {
  784. struct drm_info_node *node = (struct drm_info_node *) m->private;
  785. struct drm_device *dev = node->minor->dev;
  786. drm_i915_private_t *dev_priv = dev->dev_private;
  787. int ret;
  788. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  789. if (IS_GEN5(dev)) {
  790. u16 rgvswctl = I915_READ16(MEMSWCTL);
  791. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  792. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  793. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  794. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  795. MEMSTAT_VID_SHIFT);
  796. seq_printf(m, "Current P-state: %d\n",
  797. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  798. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  799. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  800. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  801. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  802. u32 rpstat, cagf, reqf;
  803. u32 rpupei, rpcurup, rpprevup;
  804. u32 rpdownei, rpcurdown, rpprevdown;
  805. int max_freq;
  806. /* RPSTAT1 is in the GT power well */
  807. ret = mutex_lock_interruptible(&dev->struct_mutex);
  808. if (ret)
  809. return ret;
  810. gen6_gt_force_wake_get(dev_priv);
  811. reqf = I915_READ(GEN6_RPNSWREQ);
  812. reqf &= ~GEN6_TURBO_DISABLE;
  813. if (IS_HASWELL(dev))
  814. reqf >>= 24;
  815. else
  816. reqf >>= 25;
  817. reqf *= GT_FREQUENCY_MULTIPLIER;
  818. rpstat = I915_READ(GEN6_RPSTAT1);
  819. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  820. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  821. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  822. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  823. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  824. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  825. if (IS_HASWELL(dev))
  826. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  827. else
  828. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  829. cagf *= GT_FREQUENCY_MULTIPLIER;
  830. gen6_gt_force_wake_put(dev_priv);
  831. mutex_unlock(&dev->struct_mutex);
  832. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  833. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  834. seq_printf(m, "Render p-state ratio: %d\n",
  835. (gt_perf_status & 0xff00) >> 8);
  836. seq_printf(m, "Render p-state VID: %d\n",
  837. gt_perf_status & 0xff);
  838. seq_printf(m, "Render p-state limit: %d\n",
  839. rp_state_limits & 0xff);
  840. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  841. seq_printf(m, "CAGF: %dMHz\n", cagf);
  842. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  843. GEN6_CURICONT_MASK);
  844. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  845. GEN6_CURBSYTAVG_MASK);
  846. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  847. GEN6_CURBSYTAVG_MASK);
  848. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  849. GEN6_CURIAVG_MASK);
  850. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  851. GEN6_CURBSYTAVG_MASK);
  852. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  853. GEN6_CURBSYTAVG_MASK);
  854. max_freq = (rp_state_cap & 0xff0000) >> 16;
  855. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  856. max_freq * GT_FREQUENCY_MULTIPLIER);
  857. max_freq = (rp_state_cap & 0xff00) >> 8;
  858. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  859. max_freq * GT_FREQUENCY_MULTIPLIER);
  860. max_freq = rp_state_cap & 0xff;
  861. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  862. max_freq * GT_FREQUENCY_MULTIPLIER);
  863. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  864. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  865. } else if (IS_VALLEYVIEW(dev)) {
  866. u32 freq_sts, val;
  867. mutex_lock(&dev_priv->rps.hw_lock);
  868. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  869. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  870. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  871. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  872. seq_printf(m, "max GPU freq: %d MHz\n",
  873. vlv_gpu_freq(dev_priv->mem_freq, val));
  874. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  875. seq_printf(m, "min GPU freq: %d MHz\n",
  876. vlv_gpu_freq(dev_priv->mem_freq, val));
  877. seq_printf(m, "current GPU freq: %d MHz\n",
  878. vlv_gpu_freq(dev_priv->mem_freq,
  879. (freq_sts >> 8) & 0xff));
  880. mutex_unlock(&dev_priv->rps.hw_lock);
  881. } else {
  882. seq_puts(m, "no P-state info available\n");
  883. }
  884. return 0;
  885. }
  886. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  887. {
  888. struct drm_info_node *node = (struct drm_info_node *) m->private;
  889. struct drm_device *dev = node->minor->dev;
  890. drm_i915_private_t *dev_priv = dev->dev_private;
  891. u32 delayfreq;
  892. int ret, i;
  893. ret = mutex_lock_interruptible(&dev->struct_mutex);
  894. if (ret)
  895. return ret;
  896. for (i = 0; i < 16; i++) {
  897. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  898. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  899. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  900. }
  901. mutex_unlock(&dev->struct_mutex);
  902. return 0;
  903. }
  904. static inline int MAP_TO_MV(int map)
  905. {
  906. return 1250 - (map * 25);
  907. }
  908. static int i915_inttoext_table(struct seq_file *m, void *unused)
  909. {
  910. struct drm_info_node *node = (struct drm_info_node *) m->private;
  911. struct drm_device *dev = node->minor->dev;
  912. drm_i915_private_t *dev_priv = dev->dev_private;
  913. u32 inttoext;
  914. int ret, i;
  915. ret = mutex_lock_interruptible(&dev->struct_mutex);
  916. if (ret)
  917. return ret;
  918. for (i = 1; i <= 32; i++) {
  919. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  920. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  921. }
  922. mutex_unlock(&dev->struct_mutex);
  923. return 0;
  924. }
  925. static int ironlake_drpc_info(struct seq_file *m)
  926. {
  927. struct drm_info_node *node = (struct drm_info_node *) m->private;
  928. struct drm_device *dev = node->minor->dev;
  929. drm_i915_private_t *dev_priv = dev->dev_private;
  930. u32 rgvmodectl, rstdbyctl;
  931. u16 crstandvid;
  932. int ret;
  933. ret = mutex_lock_interruptible(&dev->struct_mutex);
  934. if (ret)
  935. return ret;
  936. rgvmodectl = I915_READ(MEMMODECTL);
  937. rstdbyctl = I915_READ(RSTDBYCTL);
  938. crstandvid = I915_READ16(CRSTANDVID);
  939. mutex_unlock(&dev->struct_mutex);
  940. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  941. "yes" : "no");
  942. seq_printf(m, "Boost freq: %d\n",
  943. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  944. MEMMODE_BOOST_FREQ_SHIFT);
  945. seq_printf(m, "HW control enabled: %s\n",
  946. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  947. seq_printf(m, "SW control enabled: %s\n",
  948. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  949. seq_printf(m, "Gated voltage change: %s\n",
  950. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  951. seq_printf(m, "Starting frequency: P%d\n",
  952. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  953. seq_printf(m, "Max P-state: P%d\n",
  954. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  955. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  956. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  957. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  958. seq_printf(m, "Render standby enabled: %s\n",
  959. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  960. seq_puts(m, "Current RS state: ");
  961. switch (rstdbyctl & RSX_STATUS_MASK) {
  962. case RSX_STATUS_ON:
  963. seq_puts(m, "on\n");
  964. break;
  965. case RSX_STATUS_RC1:
  966. seq_puts(m, "RC1\n");
  967. break;
  968. case RSX_STATUS_RC1E:
  969. seq_puts(m, "RC1E\n");
  970. break;
  971. case RSX_STATUS_RS1:
  972. seq_puts(m, "RS1\n");
  973. break;
  974. case RSX_STATUS_RS2:
  975. seq_puts(m, "RS2 (RC6)\n");
  976. break;
  977. case RSX_STATUS_RS3:
  978. seq_puts(m, "RC3 (RC6+)\n");
  979. break;
  980. default:
  981. seq_puts(m, "unknown\n");
  982. break;
  983. }
  984. return 0;
  985. }
  986. static int gen6_drpc_info(struct seq_file *m)
  987. {
  988. struct drm_info_node *node = (struct drm_info_node *) m->private;
  989. struct drm_device *dev = node->minor->dev;
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  992. unsigned forcewake_count;
  993. int count = 0, ret;
  994. ret = mutex_lock_interruptible(&dev->struct_mutex);
  995. if (ret)
  996. return ret;
  997. spin_lock_irq(&dev_priv->uncore.lock);
  998. forcewake_count = dev_priv->uncore.forcewake_count;
  999. spin_unlock_irq(&dev_priv->uncore.lock);
  1000. if (forcewake_count) {
  1001. seq_puts(m, "RC information inaccurate because somebody "
  1002. "holds a forcewake reference \n");
  1003. } else {
  1004. /* NB: we cannot use forcewake, else we read the wrong values */
  1005. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1006. udelay(10);
  1007. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1008. }
  1009. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1010. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1011. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1012. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1013. mutex_unlock(&dev->struct_mutex);
  1014. mutex_lock(&dev_priv->rps.hw_lock);
  1015. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1016. mutex_unlock(&dev_priv->rps.hw_lock);
  1017. seq_printf(m, "Video Turbo Mode: %s\n",
  1018. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1019. seq_printf(m, "HW control enabled: %s\n",
  1020. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1021. seq_printf(m, "SW control enabled: %s\n",
  1022. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1023. GEN6_RP_MEDIA_SW_MODE));
  1024. seq_printf(m, "RC1e Enabled: %s\n",
  1025. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1026. seq_printf(m, "RC6 Enabled: %s\n",
  1027. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1028. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1029. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1030. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1031. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1032. seq_puts(m, "Current RC state: ");
  1033. switch (gt_core_status & GEN6_RCn_MASK) {
  1034. case GEN6_RC0:
  1035. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1036. seq_puts(m, "Core Power Down\n");
  1037. else
  1038. seq_puts(m, "on\n");
  1039. break;
  1040. case GEN6_RC3:
  1041. seq_puts(m, "RC3\n");
  1042. break;
  1043. case GEN6_RC6:
  1044. seq_puts(m, "RC6\n");
  1045. break;
  1046. case GEN6_RC7:
  1047. seq_puts(m, "RC7\n");
  1048. break;
  1049. default:
  1050. seq_puts(m, "Unknown\n");
  1051. break;
  1052. }
  1053. seq_printf(m, "Core Power Down: %s\n",
  1054. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1055. /* Not exactly sure what this is */
  1056. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1057. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1058. seq_printf(m, "RC6 residency since boot: %u\n",
  1059. I915_READ(GEN6_GT_GFX_RC6));
  1060. seq_printf(m, "RC6+ residency since boot: %u\n",
  1061. I915_READ(GEN6_GT_GFX_RC6p));
  1062. seq_printf(m, "RC6++ residency since boot: %u\n",
  1063. I915_READ(GEN6_GT_GFX_RC6pp));
  1064. seq_printf(m, "RC6 voltage: %dmV\n",
  1065. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1066. seq_printf(m, "RC6+ voltage: %dmV\n",
  1067. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1068. seq_printf(m, "RC6++ voltage: %dmV\n",
  1069. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1070. return 0;
  1071. }
  1072. static int i915_drpc_info(struct seq_file *m, void *unused)
  1073. {
  1074. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1075. struct drm_device *dev = node->minor->dev;
  1076. if (IS_GEN6(dev) || IS_GEN7(dev))
  1077. return gen6_drpc_info(m);
  1078. else
  1079. return ironlake_drpc_info(m);
  1080. }
  1081. static int i915_fbc_status(struct seq_file *m, void *unused)
  1082. {
  1083. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1084. struct drm_device *dev = node->minor->dev;
  1085. drm_i915_private_t *dev_priv = dev->dev_private;
  1086. if (!I915_HAS_FBC(dev)) {
  1087. seq_puts(m, "FBC unsupported on this chipset\n");
  1088. return 0;
  1089. }
  1090. if (intel_fbc_enabled(dev)) {
  1091. seq_puts(m, "FBC enabled\n");
  1092. } else {
  1093. seq_puts(m, "FBC disabled: ");
  1094. switch (dev_priv->fbc.no_fbc_reason) {
  1095. case FBC_OK:
  1096. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1097. break;
  1098. case FBC_UNSUPPORTED:
  1099. seq_puts(m, "unsupported by this chipset");
  1100. break;
  1101. case FBC_NO_OUTPUT:
  1102. seq_puts(m, "no outputs");
  1103. break;
  1104. case FBC_STOLEN_TOO_SMALL:
  1105. seq_puts(m, "not enough stolen memory");
  1106. break;
  1107. case FBC_UNSUPPORTED_MODE:
  1108. seq_puts(m, "mode not supported");
  1109. break;
  1110. case FBC_MODE_TOO_LARGE:
  1111. seq_puts(m, "mode too large");
  1112. break;
  1113. case FBC_BAD_PLANE:
  1114. seq_puts(m, "FBC unsupported on plane");
  1115. break;
  1116. case FBC_NOT_TILED:
  1117. seq_puts(m, "scanout buffer not tiled");
  1118. break;
  1119. case FBC_MULTIPLE_PIPES:
  1120. seq_puts(m, "multiple pipes are enabled");
  1121. break;
  1122. case FBC_MODULE_PARAM:
  1123. seq_puts(m, "disabled per module param (default off)");
  1124. break;
  1125. case FBC_CHIP_DEFAULT:
  1126. seq_puts(m, "disabled per chip default");
  1127. break;
  1128. default:
  1129. seq_puts(m, "unknown reason");
  1130. }
  1131. seq_putc(m, '\n');
  1132. }
  1133. return 0;
  1134. }
  1135. static int i915_ips_status(struct seq_file *m, void *unused)
  1136. {
  1137. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1138. struct drm_device *dev = node->minor->dev;
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. if (!HAS_IPS(dev)) {
  1141. seq_puts(m, "not supported\n");
  1142. return 0;
  1143. }
  1144. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1145. seq_puts(m, "enabled\n");
  1146. else
  1147. seq_puts(m, "disabled\n");
  1148. return 0;
  1149. }
  1150. static int i915_sr_status(struct seq_file *m, void *unused)
  1151. {
  1152. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1153. struct drm_device *dev = node->minor->dev;
  1154. drm_i915_private_t *dev_priv = dev->dev_private;
  1155. bool sr_enabled = false;
  1156. if (HAS_PCH_SPLIT(dev))
  1157. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1158. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1159. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1160. else if (IS_I915GM(dev))
  1161. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1162. else if (IS_PINEVIEW(dev))
  1163. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1164. seq_printf(m, "self-refresh: %s\n",
  1165. sr_enabled ? "enabled" : "disabled");
  1166. return 0;
  1167. }
  1168. static int i915_emon_status(struct seq_file *m, void *unused)
  1169. {
  1170. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1171. struct drm_device *dev = node->minor->dev;
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. unsigned long temp, chipset, gfx;
  1174. int ret;
  1175. if (!IS_GEN5(dev))
  1176. return -ENODEV;
  1177. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1178. if (ret)
  1179. return ret;
  1180. temp = i915_mch_val(dev_priv);
  1181. chipset = i915_chipset_val(dev_priv);
  1182. gfx = i915_gfx_val(dev_priv);
  1183. mutex_unlock(&dev->struct_mutex);
  1184. seq_printf(m, "GMCH temp: %ld\n", temp);
  1185. seq_printf(m, "Chipset power: %ld\n", chipset);
  1186. seq_printf(m, "GFX power: %ld\n", gfx);
  1187. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1188. return 0;
  1189. }
  1190. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1191. {
  1192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1193. struct drm_device *dev = node->minor->dev;
  1194. drm_i915_private_t *dev_priv = dev->dev_private;
  1195. int ret;
  1196. int gpu_freq, ia_freq;
  1197. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1198. seq_puts(m, "unsupported on this chipset\n");
  1199. return 0;
  1200. }
  1201. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1202. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1203. if (ret)
  1204. return ret;
  1205. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1206. for (gpu_freq = dev_priv->rps.min_delay;
  1207. gpu_freq <= dev_priv->rps.max_delay;
  1208. gpu_freq++) {
  1209. ia_freq = gpu_freq;
  1210. sandybridge_pcode_read(dev_priv,
  1211. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1212. &ia_freq);
  1213. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1214. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1215. ((ia_freq >> 0) & 0xff) * 100,
  1216. ((ia_freq >> 8) & 0xff) * 100);
  1217. }
  1218. mutex_unlock(&dev_priv->rps.hw_lock);
  1219. return 0;
  1220. }
  1221. static int i915_gfxec(struct seq_file *m, void *unused)
  1222. {
  1223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1224. struct drm_device *dev = node->minor->dev;
  1225. drm_i915_private_t *dev_priv = dev->dev_private;
  1226. int ret;
  1227. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1228. if (ret)
  1229. return ret;
  1230. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1231. mutex_unlock(&dev->struct_mutex);
  1232. return 0;
  1233. }
  1234. static int i915_opregion(struct seq_file *m, void *unused)
  1235. {
  1236. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1237. struct drm_device *dev = node->minor->dev;
  1238. drm_i915_private_t *dev_priv = dev->dev_private;
  1239. struct intel_opregion *opregion = &dev_priv->opregion;
  1240. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1241. int ret;
  1242. if (data == NULL)
  1243. return -ENOMEM;
  1244. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1245. if (ret)
  1246. goto out;
  1247. if (opregion->header) {
  1248. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1249. seq_write(m, data, OPREGION_SIZE);
  1250. }
  1251. mutex_unlock(&dev->struct_mutex);
  1252. out:
  1253. kfree(data);
  1254. return 0;
  1255. }
  1256. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1257. {
  1258. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1259. struct drm_device *dev = node->minor->dev;
  1260. struct intel_fbdev *ifbdev = NULL;
  1261. struct intel_framebuffer *fb;
  1262. #ifdef CONFIG_DRM_I915_FBDEV
  1263. struct drm_i915_private *dev_priv = dev->dev_private;
  1264. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1265. if (ret)
  1266. return ret;
  1267. ifbdev = dev_priv->fbdev;
  1268. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1269. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1270. fb->base.width,
  1271. fb->base.height,
  1272. fb->base.depth,
  1273. fb->base.bits_per_pixel,
  1274. atomic_read(&fb->base.refcount.refcount));
  1275. describe_obj(m, fb->obj);
  1276. seq_putc(m, '\n');
  1277. mutex_unlock(&dev->mode_config.mutex);
  1278. #endif
  1279. mutex_lock(&dev->mode_config.fb_lock);
  1280. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1281. if (ifbdev && &fb->base == ifbdev->helper.fb)
  1282. continue;
  1283. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1284. fb->base.width,
  1285. fb->base.height,
  1286. fb->base.depth,
  1287. fb->base.bits_per_pixel,
  1288. atomic_read(&fb->base.refcount.refcount));
  1289. describe_obj(m, fb->obj);
  1290. seq_putc(m, '\n');
  1291. }
  1292. mutex_unlock(&dev->mode_config.fb_lock);
  1293. return 0;
  1294. }
  1295. static int i915_context_status(struct seq_file *m, void *unused)
  1296. {
  1297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1298. struct drm_device *dev = node->minor->dev;
  1299. drm_i915_private_t *dev_priv = dev->dev_private;
  1300. struct intel_ring_buffer *ring;
  1301. struct i915_hw_context *ctx;
  1302. int ret, i;
  1303. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1304. if (ret)
  1305. return ret;
  1306. if (dev_priv->ips.pwrctx) {
  1307. seq_puts(m, "power context ");
  1308. describe_obj(m, dev_priv->ips.pwrctx);
  1309. seq_putc(m, '\n');
  1310. }
  1311. if (dev_priv->ips.renderctx) {
  1312. seq_puts(m, "render context ");
  1313. describe_obj(m, dev_priv->ips.renderctx);
  1314. seq_putc(m, '\n');
  1315. }
  1316. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1317. seq_puts(m, "HW context ");
  1318. describe_ctx(m, ctx);
  1319. for_each_ring(ring, dev_priv, i)
  1320. if (ring->default_context == ctx)
  1321. seq_printf(m, "(default context %s) ", ring->name);
  1322. describe_obj(m, ctx->obj);
  1323. seq_putc(m, '\n');
  1324. }
  1325. mutex_unlock(&dev->mode_config.mutex);
  1326. return 0;
  1327. }
  1328. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1329. {
  1330. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1331. struct drm_device *dev = node->minor->dev;
  1332. struct drm_i915_private *dev_priv = dev->dev_private;
  1333. unsigned forcewake_count;
  1334. spin_lock_irq(&dev_priv->uncore.lock);
  1335. forcewake_count = dev_priv->uncore.forcewake_count;
  1336. spin_unlock_irq(&dev_priv->uncore.lock);
  1337. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1338. return 0;
  1339. }
  1340. static const char *swizzle_string(unsigned swizzle)
  1341. {
  1342. switch (swizzle) {
  1343. case I915_BIT_6_SWIZZLE_NONE:
  1344. return "none";
  1345. case I915_BIT_6_SWIZZLE_9:
  1346. return "bit9";
  1347. case I915_BIT_6_SWIZZLE_9_10:
  1348. return "bit9/bit10";
  1349. case I915_BIT_6_SWIZZLE_9_11:
  1350. return "bit9/bit11";
  1351. case I915_BIT_6_SWIZZLE_9_10_11:
  1352. return "bit9/bit10/bit11";
  1353. case I915_BIT_6_SWIZZLE_9_17:
  1354. return "bit9/bit17";
  1355. case I915_BIT_6_SWIZZLE_9_10_17:
  1356. return "bit9/bit10/bit17";
  1357. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1358. return "unknown";
  1359. }
  1360. return "bug";
  1361. }
  1362. static int i915_swizzle_info(struct seq_file *m, void *data)
  1363. {
  1364. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1365. struct drm_device *dev = node->minor->dev;
  1366. struct drm_i915_private *dev_priv = dev->dev_private;
  1367. int ret;
  1368. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1369. if (ret)
  1370. return ret;
  1371. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1372. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1373. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1374. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1375. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1376. seq_printf(m, "DDC = 0x%08x\n",
  1377. I915_READ(DCC));
  1378. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1379. I915_READ16(C0DRB3));
  1380. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1381. I915_READ16(C1DRB3));
  1382. } else if (INTEL_INFO(dev)->gen >= 6) {
  1383. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1384. I915_READ(MAD_DIMM_C0));
  1385. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1386. I915_READ(MAD_DIMM_C1));
  1387. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1388. I915_READ(MAD_DIMM_C2));
  1389. seq_printf(m, "TILECTL = 0x%08x\n",
  1390. I915_READ(TILECTL));
  1391. if (IS_GEN8(dev))
  1392. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1393. I915_READ(GAMTARBMODE));
  1394. else
  1395. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1396. I915_READ(ARB_MODE));
  1397. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1398. I915_READ(DISP_ARB_CTL));
  1399. }
  1400. mutex_unlock(&dev->struct_mutex);
  1401. return 0;
  1402. }
  1403. static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1404. {
  1405. struct drm_i915_private *dev_priv = dev->dev_private;
  1406. struct intel_ring_buffer *ring;
  1407. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1408. int unused, i;
  1409. if (!ppgtt)
  1410. return;
  1411. seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
  1412. seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
  1413. for_each_ring(ring, dev_priv, unused) {
  1414. seq_printf(m, "%s\n", ring->name);
  1415. for (i = 0; i < 4; i++) {
  1416. u32 offset = 0x270 + i * 8;
  1417. u64 pdp = I915_READ(ring->mmio_base + offset + 4);
  1418. pdp <<= 32;
  1419. pdp |= I915_READ(ring->mmio_base + offset);
  1420. for (i = 0; i < 4; i++)
  1421. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1422. }
  1423. }
  1424. }
  1425. static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1426. {
  1427. struct drm_i915_private *dev_priv = dev->dev_private;
  1428. struct intel_ring_buffer *ring;
  1429. int i;
  1430. if (INTEL_INFO(dev)->gen == 6)
  1431. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1432. for_each_ring(ring, dev_priv, i) {
  1433. seq_printf(m, "%s\n", ring->name);
  1434. if (INTEL_INFO(dev)->gen == 7)
  1435. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1436. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1437. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1438. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1439. }
  1440. if (dev_priv->mm.aliasing_ppgtt) {
  1441. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1442. seq_puts(m, "aliasing PPGTT:\n");
  1443. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1444. }
  1445. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1446. }
  1447. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1448. {
  1449. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1450. struct drm_device *dev = node->minor->dev;
  1451. int ret = mutex_lock_interruptible(&dev->struct_mutex);
  1452. if (ret)
  1453. return ret;
  1454. if (INTEL_INFO(dev)->gen >= 8)
  1455. gen8_ppgtt_info(m, dev);
  1456. else if (INTEL_INFO(dev)->gen >= 6)
  1457. gen6_ppgtt_info(m, dev);
  1458. mutex_unlock(&dev->struct_mutex);
  1459. return 0;
  1460. }
  1461. static int i915_dpio_info(struct seq_file *m, void *data)
  1462. {
  1463. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1464. struct drm_device *dev = node->minor->dev;
  1465. struct drm_i915_private *dev_priv = dev->dev_private;
  1466. int ret;
  1467. if (!IS_VALLEYVIEW(dev)) {
  1468. seq_puts(m, "unsupported\n");
  1469. return 0;
  1470. }
  1471. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1472. if (ret)
  1473. return ret;
  1474. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1475. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1476. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1477. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1478. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1479. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1480. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1481. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1482. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1483. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1484. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1485. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1486. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1487. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1488. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1489. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1490. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1491. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1492. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1493. mutex_unlock(&dev_priv->dpio_lock);
  1494. return 0;
  1495. }
  1496. static int i915_llc(struct seq_file *m, void *data)
  1497. {
  1498. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1499. struct drm_device *dev = node->minor->dev;
  1500. struct drm_i915_private *dev_priv = dev->dev_private;
  1501. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1502. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1503. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1504. return 0;
  1505. }
  1506. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1507. {
  1508. struct drm_info_node *node = m->private;
  1509. struct drm_device *dev = node->minor->dev;
  1510. struct drm_i915_private *dev_priv = dev->dev_private;
  1511. u32 psrperf = 0;
  1512. bool enabled = false;
  1513. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1514. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1515. enabled = HAS_PSR(dev) &&
  1516. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1517. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1518. if (HAS_PSR(dev))
  1519. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1520. EDP_PSR_PERF_CNT_MASK;
  1521. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1522. return 0;
  1523. }
  1524. static int i915_energy_uJ(struct seq_file *m, void *data)
  1525. {
  1526. struct drm_info_node *node = m->private;
  1527. struct drm_device *dev = node->minor->dev;
  1528. struct drm_i915_private *dev_priv = dev->dev_private;
  1529. u64 power;
  1530. u32 units;
  1531. if (INTEL_INFO(dev)->gen < 6)
  1532. return -ENODEV;
  1533. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1534. power = (power & 0x1f00) >> 8;
  1535. units = 1000000 / (1 << power); /* convert to uJ */
  1536. power = I915_READ(MCH_SECP_NRG_STTS);
  1537. power *= units;
  1538. seq_printf(m, "%llu", (long long unsigned)power);
  1539. return 0;
  1540. }
  1541. static int i915_pc8_status(struct seq_file *m, void *unused)
  1542. {
  1543. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1544. struct drm_device *dev = node->minor->dev;
  1545. struct drm_i915_private *dev_priv = dev->dev_private;
  1546. if (!IS_HASWELL(dev)) {
  1547. seq_puts(m, "not supported\n");
  1548. return 0;
  1549. }
  1550. mutex_lock(&dev_priv->pc8.lock);
  1551. seq_printf(m, "Requirements met: %s\n",
  1552. yesno(dev_priv->pc8.requirements_met));
  1553. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1554. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1555. seq_printf(m, "IRQs disabled: %s\n",
  1556. yesno(dev_priv->pc8.irqs_disabled));
  1557. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1558. mutex_unlock(&dev_priv->pc8.lock);
  1559. return 0;
  1560. }
  1561. struct pipe_crc_info {
  1562. const char *name;
  1563. struct drm_device *dev;
  1564. enum pipe pipe;
  1565. };
  1566. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  1567. {
  1568. struct pipe_crc_info *info = inode->i_private;
  1569. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1570. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1571. spin_lock_irq(&pipe_crc->lock);
  1572. if (pipe_crc->opened) {
  1573. spin_unlock_irq(&pipe_crc->lock);
  1574. return -EBUSY; /* already open */
  1575. }
  1576. pipe_crc->opened = true;
  1577. filep->private_data = inode->i_private;
  1578. spin_unlock_irq(&pipe_crc->lock);
  1579. return 0;
  1580. }
  1581. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  1582. {
  1583. struct pipe_crc_info *info = inode->i_private;
  1584. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1585. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1586. spin_lock_irq(&pipe_crc->lock);
  1587. pipe_crc->opened = false;
  1588. spin_unlock_irq(&pipe_crc->lock);
  1589. return 0;
  1590. }
  1591. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  1592. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  1593. /* account for \'0' */
  1594. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  1595. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  1596. {
  1597. assert_spin_locked(&pipe_crc->lock);
  1598. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  1599. INTEL_PIPE_CRC_ENTRIES_NR);
  1600. }
  1601. static ssize_t
  1602. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  1603. loff_t *pos)
  1604. {
  1605. struct pipe_crc_info *info = filep->private_data;
  1606. struct drm_device *dev = info->dev;
  1607. struct drm_i915_private *dev_priv = dev->dev_private;
  1608. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1609. char buf[PIPE_CRC_BUFFER_LEN];
  1610. int head, tail, n_entries, n;
  1611. ssize_t bytes_read;
  1612. /*
  1613. * Don't allow user space to provide buffers not big enough to hold
  1614. * a line of data.
  1615. */
  1616. if (count < PIPE_CRC_LINE_LEN)
  1617. return -EINVAL;
  1618. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  1619. return 0;
  1620. /* nothing to read */
  1621. spin_lock_irq(&pipe_crc->lock);
  1622. while (pipe_crc_data_count(pipe_crc) == 0) {
  1623. int ret;
  1624. if (filep->f_flags & O_NONBLOCK) {
  1625. spin_unlock_irq(&pipe_crc->lock);
  1626. return -EAGAIN;
  1627. }
  1628. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  1629. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  1630. if (ret) {
  1631. spin_unlock_irq(&pipe_crc->lock);
  1632. return ret;
  1633. }
  1634. }
  1635. /* We now have one or more entries to read */
  1636. head = pipe_crc->head;
  1637. tail = pipe_crc->tail;
  1638. n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
  1639. count / PIPE_CRC_LINE_LEN);
  1640. spin_unlock_irq(&pipe_crc->lock);
  1641. bytes_read = 0;
  1642. n = 0;
  1643. do {
  1644. struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
  1645. int ret;
  1646. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  1647. "%8u %8x %8x %8x %8x %8x\n",
  1648. entry->frame, entry->crc[0],
  1649. entry->crc[1], entry->crc[2],
  1650. entry->crc[3], entry->crc[4]);
  1651. ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
  1652. buf, PIPE_CRC_LINE_LEN);
  1653. if (ret == PIPE_CRC_LINE_LEN)
  1654. return -EFAULT;
  1655. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  1656. tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1657. n++;
  1658. } while (--n_entries);
  1659. spin_lock_irq(&pipe_crc->lock);
  1660. pipe_crc->tail = tail;
  1661. spin_unlock_irq(&pipe_crc->lock);
  1662. return bytes_read;
  1663. }
  1664. static const struct file_operations i915_pipe_crc_fops = {
  1665. .owner = THIS_MODULE,
  1666. .open = i915_pipe_crc_open,
  1667. .read = i915_pipe_crc_read,
  1668. .release = i915_pipe_crc_release,
  1669. };
  1670. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  1671. {
  1672. .name = "i915_pipe_A_crc",
  1673. .pipe = PIPE_A,
  1674. },
  1675. {
  1676. .name = "i915_pipe_B_crc",
  1677. .pipe = PIPE_B,
  1678. },
  1679. {
  1680. .name = "i915_pipe_C_crc",
  1681. .pipe = PIPE_C,
  1682. },
  1683. };
  1684. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  1685. enum pipe pipe)
  1686. {
  1687. struct drm_device *dev = minor->dev;
  1688. struct dentry *ent;
  1689. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  1690. info->dev = dev;
  1691. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  1692. &i915_pipe_crc_fops);
  1693. if (IS_ERR(ent))
  1694. return PTR_ERR(ent);
  1695. return drm_add_fake_info_node(minor, ent, info);
  1696. }
  1697. static const char * const pipe_crc_sources[] = {
  1698. "none",
  1699. "plane1",
  1700. "plane2",
  1701. "pf",
  1702. "pipe",
  1703. "TV",
  1704. "DP-B",
  1705. "DP-C",
  1706. "DP-D",
  1707. "auto",
  1708. };
  1709. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1710. {
  1711. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1712. return pipe_crc_sources[source];
  1713. }
  1714. static int display_crc_ctl_show(struct seq_file *m, void *data)
  1715. {
  1716. struct drm_device *dev = m->private;
  1717. struct drm_i915_private *dev_priv = dev->dev_private;
  1718. int i;
  1719. for (i = 0; i < I915_MAX_PIPES; i++)
  1720. seq_printf(m, "%c %s\n", pipe_name(i),
  1721. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1722. return 0;
  1723. }
  1724. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  1725. {
  1726. struct drm_device *dev = inode->i_private;
  1727. return single_open(file, display_crc_ctl_show, dev);
  1728. }
  1729. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1730. uint32_t *val)
  1731. {
  1732. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1733. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1734. switch (*source) {
  1735. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1736. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  1737. break;
  1738. case INTEL_PIPE_CRC_SOURCE_NONE:
  1739. *val = 0;
  1740. break;
  1741. default:
  1742. return -EINVAL;
  1743. }
  1744. return 0;
  1745. }
  1746. static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
  1747. enum intel_pipe_crc_source *source)
  1748. {
  1749. struct intel_encoder *encoder;
  1750. struct intel_crtc *crtc;
  1751. struct intel_digital_port *dig_port;
  1752. int ret = 0;
  1753. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1754. mutex_lock(&dev->mode_config.mutex);
  1755. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  1756. base.head) {
  1757. if (!encoder->base.crtc)
  1758. continue;
  1759. crtc = to_intel_crtc(encoder->base.crtc);
  1760. if (crtc->pipe != pipe)
  1761. continue;
  1762. switch (encoder->type) {
  1763. case INTEL_OUTPUT_TVOUT:
  1764. *source = INTEL_PIPE_CRC_SOURCE_TV;
  1765. break;
  1766. case INTEL_OUTPUT_DISPLAYPORT:
  1767. case INTEL_OUTPUT_EDP:
  1768. dig_port = enc_to_dig_port(&encoder->base);
  1769. switch (dig_port->port) {
  1770. case PORT_B:
  1771. *source = INTEL_PIPE_CRC_SOURCE_DP_B;
  1772. break;
  1773. case PORT_C:
  1774. *source = INTEL_PIPE_CRC_SOURCE_DP_C;
  1775. break;
  1776. case PORT_D:
  1777. *source = INTEL_PIPE_CRC_SOURCE_DP_D;
  1778. break;
  1779. default:
  1780. WARN(1, "nonexisting DP port %c\n",
  1781. port_name(dig_port->port));
  1782. break;
  1783. }
  1784. break;
  1785. }
  1786. }
  1787. mutex_unlock(&dev->mode_config.mutex);
  1788. return ret;
  1789. }
  1790. static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
  1791. enum pipe pipe,
  1792. enum intel_pipe_crc_source *source,
  1793. uint32_t *val)
  1794. {
  1795. struct drm_i915_private *dev_priv = dev->dev_private;
  1796. bool need_stable_symbols = false;
  1797. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1798. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1799. if (ret)
  1800. return ret;
  1801. }
  1802. switch (*source) {
  1803. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1804. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  1805. break;
  1806. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1807. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  1808. need_stable_symbols = true;
  1809. break;
  1810. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1811. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  1812. need_stable_symbols = true;
  1813. break;
  1814. case INTEL_PIPE_CRC_SOURCE_NONE:
  1815. *val = 0;
  1816. break;
  1817. default:
  1818. return -EINVAL;
  1819. }
  1820. /*
  1821. * When the pipe CRC tap point is after the transcoders we need
  1822. * to tweak symbol-level features to produce a deterministic series of
  1823. * symbols for a given frame. We need to reset those features only once
  1824. * a frame (instead of every nth symbol):
  1825. * - DC-balance: used to ensure a better clock recovery from the data
  1826. * link (SDVO)
  1827. * - DisplayPort scrambling: used for EMI reduction
  1828. */
  1829. if (need_stable_symbols) {
  1830. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1831. WARN_ON(!IS_G4X(dev));
  1832. tmp |= DC_BALANCE_RESET_VLV;
  1833. if (pipe == PIPE_A)
  1834. tmp |= PIPE_A_SCRAMBLE_RESET;
  1835. else
  1836. tmp |= PIPE_B_SCRAMBLE_RESET;
  1837. I915_WRITE(PORT_DFT2_G4X, tmp);
  1838. }
  1839. return 0;
  1840. }
  1841. static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
  1842. enum pipe pipe,
  1843. enum intel_pipe_crc_source *source,
  1844. uint32_t *val)
  1845. {
  1846. struct drm_i915_private *dev_priv = dev->dev_private;
  1847. bool need_stable_symbols = false;
  1848. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1849. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1850. if (ret)
  1851. return ret;
  1852. }
  1853. switch (*source) {
  1854. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1855. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  1856. break;
  1857. case INTEL_PIPE_CRC_SOURCE_TV:
  1858. if (!SUPPORTS_TV(dev))
  1859. return -EINVAL;
  1860. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  1861. break;
  1862. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1863. if (!IS_G4X(dev))
  1864. return -EINVAL;
  1865. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  1866. need_stable_symbols = true;
  1867. break;
  1868. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1869. if (!IS_G4X(dev))
  1870. return -EINVAL;
  1871. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  1872. need_stable_symbols = true;
  1873. break;
  1874. case INTEL_PIPE_CRC_SOURCE_DP_D:
  1875. if (!IS_G4X(dev))
  1876. return -EINVAL;
  1877. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  1878. need_stable_symbols = true;
  1879. break;
  1880. case INTEL_PIPE_CRC_SOURCE_NONE:
  1881. *val = 0;
  1882. break;
  1883. default:
  1884. return -EINVAL;
  1885. }
  1886. /*
  1887. * When the pipe CRC tap point is after the transcoders we need
  1888. * to tweak symbol-level features to produce a deterministic series of
  1889. * symbols for a given frame. We need to reset those features only once
  1890. * a frame (instead of every nth symbol):
  1891. * - DC-balance: used to ensure a better clock recovery from the data
  1892. * link (SDVO)
  1893. * - DisplayPort scrambling: used for EMI reduction
  1894. */
  1895. if (need_stable_symbols) {
  1896. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1897. WARN_ON(!IS_G4X(dev));
  1898. I915_WRITE(PORT_DFT_I9XX,
  1899. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  1900. if (pipe == PIPE_A)
  1901. tmp |= PIPE_A_SCRAMBLE_RESET;
  1902. else
  1903. tmp |= PIPE_B_SCRAMBLE_RESET;
  1904. I915_WRITE(PORT_DFT2_G4X, tmp);
  1905. }
  1906. return 0;
  1907. }
  1908. static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
  1909. enum pipe pipe)
  1910. {
  1911. struct drm_i915_private *dev_priv = dev->dev_private;
  1912. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1913. if (pipe == PIPE_A)
  1914. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1915. else
  1916. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1917. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  1918. tmp &= ~DC_BALANCE_RESET_VLV;
  1919. I915_WRITE(PORT_DFT2_G4X, tmp);
  1920. }
  1921. static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
  1922. enum pipe pipe)
  1923. {
  1924. struct drm_i915_private *dev_priv = dev->dev_private;
  1925. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1926. if (pipe == PIPE_A)
  1927. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  1928. else
  1929. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  1930. I915_WRITE(PORT_DFT2_G4X, tmp);
  1931. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  1932. I915_WRITE(PORT_DFT_I9XX,
  1933. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  1934. }
  1935. }
  1936. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1937. uint32_t *val)
  1938. {
  1939. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1940. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1941. switch (*source) {
  1942. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1943. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  1944. break;
  1945. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1946. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  1947. break;
  1948. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1949. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  1950. break;
  1951. case INTEL_PIPE_CRC_SOURCE_NONE:
  1952. *val = 0;
  1953. break;
  1954. default:
  1955. return -EINVAL;
  1956. }
  1957. return 0;
  1958. }
  1959. static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1960. uint32_t *val)
  1961. {
  1962. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1963. *source = INTEL_PIPE_CRC_SOURCE_PF;
  1964. switch (*source) {
  1965. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1966. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  1967. break;
  1968. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1969. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  1970. break;
  1971. case INTEL_PIPE_CRC_SOURCE_PF:
  1972. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  1973. break;
  1974. case INTEL_PIPE_CRC_SOURCE_NONE:
  1975. *val = 0;
  1976. break;
  1977. default:
  1978. return -EINVAL;
  1979. }
  1980. return 0;
  1981. }
  1982. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  1983. enum intel_pipe_crc_source source)
  1984. {
  1985. struct drm_i915_private *dev_priv = dev->dev_private;
  1986. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1987. u32 val;
  1988. int ret;
  1989. if (pipe_crc->source == source)
  1990. return 0;
  1991. /* forbid changing the source without going back to 'none' */
  1992. if (pipe_crc->source && source)
  1993. return -EINVAL;
  1994. if (IS_GEN2(dev))
  1995. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  1996. else if (INTEL_INFO(dev)->gen < 5)
  1997. ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  1998. else if (IS_VALLEYVIEW(dev))
  1999. ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
  2000. else if (IS_GEN5(dev) || IS_GEN6(dev))
  2001. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  2002. else
  2003. ret = ivb_pipe_crc_ctl_reg(&source, &val);
  2004. if (ret != 0)
  2005. return ret;
  2006. /* none -> real source transition */
  2007. if (source) {
  2008. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  2009. pipe_name(pipe), pipe_crc_source_name(source));
  2010. pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
  2011. INTEL_PIPE_CRC_ENTRIES_NR,
  2012. GFP_KERNEL);
  2013. if (!pipe_crc->entries)
  2014. return -ENOMEM;
  2015. spin_lock_irq(&pipe_crc->lock);
  2016. pipe_crc->head = 0;
  2017. pipe_crc->tail = 0;
  2018. spin_unlock_irq(&pipe_crc->lock);
  2019. }
  2020. pipe_crc->source = source;
  2021. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  2022. POSTING_READ(PIPE_CRC_CTL(pipe));
  2023. /* real source -> none transition */
  2024. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  2025. struct intel_pipe_crc_entry *entries;
  2026. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  2027. pipe_name(pipe));
  2028. intel_wait_for_vblank(dev, pipe);
  2029. spin_lock_irq(&pipe_crc->lock);
  2030. entries = pipe_crc->entries;
  2031. pipe_crc->entries = NULL;
  2032. spin_unlock_irq(&pipe_crc->lock);
  2033. kfree(entries);
  2034. if (IS_G4X(dev))
  2035. g4x_undo_pipe_scramble_reset(dev, pipe);
  2036. else if (IS_VALLEYVIEW(dev))
  2037. vlv_undo_pipe_scramble_reset(dev, pipe);
  2038. }
  2039. return 0;
  2040. }
  2041. /*
  2042. * Parse pipe CRC command strings:
  2043. * command: wsp* object wsp+ name wsp+ source wsp*
  2044. * object: 'pipe'
  2045. * name: (A | B | C)
  2046. * source: (none | plane1 | plane2 | pf)
  2047. * wsp: (#0x20 | #0x9 | #0xA)+
  2048. *
  2049. * eg.:
  2050. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  2051. * "pipe A none" -> Stop CRC
  2052. */
  2053. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  2054. {
  2055. int n_words = 0;
  2056. while (*buf) {
  2057. char *end;
  2058. /* skip leading white space */
  2059. buf = skip_spaces(buf);
  2060. if (!*buf)
  2061. break; /* end of buffer */
  2062. /* find end of word */
  2063. for (end = buf; *end && !isspace(*end); end++)
  2064. ;
  2065. if (n_words == max_words) {
  2066. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  2067. max_words);
  2068. return -EINVAL; /* ran out of words[] before bytes */
  2069. }
  2070. if (*end)
  2071. *end++ = '\0';
  2072. words[n_words++] = buf;
  2073. buf = end;
  2074. }
  2075. return n_words;
  2076. }
  2077. enum intel_pipe_crc_object {
  2078. PIPE_CRC_OBJECT_PIPE,
  2079. };
  2080. static const char * const pipe_crc_objects[] = {
  2081. "pipe",
  2082. };
  2083. static int
  2084. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  2085. {
  2086. int i;
  2087. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  2088. if (!strcmp(buf, pipe_crc_objects[i])) {
  2089. *o = i;
  2090. return 0;
  2091. }
  2092. return -EINVAL;
  2093. }
  2094. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  2095. {
  2096. const char name = buf[0];
  2097. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  2098. return -EINVAL;
  2099. *pipe = name - 'A';
  2100. return 0;
  2101. }
  2102. static int
  2103. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  2104. {
  2105. int i;
  2106. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  2107. if (!strcmp(buf, pipe_crc_sources[i])) {
  2108. *s = i;
  2109. return 0;
  2110. }
  2111. return -EINVAL;
  2112. }
  2113. static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  2114. {
  2115. #define N_WORDS 3
  2116. int n_words;
  2117. char *words[N_WORDS];
  2118. enum pipe pipe;
  2119. enum intel_pipe_crc_object object;
  2120. enum intel_pipe_crc_source source;
  2121. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  2122. if (n_words != N_WORDS) {
  2123. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  2124. N_WORDS);
  2125. return -EINVAL;
  2126. }
  2127. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  2128. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  2129. return -EINVAL;
  2130. }
  2131. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  2132. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  2133. return -EINVAL;
  2134. }
  2135. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  2136. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  2137. return -EINVAL;
  2138. }
  2139. return pipe_crc_set_source(dev, pipe, source);
  2140. }
  2141. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  2142. size_t len, loff_t *offp)
  2143. {
  2144. struct seq_file *m = file->private_data;
  2145. struct drm_device *dev = m->private;
  2146. char *tmpbuf;
  2147. int ret;
  2148. if (len == 0)
  2149. return 0;
  2150. if (len > PAGE_SIZE - 1) {
  2151. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  2152. PAGE_SIZE);
  2153. return -E2BIG;
  2154. }
  2155. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  2156. if (!tmpbuf)
  2157. return -ENOMEM;
  2158. if (copy_from_user(tmpbuf, ubuf, len)) {
  2159. ret = -EFAULT;
  2160. goto out;
  2161. }
  2162. tmpbuf[len] = '\0';
  2163. ret = display_crc_ctl_parse(dev, tmpbuf, len);
  2164. out:
  2165. kfree(tmpbuf);
  2166. if (ret < 0)
  2167. return ret;
  2168. *offp += len;
  2169. return len;
  2170. }
  2171. static const struct file_operations i915_display_crc_ctl_fops = {
  2172. .owner = THIS_MODULE,
  2173. .open = display_crc_ctl_open,
  2174. .read = seq_read,
  2175. .llseek = seq_lseek,
  2176. .release = single_release,
  2177. .write = display_crc_ctl_write
  2178. };
  2179. static int
  2180. i915_wedged_get(void *data, u64 *val)
  2181. {
  2182. struct drm_device *dev = data;
  2183. drm_i915_private_t *dev_priv = dev->dev_private;
  2184. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  2185. return 0;
  2186. }
  2187. static int
  2188. i915_wedged_set(void *data, u64 val)
  2189. {
  2190. struct drm_device *dev = data;
  2191. DRM_INFO("Manually setting wedged to %llu\n", val);
  2192. i915_handle_error(dev, val);
  2193. return 0;
  2194. }
  2195. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  2196. i915_wedged_get, i915_wedged_set,
  2197. "%llu\n");
  2198. static int
  2199. i915_ring_stop_get(void *data, u64 *val)
  2200. {
  2201. struct drm_device *dev = data;
  2202. drm_i915_private_t *dev_priv = dev->dev_private;
  2203. *val = dev_priv->gpu_error.stop_rings;
  2204. return 0;
  2205. }
  2206. static int
  2207. i915_ring_stop_set(void *data, u64 val)
  2208. {
  2209. struct drm_device *dev = data;
  2210. struct drm_i915_private *dev_priv = dev->dev_private;
  2211. int ret;
  2212. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  2213. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2214. if (ret)
  2215. return ret;
  2216. dev_priv->gpu_error.stop_rings = val;
  2217. mutex_unlock(&dev->struct_mutex);
  2218. return 0;
  2219. }
  2220. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  2221. i915_ring_stop_get, i915_ring_stop_set,
  2222. "0x%08llx\n");
  2223. static int
  2224. i915_ring_missed_irq_get(void *data, u64 *val)
  2225. {
  2226. struct drm_device *dev = data;
  2227. struct drm_i915_private *dev_priv = dev->dev_private;
  2228. *val = dev_priv->gpu_error.missed_irq_rings;
  2229. return 0;
  2230. }
  2231. static int
  2232. i915_ring_missed_irq_set(void *data, u64 val)
  2233. {
  2234. struct drm_device *dev = data;
  2235. struct drm_i915_private *dev_priv = dev->dev_private;
  2236. int ret;
  2237. /* Lock against concurrent debugfs callers */
  2238. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2239. if (ret)
  2240. return ret;
  2241. dev_priv->gpu_error.missed_irq_rings = val;
  2242. mutex_unlock(&dev->struct_mutex);
  2243. return 0;
  2244. }
  2245. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  2246. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  2247. "0x%08llx\n");
  2248. static int
  2249. i915_ring_test_irq_get(void *data, u64 *val)
  2250. {
  2251. struct drm_device *dev = data;
  2252. struct drm_i915_private *dev_priv = dev->dev_private;
  2253. *val = dev_priv->gpu_error.test_irq_rings;
  2254. return 0;
  2255. }
  2256. static int
  2257. i915_ring_test_irq_set(void *data, u64 val)
  2258. {
  2259. struct drm_device *dev = data;
  2260. struct drm_i915_private *dev_priv = dev->dev_private;
  2261. int ret;
  2262. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  2263. /* Lock against concurrent debugfs callers */
  2264. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2265. if (ret)
  2266. return ret;
  2267. dev_priv->gpu_error.test_irq_rings = val;
  2268. mutex_unlock(&dev->struct_mutex);
  2269. return 0;
  2270. }
  2271. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  2272. i915_ring_test_irq_get, i915_ring_test_irq_set,
  2273. "0x%08llx\n");
  2274. #define DROP_UNBOUND 0x1
  2275. #define DROP_BOUND 0x2
  2276. #define DROP_RETIRE 0x4
  2277. #define DROP_ACTIVE 0x8
  2278. #define DROP_ALL (DROP_UNBOUND | \
  2279. DROP_BOUND | \
  2280. DROP_RETIRE | \
  2281. DROP_ACTIVE)
  2282. static int
  2283. i915_drop_caches_get(void *data, u64 *val)
  2284. {
  2285. *val = DROP_ALL;
  2286. return 0;
  2287. }
  2288. static int
  2289. i915_drop_caches_set(void *data, u64 val)
  2290. {
  2291. struct drm_device *dev = data;
  2292. struct drm_i915_private *dev_priv = dev->dev_private;
  2293. struct drm_i915_gem_object *obj, *next;
  2294. struct i915_address_space *vm;
  2295. struct i915_vma *vma, *x;
  2296. int ret;
  2297. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  2298. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  2299. * on ioctls on -EAGAIN. */
  2300. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2301. if (ret)
  2302. return ret;
  2303. if (val & DROP_ACTIVE) {
  2304. ret = i915_gpu_idle(dev);
  2305. if (ret)
  2306. goto unlock;
  2307. }
  2308. if (val & (DROP_RETIRE | DROP_ACTIVE))
  2309. i915_gem_retire_requests(dev);
  2310. if (val & DROP_BOUND) {
  2311. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  2312. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  2313. mm_list) {
  2314. if (vma->obj->pin_count)
  2315. continue;
  2316. ret = i915_vma_unbind(vma);
  2317. if (ret)
  2318. goto unlock;
  2319. }
  2320. }
  2321. }
  2322. if (val & DROP_UNBOUND) {
  2323. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  2324. global_list)
  2325. if (obj->pages_pin_count == 0) {
  2326. ret = i915_gem_object_put_pages(obj);
  2327. if (ret)
  2328. goto unlock;
  2329. }
  2330. }
  2331. unlock:
  2332. mutex_unlock(&dev->struct_mutex);
  2333. return ret;
  2334. }
  2335. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  2336. i915_drop_caches_get, i915_drop_caches_set,
  2337. "0x%08llx\n");
  2338. static int
  2339. i915_max_freq_get(void *data, u64 *val)
  2340. {
  2341. struct drm_device *dev = data;
  2342. drm_i915_private_t *dev_priv = dev->dev_private;
  2343. int ret;
  2344. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2345. return -ENODEV;
  2346. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2347. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2348. if (ret)
  2349. return ret;
  2350. if (IS_VALLEYVIEW(dev))
  2351. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2352. dev_priv->rps.max_delay);
  2353. else
  2354. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  2355. mutex_unlock(&dev_priv->rps.hw_lock);
  2356. return 0;
  2357. }
  2358. static int
  2359. i915_max_freq_set(void *data, u64 val)
  2360. {
  2361. struct drm_device *dev = data;
  2362. struct drm_i915_private *dev_priv = dev->dev_private;
  2363. int ret;
  2364. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2365. return -ENODEV;
  2366. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2367. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  2368. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2369. if (ret)
  2370. return ret;
  2371. /*
  2372. * Turbo will still be enabled, but won't go above the set value.
  2373. */
  2374. if (IS_VALLEYVIEW(dev)) {
  2375. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2376. dev_priv->rps.max_delay = val;
  2377. gen6_set_rps(dev, val);
  2378. } else {
  2379. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2380. dev_priv->rps.max_delay = val;
  2381. gen6_set_rps(dev, val);
  2382. }
  2383. mutex_unlock(&dev_priv->rps.hw_lock);
  2384. return 0;
  2385. }
  2386. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  2387. i915_max_freq_get, i915_max_freq_set,
  2388. "%llu\n");
  2389. static int
  2390. i915_min_freq_get(void *data, u64 *val)
  2391. {
  2392. struct drm_device *dev = data;
  2393. drm_i915_private_t *dev_priv = dev->dev_private;
  2394. int ret;
  2395. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2396. return -ENODEV;
  2397. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2398. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2399. if (ret)
  2400. return ret;
  2401. if (IS_VALLEYVIEW(dev))
  2402. *val = vlv_gpu_freq(dev_priv->mem_freq,
  2403. dev_priv->rps.min_delay);
  2404. else
  2405. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  2406. mutex_unlock(&dev_priv->rps.hw_lock);
  2407. return 0;
  2408. }
  2409. static int
  2410. i915_min_freq_set(void *data, u64 val)
  2411. {
  2412. struct drm_device *dev = data;
  2413. struct drm_i915_private *dev_priv = dev->dev_private;
  2414. int ret;
  2415. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2416. return -ENODEV;
  2417. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2418. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  2419. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2420. if (ret)
  2421. return ret;
  2422. /*
  2423. * Turbo will still be enabled, but won't go below the set value.
  2424. */
  2425. if (IS_VALLEYVIEW(dev)) {
  2426. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  2427. dev_priv->rps.min_delay = val;
  2428. valleyview_set_rps(dev, val);
  2429. } else {
  2430. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2431. dev_priv->rps.min_delay = val;
  2432. gen6_set_rps(dev, val);
  2433. }
  2434. mutex_unlock(&dev_priv->rps.hw_lock);
  2435. return 0;
  2436. }
  2437. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  2438. i915_min_freq_get, i915_min_freq_set,
  2439. "%llu\n");
  2440. static int
  2441. i915_cache_sharing_get(void *data, u64 *val)
  2442. {
  2443. struct drm_device *dev = data;
  2444. drm_i915_private_t *dev_priv = dev->dev_private;
  2445. u32 snpcr;
  2446. int ret;
  2447. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2448. return -ENODEV;
  2449. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2450. if (ret)
  2451. return ret;
  2452. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2453. mutex_unlock(&dev_priv->dev->struct_mutex);
  2454. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  2455. return 0;
  2456. }
  2457. static int
  2458. i915_cache_sharing_set(void *data, u64 val)
  2459. {
  2460. struct drm_device *dev = data;
  2461. struct drm_i915_private *dev_priv = dev->dev_private;
  2462. u32 snpcr;
  2463. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2464. return -ENODEV;
  2465. if (val > 3)
  2466. return -EINVAL;
  2467. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  2468. /* Update the cache sharing policy here as well */
  2469. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2470. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  2471. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  2472. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  2473. return 0;
  2474. }
  2475. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  2476. i915_cache_sharing_get, i915_cache_sharing_set,
  2477. "%llu\n");
  2478. static int i915_forcewake_open(struct inode *inode, struct file *file)
  2479. {
  2480. struct drm_device *dev = inode->i_private;
  2481. struct drm_i915_private *dev_priv = dev->dev_private;
  2482. if (INTEL_INFO(dev)->gen < 6)
  2483. return 0;
  2484. gen6_gt_force_wake_get(dev_priv);
  2485. return 0;
  2486. }
  2487. static int i915_forcewake_release(struct inode *inode, struct file *file)
  2488. {
  2489. struct drm_device *dev = inode->i_private;
  2490. struct drm_i915_private *dev_priv = dev->dev_private;
  2491. if (INTEL_INFO(dev)->gen < 6)
  2492. return 0;
  2493. gen6_gt_force_wake_put(dev_priv);
  2494. return 0;
  2495. }
  2496. static const struct file_operations i915_forcewake_fops = {
  2497. .owner = THIS_MODULE,
  2498. .open = i915_forcewake_open,
  2499. .release = i915_forcewake_release,
  2500. };
  2501. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2502. {
  2503. struct drm_device *dev = minor->dev;
  2504. struct dentry *ent;
  2505. ent = debugfs_create_file("i915_forcewake_user",
  2506. S_IRUSR,
  2507. root, dev,
  2508. &i915_forcewake_fops);
  2509. if (IS_ERR(ent))
  2510. return PTR_ERR(ent);
  2511. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2512. }
  2513. static int i915_debugfs_create(struct dentry *root,
  2514. struct drm_minor *minor,
  2515. const char *name,
  2516. const struct file_operations *fops)
  2517. {
  2518. struct drm_device *dev = minor->dev;
  2519. struct dentry *ent;
  2520. ent = debugfs_create_file(name,
  2521. S_IRUGO | S_IWUSR,
  2522. root, dev,
  2523. fops);
  2524. if (IS_ERR(ent))
  2525. return PTR_ERR(ent);
  2526. return drm_add_fake_info_node(minor, ent, fops);
  2527. }
  2528. static const struct drm_info_list i915_debugfs_list[] = {
  2529. {"i915_capabilities", i915_capabilities, 0},
  2530. {"i915_gem_objects", i915_gem_object_info, 0},
  2531. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2532. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2533. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2534. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2535. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2536. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2537. {"i915_gem_request", i915_gem_request_info, 0},
  2538. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2539. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2540. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2541. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2542. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2543. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2544. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2545. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2546. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2547. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2548. {"i915_inttoext_table", i915_inttoext_table, 0},
  2549. {"i915_drpc_info", i915_drpc_info, 0},
  2550. {"i915_emon_status", i915_emon_status, 0},
  2551. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2552. {"i915_gfxec", i915_gfxec, 0},
  2553. {"i915_fbc_status", i915_fbc_status, 0},
  2554. {"i915_ips_status", i915_ips_status, 0},
  2555. {"i915_sr_status", i915_sr_status, 0},
  2556. {"i915_opregion", i915_opregion, 0},
  2557. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2558. {"i915_context_status", i915_context_status, 0},
  2559. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2560. {"i915_swizzle_info", i915_swizzle_info, 0},
  2561. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2562. {"i915_dpio", i915_dpio_info, 0},
  2563. {"i915_llc", i915_llc, 0},
  2564. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2565. {"i915_energy_uJ", i915_energy_uJ, 0},
  2566. {"i915_pc8_status", i915_pc8_status, 0},
  2567. };
  2568. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2569. static const struct i915_debugfs_files {
  2570. const char *name;
  2571. const struct file_operations *fops;
  2572. } i915_debugfs_files[] = {
  2573. {"i915_wedged", &i915_wedged_fops},
  2574. {"i915_max_freq", &i915_max_freq_fops},
  2575. {"i915_min_freq", &i915_min_freq_fops},
  2576. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2577. {"i915_ring_stop", &i915_ring_stop_fops},
  2578. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2579. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2580. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2581. {"i915_error_state", &i915_error_state_fops},
  2582. {"i915_next_seqno", &i915_next_seqno_fops},
  2583. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  2584. };
  2585. void intel_display_crc_init(struct drm_device *dev)
  2586. {
  2587. struct drm_i915_private *dev_priv = dev->dev_private;
  2588. int i;
  2589. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  2590. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[i];
  2591. pipe_crc->opened = false;
  2592. spin_lock_init(&pipe_crc->lock);
  2593. init_waitqueue_head(&pipe_crc->wq);
  2594. }
  2595. }
  2596. int i915_debugfs_init(struct drm_minor *minor)
  2597. {
  2598. int ret, i;
  2599. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2600. if (ret)
  2601. return ret;
  2602. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2603. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  2604. if (ret)
  2605. return ret;
  2606. }
  2607. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2608. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2609. i915_debugfs_files[i].name,
  2610. i915_debugfs_files[i].fops);
  2611. if (ret)
  2612. return ret;
  2613. }
  2614. return drm_debugfs_create_files(i915_debugfs_list,
  2615. I915_DEBUGFS_ENTRIES,
  2616. minor->debugfs_root, minor);
  2617. }
  2618. void i915_debugfs_cleanup(struct drm_minor *minor)
  2619. {
  2620. int i;
  2621. drm_debugfs_remove_files(i915_debugfs_list,
  2622. I915_DEBUGFS_ENTRIES, minor);
  2623. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2624. 1, minor);
  2625. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2626. struct drm_info_list *info_list =
  2627. (struct drm_info_list *)&i915_pipe_crc_data[i];
  2628. drm_debugfs_remove_files(info_list, 1, minor);
  2629. }
  2630. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2631. struct drm_info_list *info_list =
  2632. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2633. drm_debugfs_remove_files(info_list, 1, minor);
  2634. }
  2635. }
  2636. #endif /* CONFIG_DEBUG_FS */