armada_510.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * Copyright (C) 2012 Russell King
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Armada 510 (aka Dove) variant support
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/io.h>
  12. #include <drm/drmP.h>
  13. #include <drm/drm_crtc_helper.h>
  14. #include "armada_crtc.h"
  15. #include "armada_drm.h"
  16. #include "armada_hw.h"
  17. static int armada510_init(struct armada_private *priv, struct device *dev)
  18. {
  19. priv->extclk[0] = devm_clk_get(dev, "ext_ref_clk_1");
  20. if (IS_ERR(priv->extclk[0]) && PTR_ERR(priv->extclk[0]) == -ENOENT)
  21. priv->extclk[0] = ERR_PTR(-EPROBE_DEFER);
  22. return PTR_RET(priv->extclk[0]);
  23. }
  24. static int armada510_crtc_init(struct armada_crtc *dcrtc)
  25. {
  26. /* Lower the watermark so to eliminate jitter at higher bandwidths */
  27. armada_updatel(0x20, (1 << 11) | 0xff, dcrtc->base + LCD_CFG_RDREG4F);
  28. return 0;
  29. }
  30. /*
  31. * Armada510 specific SCLK register selection.
  32. * This gets called with sclk = NULL to test whether the mode is
  33. * supportable, and again with sclk != NULL to set the clocks up for
  34. * that. The former can return an error, but the latter is expected
  35. * not to.
  36. *
  37. * We currently are pretty rudimentary here, always selecting
  38. * EXT_REF_CLK_1 for LCD0 and erroring LCD1. This needs improvement!
  39. */
  40. static int armada510_crtc_compute_clock(struct armada_crtc *dcrtc,
  41. const struct drm_display_mode *mode, uint32_t *sclk)
  42. {
  43. struct armada_private *priv = dcrtc->crtc.dev->dev_private;
  44. struct clk *clk = priv->extclk[0];
  45. int ret;
  46. if (dcrtc->num == 1)
  47. return -EINVAL;
  48. if (IS_ERR(clk))
  49. return PTR_ERR(clk);
  50. if (dcrtc->clk != clk) {
  51. ret = clk_prepare_enable(clk);
  52. if (ret)
  53. return ret;
  54. dcrtc->clk = clk;
  55. }
  56. if (sclk) {
  57. uint32_t rate, ref, div;
  58. rate = mode->clock * 1000;
  59. ref = clk_round_rate(clk, rate);
  60. div = DIV_ROUND_UP(ref, rate);
  61. if (div < 1)
  62. div = 1;
  63. clk_set_rate(clk, ref);
  64. *sclk = div | SCLK_510_EXTCLK1;
  65. }
  66. return 0;
  67. }
  68. const struct armada_variant armada510_ops = {
  69. .has_spu_adv_reg = true,
  70. .spu_adv_reg = ADV_HWC32ENABLE | ADV_HWC32ARGB | ADV_HWC32BLEND,
  71. .init = armada510_init,
  72. .crtc_init = armada510_crtc_init,
  73. .crtc_compute_clock = armada510_crtc_compute_clock,
  74. };