radeon.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. #include <asm/atomic.h>
  45. #include <linux/wait.h>
  46. #include <linux/list.h>
  47. #include <linux/kref.h>
  48. #include "radeon_mode.h"
  49. #include "radeon_reg.h"
  50. /*
  51. * Modules parameters.
  52. */
  53. extern int radeon_no_wb;
  54. extern int radeon_modeset;
  55. extern int radeon_dynclks;
  56. extern int radeon_r4xx_atom;
  57. extern int radeon_agpmode;
  58. extern int radeon_vram_limit;
  59. extern int radeon_gart_size;
  60. extern int radeon_benchmarking;
  61. extern int radeon_connector_table;
  62. /*
  63. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  64. * symbol;
  65. */
  66. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  67. #define RADEON_IB_POOL_SIZE 16
  68. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  69. #define RADEONFB_CONN_LIMIT 4
  70. enum radeon_family {
  71. CHIP_R100,
  72. CHIP_RV100,
  73. CHIP_RS100,
  74. CHIP_RV200,
  75. CHIP_RS200,
  76. CHIP_R200,
  77. CHIP_RV250,
  78. CHIP_RS300,
  79. CHIP_RV280,
  80. CHIP_R300,
  81. CHIP_R350,
  82. CHIP_RV350,
  83. CHIP_RV380,
  84. CHIP_R420,
  85. CHIP_R423,
  86. CHIP_RV410,
  87. CHIP_RS400,
  88. CHIP_RS480,
  89. CHIP_RS600,
  90. CHIP_RS690,
  91. CHIP_RS740,
  92. CHIP_RV515,
  93. CHIP_R520,
  94. CHIP_RV530,
  95. CHIP_RV560,
  96. CHIP_RV570,
  97. CHIP_R580,
  98. CHIP_R600,
  99. CHIP_RV610,
  100. CHIP_RV630,
  101. CHIP_RV620,
  102. CHIP_RV635,
  103. CHIP_RV670,
  104. CHIP_RS780,
  105. CHIP_RV770,
  106. CHIP_RV730,
  107. CHIP_RV710,
  108. CHIP_LAST,
  109. };
  110. enum radeon_chip_flags {
  111. RADEON_FAMILY_MASK = 0x0000ffffUL,
  112. RADEON_FLAGS_MASK = 0xffff0000UL,
  113. RADEON_IS_MOBILITY = 0x00010000UL,
  114. RADEON_IS_IGP = 0x00020000UL,
  115. RADEON_SINGLE_CRTC = 0x00040000UL,
  116. RADEON_IS_AGP = 0x00080000UL,
  117. RADEON_HAS_HIERZ = 0x00100000UL,
  118. RADEON_IS_PCIE = 0x00200000UL,
  119. RADEON_NEW_MEMMAP = 0x00400000UL,
  120. RADEON_IS_PCI = 0x00800000UL,
  121. RADEON_IS_IGPGART = 0x01000000UL,
  122. };
  123. /*
  124. * Errata workarounds.
  125. */
  126. enum radeon_pll_errata {
  127. CHIP_ERRATA_R300_CG = 0x00000001,
  128. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  129. CHIP_ERRATA_PLL_DELAY = 0x00000004
  130. };
  131. struct radeon_device;
  132. /*
  133. * BIOS.
  134. */
  135. bool radeon_get_bios(struct radeon_device *rdev);
  136. /*
  137. * Clocks
  138. */
  139. struct radeon_clock {
  140. struct radeon_pll p1pll;
  141. struct radeon_pll p2pll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. };
  148. /*
  149. * Fences.
  150. */
  151. struct radeon_fence_driver {
  152. uint32_t scratch_reg;
  153. atomic_t seq;
  154. uint32_t last_seq;
  155. unsigned long count_timeout;
  156. wait_queue_head_t queue;
  157. rwlock_t lock;
  158. struct list_head created;
  159. struct list_head emited;
  160. struct list_head signaled;
  161. };
  162. struct radeon_fence {
  163. struct radeon_device *rdev;
  164. struct kref kref;
  165. struct list_head list;
  166. /* protected by radeon_fence.lock */
  167. uint32_t seq;
  168. unsigned long timeout;
  169. bool emited;
  170. bool signaled;
  171. };
  172. int radeon_fence_driver_init(struct radeon_device *rdev);
  173. void radeon_fence_driver_fini(struct radeon_device *rdev);
  174. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  175. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  176. void radeon_fence_process(struct radeon_device *rdev);
  177. bool radeon_fence_signaled(struct radeon_fence *fence);
  178. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  179. int radeon_fence_wait_next(struct radeon_device *rdev);
  180. int radeon_fence_wait_last(struct radeon_device *rdev);
  181. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  182. void radeon_fence_unref(struct radeon_fence **fence);
  183. /*
  184. * Radeon buffer.
  185. */
  186. struct radeon_object;
  187. struct radeon_object_list {
  188. struct list_head list;
  189. struct radeon_object *robj;
  190. uint64_t gpu_offset;
  191. unsigned rdomain;
  192. unsigned wdomain;
  193. };
  194. int radeon_object_init(struct radeon_device *rdev);
  195. void radeon_object_fini(struct radeon_device *rdev);
  196. int radeon_object_create(struct radeon_device *rdev,
  197. struct drm_gem_object *gobj,
  198. unsigned long size,
  199. bool kernel,
  200. uint32_t domain,
  201. bool interruptible,
  202. struct radeon_object **robj_ptr);
  203. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  204. void radeon_object_kunmap(struct radeon_object *robj);
  205. void radeon_object_unref(struct radeon_object **robj);
  206. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  207. uint64_t *gpu_addr);
  208. void radeon_object_unpin(struct radeon_object *robj);
  209. int radeon_object_wait(struct radeon_object *robj);
  210. int radeon_object_evict_vram(struct radeon_device *rdev);
  211. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  212. void radeon_object_force_delete(struct radeon_device *rdev);
  213. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  214. struct list_head *head);
  215. int radeon_object_list_validate(struct list_head *head, void *fence);
  216. void radeon_object_list_unvalidate(struct list_head *head);
  217. void radeon_object_list_clean(struct list_head *head);
  218. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  219. struct vm_area_struct *vma);
  220. unsigned long radeon_object_size(struct radeon_object *robj);
  221. /*
  222. * GEM objects.
  223. */
  224. struct radeon_gem {
  225. struct list_head objects;
  226. };
  227. int radeon_gem_init(struct radeon_device *rdev);
  228. void radeon_gem_fini(struct radeon_device *rdev);
  229. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  230. int alignment, int initial_domain,
  231. bool discardable, bool kernel,
  232. bool interruptible,
  233. struct drm_gem_object **obj);
  234. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  235. uint64_t *gpu_addr);
  236. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  237. /*
  238. * GART structures, functions & helpers
  239. */
  240. struct radeon_mc;
  241. struct radeon_gart_table_ram {
  242. volatile uint32_t *ptr;
  243. };
  244. struct radeon_gart_table_vram {
  245. struct radeon_object *robj;
  246. volatile uint32_t *ptr;
  247. };
  248. union radeon_gart_table {
  249. struct radeon_gart_table_ram ram;
  250. struct radeon_gart_table_vram vram;
  251. };
  252. struct radeon_gart {
  253. dma_addr_t table_addr;
  254. unsigned num_gpu_pages;
  255. unsigned num_cpu_pages;
  256. unsigned table_size;
  257. union radeon_gart_table table;
  258. struct page **pages;
  259. dma_addr_t *pages_addr;
  260. bool ready;
  261. };
  262. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  263. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  264. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  265. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  266. int radeon_gart_init(struct radeon_device *rdev);
  267. void radeon_gart_fini(struct radeon_device *rdev);
  268. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  269. int pages);
  270. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  271. int pages, struct page **pagelist);
  272. /*
  273. * GPU MC structures, functions & helpers
  274. */
  275. struct radeon_mc {
  276. resource_size_t aper_size;
  277. resource_size_t aper_base;
  278. resource_size_t agp_base;
  279. unsigned gtt_location;
  280. unsigned gtt_size;
  281. unsigned vram_location;
  282. unsigned vram_size;
  283. unsigned vram_width;
  284. int vram_mtrr;
  285. bool vram_is_ddr;
  286. };
  287. int radeon_mc_setup(struct radeon_device *rdev);
  288. /*
  289. * GPU scratch registers structures, functions & helpers
  290. */
  291. struct radeon_scratch {
  292. unsigned num_reg;
  293. bool free[32];
  294. uint32_t reg[32];
  295. };
  296. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  297. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  298. /*
  299. * IRQS.
  300. */
  301. struct radeon_irq {
  302. bool installed;
  303. bool sw_int;
  304. /* FIXME: use a define max crtc rather than hardcode it */
  305. bool crtc_vblank_int[2];
  306. };
  307. int radeon_irq_kms_init(struct radeon_device *rdev);
  308. void radeon_irq_kms_fini(struct radeon_device *rdev);
  309. /*
  310. * CP & ring.
  311. */
  312. struct radeon_ib {
  313. struct list_head list;
  314. unsigned long idx;
  315. uint64_t gpu_addr;
  316. struct radeon_fence *fence;
  317. volatile uint32_t *ptr;
  318. uint32_t length_dw;
  319. };
  320. struct radeon_ib_pool {
  321. struct mutex mutex;
  322. struct radeon_object *robj;
  323. struct list_head scheduled_ibs;
  324. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  325. bool ready;
  326. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  327. };
  328. struct radeon_cp {
  329. struct radeon_object *ring_obj;
  330. volatile uint32_t *ring;
  331. unsigned rptr;
  332. unsigned wptr;
  333. unsigned wptr_old;
  334. unsigned ring_size;
  335. unsigned ring_free_dw;
  336. int count_dw;
  337. uint64_t gpu_addr;
  338. uint32_t align_mask;
  339. uint32_t ptr_mask;
  340. struct mutex mutex;
  341. bool ready;
  342. };
  343. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  344. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  345. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  346. int radeon_ib_pool_init(struct radeon_device *rdev);
  347. void radeon_ib_pool_fini(struct radeon_device *rdev);
  348. int radeon_ib_test(struct radeon_device *rdev);
  349. /* Ring access between begin & end cannot sleep */
  350. void radeon_ring_free_size(struct radeon_device *rdev);
  351. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  352. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  353. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  354. int radeon_ring_test(struct radeon_device *rdev);
  355. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  356. void radeon_ring_fini(struct radeon_device *rdev);
  357. /*
  358. * CS.
  359. */
  360. struct radeon_cs_reloc {
  361. struct drm_gem_object *gobj;
  362. struct radeon_object *robj;
  363. struct radeon_object_list lobj;
  364. uint32_t handle;
  365. uint32_t flags;
  366. };
  367. struct radeon_cs_chunk {
  368. uint32_t chunk_id;
  369. uint32_t length_dw;
  370. uint32_t *kdata;
  371. };
  372. struct radeon_cs_parser {
  373. struct radeon_device *rdev;
  374. struct drm_file *filp;
  375. /* chunks */
  376. unsigned nchunks;
  377. struct radeon_cs_chunk *chunks;
  378. uint64_t *chunks_array;
  379. /* IB */
  380. unsigned idx;
  381. /* relocations */
  382. unsigned nrelocs;
  383. struct radeon_cs_reloc *relocs;
  384. struct radeon_cs_reloc **relocs_ptr;
  385. struct list_head validated;
  386. /* indices of various chunks */
  387. int chunk_ib_idx;
  388. int chunk_relocs_idx;
  389. struct radeon_ib *ib;
  390. void *track;
  391. };
  392. struct radeon_cs_packet {
  393. unsigned idx;
  394. unsigned type;
  395. unsigned reg;
  396. unsigned opcode;
  397. int count;
  398. unsigned one_reg_wr;
  399. };
  400. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  401. struct radeon_cs_packet *pkt,
  402. unsigned idx, unsigned reg);
  403. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  404. struct radeon_cs_packet *pkt);
  405. /*
  406. * AGP
  407. */
  408. int radeon_agp_init(struct radeon_device *rdev);
  409. void radeon_agp_fini(struct radeon_device *rdev);
  410. /*
  411. * Writeback
  412. */
  413. struct radeon_wb {
  414. struct radeon_object *wb_obj;
  415. volatile uint32_t *wb;
  416. uint64_t gpu_addr;
  417. };
  418. /*
  419. * Benchmarking
  420. */
  421. void radeon_benchmark(struct radeon_device *rdev);
  422. /*
  423. * Debugfs
  424. */
  425. int radeon_debugfs_add_files(struct radeon_device *rdev,
  426. struct drm_info_list *files,
  427. unsigned nfiles);
  428. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  429. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  430. int r100_debugfs_cp_init(struct radeon_device *rdev);
  431. /*
  432. * ASIC specific functions.
  433. */
  434. struct radeon_asic {
  435. void (*errata)(struct radeon_device *rdev);
  436. void (*vram_info)(struct radeon_device *rdev);
  437. int (*gpu_reset)(struct radeon_device *rdev);
  438. int (*mc_init)(struct radeon_device *rdev);
  439. void (*mc_fini)(struct radeon_device *rdev);
  440. int (*wb_init)(struct radeon_device *rdev);
  441. void (*wb_fini)(struct radeon_device *rdev);
  442. int (*gart_enable)(struct radeon_device *rdev);
  443. void (*gart_disable)(struct radeon_device *rdev);
  444. void (*gart_tlb_flush)(struct radeon_device *rdev);
  445. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  446. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  447. void (*cp_fini)(struct radeon_device *rdev);
  448. void (*cp_disable)(struct radeon_device *rdev);
  449. void (*ring_start)(struct radeon_device *rdev);
  450. int (*irq_set)(struct radeon_device *rdev);
  451. int (*irq_process)(struct radeon_device *rdev);
  452. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  453. int (*cs_parse)(struct radeon_cs_parser *p);
  454. int (*copy_blit)(struct radeon_device *rdev,
  455. uint64_t src_offset,
  456. uint64_t dst_offset,
  457. unsigned num_pages,
  458. struct radeon_fence *fence);
  459. int (*copy_dma)(struct radeon_device *rdev,
  460. uint64_t src_offset,
  461. uint64_t dst_offset,
  462. unsigned num_pages,
  463. struct radeon_fence *fence);
  464. int (*copy)(struct radeon_device *rdev,
  465. uint64_t src_offset,
  466. uint64_t dst_offset,
  467. unsigned num_pages,
  468. struct radeon_fence *fence);
  469. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  470. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  471. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  472. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  473. };
  474. /*
  475. * IOCTL.
  476. */
  477. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  478. struct drm_file *filp);
  479. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  480. struct drm_file *filp);
  481. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv);
  483. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  484. struct drm_file *file_priv);
  485. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  486. struct drm_file *file_priv);
  487. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  488. struct drm_file *file_priv);
  489. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  490. struct drm_file *filp);
  491. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  492. struct drm_file *filp);
  493. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  494. struct drm_file *filp);
  495. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  496. struct drm_file *filp);
  497. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  498. /*
  499. * Core structure, functions and helpers.
  500. */
  501. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  502. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  503. struct radeon_device {
  504. struct drm_device *ddev;
  505. struct pci_dev *pdev;
  506. /* ASIC */
  507. enum radeon_family family;
  508. unsigned long flags;
  509. int usec_timeout;
  510. enum radeon_pll_errata pll_errata;
  511. int num_gb_pipes;
  512. int disp_priority;
  513. /* BIOS */
  514. uint8_t *bios;
  515. bool is_atom_bios;
  516. uint16_t bios_header_start;
  517. struct radeon_object *stollen_vga_memory;
  518. struct fb_info *fbdev_info;
  519. struct radeon_object *fbdev_robj;
  520. struct radeon_framebuffer *fbdev_rfb;
  521. /* Register mmio */
  522. unsigned long rmmio_base;
  523. unsigned long rmmio_size;
  524. void *rmmio;
  525. radeon_rreg_t mm_rreg;
  526. radeon_wreg_t mm_wreg;
  527. radeon_rreg_t mc_rreg;
  528. radeon_wreg_t mc_wreg;
  529. radeon_rreg_t pll_rreg;
  530. radeon_wreg_t pll_wreg;
  531. radeon_rreg_t pcie_rreg;
  532. radeon_wreg_t pcie_wreg;
  533. radeon_rreg_t pciep_rreg;
  534. radeon_wreg_t pciep_wreg;
  535. struct radeon_clock clock;
  536. struct radeon_mc mc;
  537. struct radeon_gart gart;
  538. struct radeon_mode_info mode_info;
  539. struct radeon_scratch scratch;
  540. struct radeon_mman mman;
  541. struct radeon_fence_driver fence_drv;
  542. struct radeon_cp cp;
  543. struct radeon_ib_pool ib_pool;
  544. struct radeon_irq irq;
  545. struct radeon_asic *asic;
  546. struct radeon_gem gem;
  547. struct mutex cs_mutex;
  548. struct radeon_wb wb;
  549. bool gpu_lockup;
  550. bool shutdown;
  551. bool suspend;
  552. };
  553. int radeon_device_init(struct radeon_device *rdev,
  554. struct drm_device *ddev,
  555. struct pci_dev *pdev,
  556. uint32_t flags);
  557. void radeon_device_fini(struct radeon_device *rdev);
  558. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  559. /*
  560. * Registers read & write functions.
  561. */
  562. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  563. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  564. #define RREG32(reg) rdev->mm_rreg(rdev, (reg))
  565. #define WREG32(reg, v) rdev->mm_wreg(rdev, (reg), (v))
  566. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  567. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  568. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  569. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  570. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  571. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  572. #define RREG32_PCIE(reg) rdev->pcie_rreg(rdev, (reg))
  573. #define WREG32_PCIE(reg, v) rdev->pcie_wreg(rdev, (reg), (v))
  574. #define WREG32_P(reg, val, mask) \
  575. do { \
  576. uint32_t tmp_ = RREG32(reg); \
  577. tmp_ &= (mask); \
  578. tmp_ |= ((val) & ~(mask)); \
  579. WREG32(reg, tmp_); \
  580. } while (0)
  581. #define WREG32_PLL_P(reg, val, mask) \
  582. do { \
  583. uint32_t tmp_ = RREG32_PLL(reg); \
  584. tmp_ &= (mask); \
  585. tmp_ |= ((val) & ~(mask)); \
  586. WREG32_PLL(reg, tmp_); \
  587. } while (0)
  588. void r100_pll_errata_after_index(struct radeon_device *rdev);
  589. /*
  590. * ASICs helpers.
  591. */
  592. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  593. (rdev->family == CHIP_RV200) || \
  594. (rdev->family == CHIP_RS100) || \
  595. (rdev->family == CHIP_RS200) || \
  596. (rdev->family == CHIP_RV250) || \
  597. (rdev->family == CHIP_RV280) || \
  598. (rdev->family == CHIP_RS300))
  599. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  600. (rdev->family == CHIP_RV350) || \
  601. (rdev->family == CHIP_R350) || \
  602. (rdev->family == CHIP_RV380) || \
  603. (rdev->family == CHIP_R420) || \
  604. (rdev->family == CHIP_R423) || \
  605. (rdev->family == CHIP_RV410) || \
  606. (rdev->family == CHIP_RS400) || \
  607. (rdev->family == CHIP_RS480))
  608. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  609. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  610. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  611. /*
  612. * BIOS helpers.
  613. */
  614. #define RBIOS8(i) (rdev->bios[i])
  615. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  616. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  617. int radeon_combios_init(struct radeon_device *rdev);
  618. void radeon_combios_fini(struct radeon_device *rdev);
  619. int radeon_atombios_init(struct radeon_device *rdev);
  620. void radeon_atombios_fini(struct radeon_device *rdev);
  621. /*
  622. * RING helpers.
  623. */
  624. #define CP_PACKET0 0x00000000
  625. #define PACKET0_BASE_INDEX_SHIFT 0
  626. #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0)
  627. #define PACKET0_COUNT_SHIFT 16
  628. #define PACKET0_COUNT_MASK (0x3fff << 16)
  629. #define CP_PACKET1 0x40000000
  630. #define CP_PACKET2 0x80000000
  631. #define PACKET2_PAD_SHIFT 0
  632. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  633. #define CP_PACKET3 0xC0000000
  634. #define PACKET3_IT_OPCODE_SHIFT 8
  635. #define PACKET3_IT_OPCODE_MASK (0xff << 8)
  636. #define PACKET3_COUNT_SHIFT 16
  637. #define PACKET3_COUNT_MASK (0x3fff << 16)
  638. /* PACKET3 op code */
  639. #define PACKET3_NOP 0x10
  640. #define PACKET3_3D_DRAW_VBUF 0x28
  641. #define PACKET3_3D_DRAW_IMMD 0x29
  642. #define PACKET3_3D_DRAW_INDX 0x2A
  643. #define PACKET3_3D_LOAD_VBPNTR 0x2F
  644. #define PACKET3_INDX_BUFFER 0x33
  645. #define PACKET3_3D_DRAW_VBUF_2 0x34
  646. #define PACKET3_3D_DRAW_IMMD_2 0x35
  647. #define PACKET3_3D_DRAW_INDX_2 0x36
  648. #define PACKET3_BITBLT_MULTI 0x9B
  649. #define PACKET0(reg, n) (CP_PACKET0 | \
  650. REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \
  651. REG_SET(PACKET0_COUNT, (n)))
  652. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  653. #define PACKET3(op, n) (CP_PACKET3 | \
  654. REG_SET(PACKET3_IT_OPCODE, (op)) | \
  655. REG_SET(PACKET3_COUNT, (n)))
  656. #define PACKET_TYPE0 0
  657. #define PACKET_TYPE1 1
  658. #define PACKET_TYPE2 2
  659. #define PACKET_TYPE3 3
  660. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  661. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  662. #define CP_PACKET0_GET_REG(h) (((h) & 0x1FFF) << 2)
  663. #define CP_PACKET0_GET_ONE_REG_WR(h) (((h) >> 15) & 1)
  664. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  665. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  666. {
  667. #if DRM_DEBUG_CODE
  668. if (rdev->cp.count_dw <= 0) {
  669. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  670. }
  671. #endif
  672. rdev->cp.ring[rdev->cp.wptr++] = v;
  673. rdev->cp.wptr &= rdev->cp.ptr_mask;
  674. rdev->cp.count_dw--;
  675. rdev->cp.ring_free_dw--;
  676. }
  677. /*
  678. * ASICs macro.
  679. */
  680. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  681. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  682. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  683. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  684. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  685. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  686. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  687. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  688. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  689. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  690. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  691. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  692. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  693. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  694. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  695. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  696. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  697. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  698. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  699. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  700. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  701. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  702. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  703. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  704. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  705. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  706. #endif