toshiba_rbtx4927_irq.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * linux/arch/mips/tx4927/toshiba_rbtx4927/toshiba_rbtx4927_irq.c
  3. *
  4. * Toshiba RBTX4927 specific interrupt handlers
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * source@mvista.com
  8. *
  9. * Copyright 2001-2002 MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  19. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  21. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  22. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  23. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  24. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. /*
  32. IRQ Device
  33. 00 RBTX4927-ISA/00
  34. 01 RBTX4927-ISA/01 PS2/Keyboard
  35. 02 RBTX4927-ISA/02 Cascade RBTX4927-ISA (irqs 8-15)
  36. 03 RBTX4927-ISA/03
  37. 04 RBTX4927-ISA/04
  38. 05 RBTX4927-ISA/05
  39. 06 RBTX4927-ISA/06
  40. 07 RBTX4927-ISA/07
  41. 08 RBTX4927-ISA/08
  42. 09 RBTX4927-ISA/09
  43. 10 RBTX4927-ISA/10
  44. 11 RBTX4927-ISA/11
  45. 12 RBTX4927-ISA/12 PS2/Mouse (not supported at this time)
  46. 13 RBTX4927-ISA/13
  47. 14 RBTX4927-ISA/14 IDE
  48. 15 RBTX4927-ISA/15
  49. 16 TX4927-CP0/00 Software 0
  50. 17 TX4927-CP0/01 Software 1
  51. 18 TX4927-CP0/02 Cascade TX4927-CP0
  52. 19 TX4927-CP0/03 Multiplexed -- do not use
  53. 20 TX4927-CP0/04 Multiplexed -- do not use
  54. 21 TX4927-CP0/05 Multiplexed -- do not use
  55. 22 TX4927-CP0/06 Multiplexed -- do not use
  56. 23 TX4927-CP0/07 CPU TIMER
  57. 24 TX4927-PIC/00
  58. 25 TX4927-PIC/01
  59. 26 TX4927-PIC/02
  60. 27 TX4927-PIC/03 Cascade RBTX4927-IOC
  61. 28 TX4927-PIC/04
  62. 29 TX4927-PIC/05 RBTX4927 RTL-8019AS ethernet
  63. 30 TX4927-PIC/06
  64. 31 TX4927-PIC/07
  65. 32 TX4927-PIC/08 TX4927 SerialIO Channel 0
  66. 33 TX4927-PIC/09 TX4927 SerialIO Channel 1
  67. 34 TX4927-PIC/10
  68. 35 TX4927-PIC/11
  69. 36 TX4927-PIC/12
  70. 37 TX4927-PIC/13
  71. 38 TX4927-PIC/14
  72. 39 TX4927-PIC/15
  73. 40 TX4927-PIC/16 TX4927 PCI PCI-C
  74. 41 TX4927-PIC/17
  75. 42 TX4927-PIC/18
  76. 43 TX4927-PIC/19
  77. 44 TX4927-PIC/20
  78. 45 TX4927-PIC/21
  79. 46 TX4927-PIC/22 TX4927 PCI PCI-ERR
  80. 47 TX4927-PIC/23 TX4927 PCI PCI-PMA (not used)
  81. 48 TX4927-PIC/24
  82. 49 TX4927-PIC/25
  83. 50 TX4927-PIC/26
  84. 51 TX4927-PIC/27
  85. 52 TX4927-PIC/28
  86. 53 TX4927-PIC/29
  87. 54 TX4927-PIC/30
  88. 55 TX4927-PIC/31
  89. 56 RBTX4927-IOC/00 FPCIB0 PCI-D PJ4/A PJ5/B SB/C PJ6/D PJ7/A (SouthBridge/NotUsed) [RTL-8139=PJ4]
  90. 57 RBTX4927-IOC/01 FPCIB0 PCI-C PJ4/D PJ5/A SB/B PJ6/C PJ7/D (SouthBridge/NotUsed) [RTL-8139=PJ5]
  91. 58 RBTX4927-IOC/02 FPCIB0 PCI-B PJ4/C PJ5/D SB/A PJ6/B PJ7/C (SouthBridge/IDE/pin=1,INTR) [RTL-8139=NotSupported]
  92. 59 RBTX4927-IOC/03 FPCIB0 PCI-A PJ4/B PJ5/C SB/D PJ6/A PJ7/B (SouthBridge/USB/pin=4) [RTL-8139=PJ6]
  93. 60 RBTX4927-IOC/04
  94. 61 RBTX4927-IOC/05
  95. 62 RBTX4927-IOC/06
  96. 63 RBTX4927-IOC/07
  97. NOTES:
  98. SouthBridge/INTR is mapped to SouthBridge/A=PCI-B/#58
  99. SouthBridge/ISA/pin=0 no pci irq used by this device
  100. SouthBridge/IDE/pin=1 no pci irq used by this device, using INTR via ISA IRQ14
  101. SouthBridge/USB/pin=4 using pci irq SouthBridge/D=PCI-A=#59
  102. SouthBridge/PMC/pin=0 no pci irq used by this device
  103. SuperIO/PS2/Keyboard, using INTR via ISA IRQ1
  104. SuperIO/PS2/Mouse, using INTR via ISA IRQ12 (mouse not currently supported)
  105. JP7 is not bus master -- do NOT use -- only 4 pci bus master's allowed -- SouthBridge, JP4, JP5, JP6
  106. */
  107. #include <linux/init.h>
  108. #include <linux/kernel.h>
  109. #include <linux/types.h>
  110. #include <linux/mm.h>
  111. #include <linux/swap.h>
  112. #include <linux/ioport.h>
  113. #include <linux/sched.h>
  114. #include <linux/interrupt.h>
  115. #include <linux/pci.h>
  116. #include <linux/timex.h>
  117. #include <asm/bootinfo.h>
  118. #include <asm/page.h>
  119. #include <asm/io.h>
  120. #include <asm/irq.h>
  121. #include <asm/pci.h>
  122. #include <asm/processor.h>
  123. #include <asm/reboot.h>
  124. #include <asm/time.h>
  125. #include <asm/wbflush.h>
  126. #include <linux/bootmem.h>
  127. #include <linux/blkdev.h>
  128. #ifdef CONFIG_RTC_DS1742
  129. #include <linux/ds1742rtc.h>
  130. #endif
  131. #ifdef CONFIG_TOSHIBA_FPCIB0
  132. #include <asm/tx4927/smsc_fdc37m81x.h>
  133. #endif
  134. #include <asm/tx4927/toshiba_rbtx4927.h>
  135. #undef TOSHIBA_RBTX4927_IRQ_DEBUG
  136. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  137. #define TOSHIBA_RBTX4927_IRQ_NONE 0x00000000
  138. #define TOSHIBA_RBTX4927_IRQ_INFO ( 1 << 0 )
  139. #define TOSHIBA_RBTX4927_IRQ_WARN ( 1 << 1 )
  140. #define TOSHIBA_RBTX4927_IRQ_EROR ( 1 << 2 )
  141. #define TOSHIBA_RBTX4927_IRQ_IOC_INIT ( 1 << 10 )
  142. #define TOSHIBA_RBTX4927_IRQ_IOC_ENABLE ( 1 << 13 )
  143. #define TOSHIBA_RBTX4927_IRQ_IOC_DISABLE ( 1 << 14 )
  144. #define TOSHIBA_RBTX4927_IRQ_ISA_INIT ( 1 << 20 )
  145. #define TOSHIBA_RBTX4927_IRQ_ISA_ENABLE ( 1 << 23 )
  146. #define TOSHIBA_RBTX4927_IRQ_ISA_DISABLE ( 1 << 24 )
  147. #define TOSHIBA_RBTX4927_IRQ_ISA_MASK ( 1 << 25 )
  148. #define TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ ( 1 << 26 )
  149. #define TOSHIBA_RBTX4927_SETUP_ALL 0xffffffff
  150. #endif
  151. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  152. static const u32 toshiba_rbtx4927_irq_debug_flag =
  153. (TOSHIBA_RBTX4927_IRQ_NONE | TOSHIBA_RBTX4927_IRQ_INFO |
  154. TOSHIBA_RBTX4927_IRQ_WARN | TOSHIBA_RBTX4927_IRQ_EROR
  155. // | TOSHIBA_RBTX4927_IRQ_IOC_INIT
  156. // | TOSHIBA_RBTX4927_IRQ_IOC_ENABLE
  157. // | TOSHIBA_RBTX4927_IRQ_IOC_DISABLE
  158. // | TOSHIBA_RBTX4927_IRQ_ISA_INIT
  159. // | TOSHIBA_RBTX4927_IRQ_ISA_ENABLE
  160. // | TOSHIBA_RBTX4927_IRQ_ISA_DISABLE
  161. // | TOSHIBA_RBTX4927_IRQ_ISA_MASK
  162. // | TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ
  163. );
  164. #endif
  165. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  166. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...) \
  167. if ( (toshiba_rbtx4927_irq_debug_flag) & (flag) ) \
  168. { \
  169. char tmp[100]; \
  170. sprintf( tmp, str ); \
  171. printk( "%s(%s:%u)::%s", __FUNCTION__, __FILE__, __LINE__, tmp ); \
  172. }
  173. #else
  174. #define TOSHIBA_RBTX4927_IRQ_DPRINTK(flag,str...)
  175. #endif
  176. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG 0
  177. #define TOSHIBA_RBTX4927_IRQ_IOC_RAW_END 7
  178. #define TOSHIBA_RBTX4927_IRQ_IOC_BEG ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_BEG) /* 56 */
  179. #define TOSHIBA_RBTX4927_IRQ_IOC_END ((TX4927_IRQ_PIC_END+1)+TOSHIBA_RBTX4927_IRQ_IOC_RAW_END) /* 63 */
  180. #define TOSHIBA_RBTX4927_IRQ_ISA_BEG MI8259_IRQ_ISA_BEG
  181. #define TOSHIBA_RBTX4927_IRQ_ISA_END MI8259_IRQ_ISA_END
  182. #define TOSHIBA_RBTX4927_IRQ_ISA_MID ((TOSHIBA_RBTX4927_IRQ_ISA_BEG+TOSHIBA_RBTX4927_IRQ_ISA_END+1)/2)
  183. #define TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC TX4927_IRQ_NEST_EXT_ON_PIC
  184. #define TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC (TOSHIBA_RBTX4927_IRQ_IOC_BEG+2)
  185. #define TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA (TOSHIBA_RBTX4927_IRQ_ISA_BEG+2)
  186. extern int tx4927_using_backplane;
  187. #ifdef CONFIG_TOSHIBA_FPCIB0
  188. extern void enable_8259A_irq(unsigned int irq);
  189. extern void disable_8259A_irq(unsigned int irq);
  190. extern void mask_and_ack_8259A(unsigned int irq);
  191. #endif
  192. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq);
  193. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq);
  194. #ifdef CONFIG_TOSHIBA_FPCIB0
  195. static void toshiba_rbtx4927_irq_isa_enable(unsigned int irq);
  196. static void toshiba_rbtx4927_irq_isa_disable(unsigned int irq);
  197. static void toshiba_rbtx4927_irq_isa_mask_and_ack(unsigned int irq);
  198. static void toshiba_rbtx4927_irq_isa_end(unsigned int irq);
  199. #endif
  200. #define TOSHIBA_RBTX4927_IOC_NAME "RBTX4927-IOC"
  201. static struct irq_chip toshiba_rbtx4927_irq_ioc_type = {
  202. .typename = TOSHIBA_RBTX4927_IOC_NAME,
  203. .ack = toshiba_rbtx4927_irq_ioc_disable,
  204. .mask = toshiba_rbtx4927_irq_ioc_disable,
  205. .mask_ack = toshiba_rbtx4927_irq_ioc_disable,
  206. .unmask = toshiba_rbtx4927_irq_ioc_enable,
  207. };
  208. #define TOSHIBA_RBTX4927_IOC_INTR_ENAB 0xbc002000
  209. #define TOSHIBA_RBTX4927_IOC_INTR_STAT 0xbc002006
  210. #ifdef CONFIG_TOSHIBA_FPCIB0
  211. #define TOSHIBA_RBTX4927_ISA_NAME "RBTX4927-ISA"
  212. static struct irq_chip toshiba_rbtx4927_irq_isa_type = {
  213. .typename = TOSHIBA_RBTX4927_ISA_NAME,
  214. .ack = toshiba_rbtx4927_irq_isa_mask_and_ack,
  215. .mask = toshiba_rbtx4927_irq_isa_disable,
  216. .mask_ack = toshiba_rbtx4927_irq_isa_mask_and_ack,
  217. .unmask = toshiba_rbtx4927_irq_isa_enable,
  218. .end = toshiba_rbtx4927_irq_isa_end,
  219. };
  220. #endif
  221. u32 bit2num(u32 num)
  222. {
  223. u32 i;
  224. for (i = 0; i < (sizeof(num) * 8); i++) {
  225. if (num & (1 << i)) {
  226. return (i);
  227. }
  228. }
  229. return (0);
  230. }
  231. int toshiba_rbtx4927_irq_nested(int sw_irq)
  232. {
  233. u32 level3;
  234. u32 level4;
  235. u32 level5;
  236. level3 = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  237. if (level3) {
  238. sw_irq = TOSHIBA_RBTX4927_IRQ_IOC_BEG + bit2num(level3);
  239. if (sw_irq != TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC) {
  240. goto RETURN;
  241. }
  242. }
  243. #ifdef CONFIG_TOSHIBA_FPCIB0
  244. {
  245. if (tx4927_using_backplane) {
  246. outb(0x0A, 0x20);
  247. level4 = inb(0x20) & 0xff;
  248. if (level4) {
  249. sw_irq =
  250. TOSHIBA_RBTX4927_IRQ_ISA_BEG +
  251. bit2num(level4);
  252. if (sw_irq !=
  253. TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA) {
  254. goto RETURN;
  255. }
  256. }
  257. outb(0x0A, 0xA0);
  258. level5 = inb(0xA0) & 0xff;
  259. if (level5) {
  260. sw_irq =
  261. TOSHIBA_RBTX4927_IRQ_ISA_MID +
  262. bit2num(level5);
  263. goto RETURN;
  264. }
  265. }
  266. }
  267. #endif
  268. RETURN:
  269. return (sw_irq);
  270. }
  271. //#define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, 0, CPU_MASK_NONE, s, NULL, NULL }
  272. #define TOSHIBA_RBTX4927_PIC_ACTION(s) { no_action, IRQF_SHARED, CPU_MASK_NONE, s, NULL, NULL }
  273. static struct irqaction toshiba_rbtx4927_irq_ioc_action =
  274. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_IOC_NAME);
  275. #ifdef CONFIG_TOSHIBA_FPCIB0
  276. static struct irqaction toshiba_rbtx4927_irq_isa_master =
  277. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_ISA_NAME "/M");
  278. static struct irqaction toshiba_rbtx4927_irq_isa_slave =
  279. TOSHIBA_RBTX4927_PIC_ACTION(TOSHIBA_RBTX4927_ISA_NAME "/S");
  280. #endif
  281. /**********************************************************************************/
  282. /* Functions for ioc */
  283. /**********************************************************************************/
  284. static void __init toshiba_rbtx4927_irq_ioc_init(void)
  285. {
  286. int i;
  287. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_INIT,
  288. "beg=%d end=%d\n",
  289. TOSHIBA_RBTX4927_IRQ_IOC_BEG,
  290. TOSHIBA_RBTX4927_IRQ_IOC_END);
  291. for (i = TOSHIBA_RBTX4927_IRQ_IOC_BEG;
  292. i <= TOSHIBA_RBTX4927_IRQ_IOC_END; i++)
  293. set_irq_chip_and_handler(i, &toshiba_rbtx4927_irq_ioc_type,
  294. handle_level_irq);
  295. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_IOC_ON_PIC,
  296. &toshiba_rbtx4927_irq_ioc_action);
  297. }
  298. static void toshiba_rbtx4927_irq_ioc_enable(unsigned int irq)
  299. {
  300. volatile unsigned char v;
  301. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_ENABLE,
  302. "irq=%d\n", irq);
  303. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  304. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  305. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  306. "bad irq=%d\n", irq);
  307. panic("\n");
  308. }
  309. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  310. v |= (1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  311. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  312. }
  313. static void toshiba_rbtx4927_irq_ioc_disable(unsigned int irq)
  314. {
  315. volatile unsigned char v;
  316. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_IOC_DISABLE,
  317. "irq=%d\n", irq);
  318. if (irq < TOSHIBA_RBTX4927_IRQ_IOC_BEG
  319. || irq > TOSHIBA_RBTX4927_IRQ_IOC_END) {
  320. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  321. "bad irq=%d\n", irq);
  322. panic("\n");
  323. }
  324. v = TX4927_RD08(TOSHIBA_RBTX4927_IOC_INTR_ENAB);
  325. v &= ~(1 << (irq - TOSHIBA_RBTX4927_IRQ_IOC_BEG));
  326. TOSHIBA_RBTX4927_WR08(TOSHIBA_RBTX4927_IOC_INTR_ENAB, v);
  327. }
  328. /**********************************************************************************/
  329. /* Functions for isa */
  330. /**********************************************************************************/
  331. #ifdef CONFIG_TOSHIBA_FPCIB0
  332. static void __init toshiba_rbtx4927_irq_isa_init(void)
  333. {
  334. int i;
  335. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_INIT,
  336. "beg=%d end=%d\n",
  337. TOSHIBA_RBTX4927_IRQ_ISA_BEG,
  338. TOSHIBA_RBTX4927_IRQ_ISA_END);
  339. for (i = TOSHIBA_RBTX4927_IRQ_ISA_BEG;
  340. i <= TOSHIBA_RBTX4927_IRQ_ISA_END; i++)
  341. set_irq_chip(i, &toshiba_rbtx4927_irq_isa_type);
  342. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_IOC,
  343. &toshiba_rbtx4927_irq_isa_master);
  344. setup_irq(TOSHIBA_RBTX4927_IRQ_NEST_ISA_ON_ISA,
  345. &toshiba_rbtx4927_irq_isa_slave);
  346. /* make sure we are looking at IRR (not ISR) */
  347. outb(0x0A, 0x20);
  348. outb(0x0A, 0xA0);
  349. }
  350. #endif
  351. #ifdef CONFIG_TOSHIBA_FPCIB0
  352. static void toshiba_rbtx4927_irq_isa_enable(unsigned int irq)
  353. {
  354. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_ENABLE,
  355. "irq=%d\n", irq);
  356. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  357. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  358. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  359. "bad irq=%d\n", irq);
  360. panic("\n");
  361. }
  362. enable_8259A_irq(irq);
  363. }
  364. #endif
  365. #ifdef CONFIG_TOSHIBA_FPCIB0
  366. static void toshiba_rbtx4927_irq_isa_disable(unsigned int irq)
  367. {
  368. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_DISABLE,
  369. "irq=%d\n", irq);
  370. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  371. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  372. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  373. "bad irq=%d\n", irq);
  374. panic("\n");
  375. }
  376. disable_8259A_irq(irq);
  377. }
  378. #endif
  379. #ifdef CONFIG_TOSHIBA_FPCIB0
  380. static void toshiba_rbtx4927_irq_isa_mask_and_ack(unsigned int irq)
  381. {
  382. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_MASK,
  383. "irq=%d\n", irq);
  384. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  385. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  386. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  387. "bad irq=%d\n", irq);
  388. panic("\n");
  389. }
  390. mask_and_ack_8259A(irq);
  391. }
  392. #endif
  393. #ifdef CONFIG_TOSHIBA_FPCIB0
  394. static void toshiba_rbtx4927_irq_isa_end(unsigned int irq)
  395. {
  396. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_ISA_ENDIRQ,
  397. "irq=%d\n", irq);
  398. if (irq < TOSHIBA_RBTX4927_IRQ_ISA_BEG
  399. || irq > TOSHIBA_RBTX4927_IRQ_ISA_END) {
  400. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_EROR,
  401. "bad irq=%d\n", irq);
  402. panic("\n");
  403. }
  404. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  405. toshiba_rbtx4927_irq_isa_enable(irq);
  406. }
  407. }
  408. #endif
  409. void __init arch_init_irq(void)
  410. {
  411. extern void tx4927_irq_init(void);
  412. tx4927_irq_init();
  413. toshiba_rbtx4927_irq_ioc_init();
  414. #ifdef CONFIG_TOSHIBA_FPCIB0
  415. {
  416. if (tx4927_using_backplane) {
  417. toshiba_rbtx4927_irq_isa_init();
  418. }
  419. }
  420. #endif
  421. wbflush();
  422. }
  423. void toshiba_rbtx4927_irq_dump(char *key)
  424. {
  425. #ifdef TOSHIBA_RBTX4927_IRQ_DEBUG
  426. {
  427. u32 i, j = 0;
  428. for (i = 0; i < NR_IRQS; i++) {
  429. if (strcmp(irq_desc[i].chip->typename, "none")
  430. == 0)
  431. continue;
  432. if ((i >= 1)
  433. && (irq_desc[i - 1].chip->typename ==
  434. irq_desc[i].chip->typename)) {
  435. j++;
  436. } else {
  437. j = 0;
  438. }
  439. TOSHIBA_RBTX4927_IRQ_DPRINTK
  440. (TOSHIBA_RBTX4927_IRQ_INFO,
  441. "%s irq=0x%02x/%3d s=0x%08x h=0x%08x a=0x%08x ah=0x%08x d=%1d n=%s/%02d\n",
  442. key, i, i, irq_desc[i].status,
  443. (u32) irq_desc[i].chip,
  444. (u32) irq_desc[i].action,
  445. (u32) (irq_desc[i].action ? irq_desc[i].
  446. action->handler : 0),
  447. irq_desc[i].depth,
  448. irq_desc[i].chip->typename, j);
  449. }
  450. }
  451. #endif
  452. }
  453. void toshiba_rbtx4927_irq_dump_pics(char *s)
  454. {
  455. u32 level0_m;
  456. u32 level0_s;
  457. u32 level1_m;
  458. u32 level1_s;
  459. u32 level2;
  460. u32 level2_p;
  461. u32 level2_s;
  462. u32 level3_m;
  463. u32 level3_s;
  464. u32 level4_m;
  465. u32 level4_s;
  466. u32 level5_m;
  467. u32 level5_s;
  468. if (s == NULL)
  469. s = "null";
  470. level0_m = (read_c0_status() & 0x0000ff00) >> 8;
  471. level0_s = (read_c0_cause() & 0x0000ff00) >> 8;
  472. level1_m = level0_m;
  473. level1_s = level0_s & 0x87;
  474. level2 = TX4927_RD(0xff1ff6a0);
  475. level2_p = (((level2 & 0x10000)) ? 0 : 1);
  476. level2_s = (((level2 & 0x1f) == 0x1f) ? 0 : (level2 & 0x1f));
  477. level3_m = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_ENAB) & 0x1f;
  478. level3_s = reg_rd08(TOSHIBA_RBTX4927_IOC_INTR_STAT) & 0x1f;
  479. level4_m = inb(0x21);
  480. outb(0x0A, 0x20);
  481. level4_s = inb(0x20);
  482. level5_m = inb(0xa1);
  483. outb(0x0A, 0xa0);
  484. level5_s = inb(0xa0);
  485. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  486. "dump_raw_pic() ");
  487. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  488. "cp0:m=0x%02x/s=0x%02x ", level0_m,
  489. level0_s);
  490. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  491. "cp0:m=0x%02x/s=0x%02x ", level1_m,
  492. level1_s);
  493. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  494. "pic:e=0x%02x/s=0x%02x ", level2_p,
  495. level2_s);
  496. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  497. "ioc:m=0x%02x/s=0x%02x ", level3_m,
  498. level3_s);
  499. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  500. "sbm:m=0x%02x/s=0x%02x ", level4_m,
  501. level4_s);
  502. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO,
  503. "sbs:m=0x%02x/s=0x%02x ", level5_m,
  504. level5_s);
  505. TOSHIBA_RBTX4927_IRQ_DPRINTK(TOSHIBA_RBTX4927_IRQ_INFO, "[%s]\n",
  506. s);
  507. }