qlcnic.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef _QLCNIC_H_
  25. #define _QLCNIC_H_
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/types.h>
  29. #include <linux/ioport.h>
  30. #include <linux/pci.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ip.h>
  34. #include <linux/in.h>
  35. #include <linux/tcp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/firmware.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/timer.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/io.h>
  43. #include <asm/byteorder.h>
  44. #include "qlcnic_hdr.h"
  45. #define _QLCNIC_LINUX_MAJOR 5
  46. #define _QLCNIC_LINUX_MINOR 0
  47. #define _QLCNIC_LINUX_SUBVERSION 8
  48. #define QLCNIC_LINUX_VERSIONID "5.0.8"
  49. #define QLCNIC_DRV_IDC_VER 0x01
  50. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  51. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  52. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  53. #define _major(v) (((v) >> 24) & 0xff)
  54. #define _minor(v) (((v) >> 16) & 0xff)
  55. #define _build(v) ((v) & 0xffff)
  56. /* version in image has weird encoding:
  57. * 7:0 - major
  58. * 15:8 - minor
  59. * 31:16 - build (little endian)
  60. */
  61. #define QLCNIC_DECODE_VERSION(v) \
  62. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  63. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  64. #define QLCNIC_NUM_FLASH_SECTORS (64)
  65. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  66. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  67. * QLCNIC_FLASH_SECTOR_SIZE)
  68. #define RCV_DESC_RINGSIZE(rds_ring) \
  69. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  70. #define RCV_BUFF_RINGSIZE(rds_ring) \
  71. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  72. #define STATUS_DESC_RINGSIZE(sds_ring) \
  73. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  74. #define TX_BUFF_RINGSIZE(tx_ring) \
  75. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  76. #define TX_DESC_RINGSIZE(tx_ring) \
  77. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  78. #define QLCNIC_P3P_A0 0x50
  79. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  80. #define FIRST_PAGE_GROUP_START 0
  81. #define FIRST_PAGE_GROUP_END 0x100000
  82. #define P3_MAX_MTU (9600)
  83. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  84. #define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  85. #define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
  86. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  87. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  88. /* Opcodes to be used with the commands */
  89. #define TX_ETHER_PKT 0x01
  90. #define TX_TCP_PKT 0x02
  91. #define TX_UDP_PKT 0x03
  92. #define TX_IP_PKT 0x04
  93. #define TX_TCP_LSO 0x05
  94. #define TX_TCP_LSO6 0x06
  95. #define TX_IPSEC 0x07
  96. #define TX_IPSEC_CMD 0x0a
  97. #define TX_TCPV6_PKT 0x0b
  98. #define TX_UDPV6_PKT 0x0c
  99. /* Tx defines */
  100. #define MAX_TSO_HEADER_DESC 2
  101. #define MGMT_CMD_DESC_RESV 4
  102. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  103. + MGMT_CMD_DESC_RESV)
  104. #define QLCNIC_MAX_TX_TIMEOUTS 2
  105. /*
  106. * Following are the states of the Phantom. Phantom will set them and
  107. * Host will read to check if the fields are correct.
  108. */
  109. #define PHAN_INITIALIZE_FAILED 0xffff
  110. #define PHAN_INITIALIZE_COMPLETE 0xff01
  111. /* Host writes the following to notify that it has done the init-handshake */
  112. #define PHAN_INITIALIZE_ACK 0xf00f
  113. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  114. #define NUM_RCV_DESC_RINGS 3
  115. #define NUM_STS_DESC_RINGS 4
  116. #define RCV_RING_NORMAL 0
  117. #define RCV_RING_JUMBO 1
  118. #define MIN_CMD_DESCRIPTORS 64
  119. #define MIN_RCV_DESCRIPTORS 64
  120. #define MIN_JUMBO_DESCRIPTORS 32
  121. #define MAX_CMD_DESCRIPTORS 1024
  122. #define MAX_RCV_DESCRIPTORS_1G 4096
  123. #define MAX_RCV_DESCRIPTORS_10G 8192
  124. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  125. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  126. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  127. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  128. #define MAX_RDS_RINGS 2
  129. #define get_next_index(index, length) \
  130. (((index) + 1) & ((length) - 1))
  131. /*
  132. * Following data structures describe the descriptors that will be used.
  133. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  134. * we are doing LSO (above the 1500 size packet) only.
  135. */
  136. #define FLAGS_VLAN_TAGGED 0x10
  137. #define FLAGS_VLAN_OOB 0x40
  138. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  139. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  140. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  141. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  142. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  143. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  144. #define qlcnic_set_tx_port(_desc, _port) \
  145. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  146. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  147. ((_desc)->flags_opcode |= \
  148. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  149. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  150. ((_desc)->nfrags__length = \
  151. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  152. struct cmd_desc_type0 {
  153. u8 tcp_hdr_offset; /* For LSO only */
  154. u8 ip_hdr_offset; /* For LSO only */
  155. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  156. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  157. __le64 addr_buffer2;
  158. __le16 reference_handle;
  159. __le16 mss;
  160. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  161. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  162. __le16 conn_id; /* IPSec offoad only */
  163. __le64 addr_buffer3;
  164. __le64 addr_buffer1;
  165. __le16 buffer_length[4];
  166. __le64 addr_buffer4;
  167. u8 eth_addr[ETH_ALEN];
  168. __le16 vlan_TCI;
  169. } __attribute__ ((aligned(64)));
  170. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  171. struct rcv_desc {
  172. __le16 reference_handle;
  173. __le16 reserved;
  174. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  175. __le64 addr_buffer;
  176. };
  177. /* opcode field in status_desc */
  178. #define QLCNIC_SYN_OFFLOAD 0x03
  179. #define QLCNIC_RXPKT_DESC 0x04
  180. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  181. #define QLCNIC_RESPONSE_DESC 0x05
  182. #define QLCNIC_LRO_DESC 0x12
  183. /* for status field in status_desc */
  184. #define STATUS_CKSUM_OK (2)
  185. /* owner bits of status_desc */
  186. #define STATUS_OWNER_HOST (0x1ULL << 56)
  187. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  188. /* Status descriptor:
  189. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  190. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  191. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  192. */
  193. #define qlcnic_get_sts_port(sts_data) \
  194. ((sts_data) & 0x0F)
  195. #define qlcnic_get_sts_status(sts_data) \
  196. (((sts_data) >> 4) & 0x0F)
  197. #define qlcnic_get_sts_type(sts_data) \
  198. (((sts_data) >> 8) & 0x0F)
  199. #define qlcnic_get_sts_totallength(sts_data) \
  200. (((sts_data) >> 12) & 0xFFFF)
  201. #define qlcnic_get_sts_refhandle(sts_data) \
  202. (((sts_data) >> 28) & 0xFFFF)
  203. #define qlcnic_get_sts_prot(sts_data) \
  204. (((sts_data) >> 44) & 0x0F)
  205. #define qlcnic_get_sts_pkt_offset(sts_data) \
  206. (((sts_data) >> 48) & 0x1F)
  207. #define qlcnic_get_sts_desc_cnt(sts_data) \
  208. (((sts_data) >> 53) & 0x7)
  209. #define qlcnic_get_sts_opcode(sts_data) \
  210. (((sts_data) >> 58) & 0x03F)
  211. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  212. ((sts_data) & 0x0FFFF)
  213. #define qlcnic_get_lro_sts_length(sts_data) \
  214. (((sts_data) >> 16) & 0x0FFFF)
  215. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  216. (((sts_data) >> 32) & 0x0FF)
  217. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  218. (((sts_data) >> 40) & 0x0FF)
  219. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  220. (((sts_data) >> 48) & 0x1)
  221. #define qlcnic_get_lro_sts_type(sts_data) \
  222. (((sts_data) >> 49) & 0x7)
  223. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  224. (((sts_data) >> 52) & 0x1)
  225. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  226. ((sts_data) & 0x0FFFFFFFF)
  227. struct status_desc {
  228. __le64 status_desc_data[2];
  229. } __attribute__ ((aligned(16)));
  230. /* UNIFIED ROMIMAGE */
  231. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  232. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  233. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  234. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  235. /*Offsets */
  236. #define QLCNIC_UNI_CHIP_REV_OFF 10
  237. #define QLCNIC_UNI_FLAGS_OFF 11
  238. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  239. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  240. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  241. struct uni_table_desc{
  242. u32 findex;
  243. u32 num_entries;
  244. u32 entry_size;
  245. u32 reserved[5];
  246. };
  247. struct uni_data_desc{
  248. u32 findex;
  249. u32 size;
  250. u32 reserved[5];
  251. };
  252. /* Magic number to let user know flash is programmed */
  253. #define QLCNIC_BDINFO_MAGIC 0x12345678
  254. #define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
  255. #define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
  256. #define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
  257. #define QLCNIC_BRDTYPE_P3_4_GB 0x0024
  258. #define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
  259. #define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  260. #define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
  261. #define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
  262. #define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
  263. #define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
  264. #define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
  265. #define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
  266. #define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
  267. #define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
  268. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  269. /* Flash memory map */
  270. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  271. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  272. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  273. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  274. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  275. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  276. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  277. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  278. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  279. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  280. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  281. #define QLCNIC_UNIFIED_ROMIMAGE 0
  282. #define QLCNIC_FLASH_ROMIMAGE 1
  283. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  284. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  285. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  286. extern char qlcnic_driver_name[];
  287. /* Number of status descriptors to handle per interrupt */
  288. #define MAX_STATUS_HANDLE (64)
  289. /*
  290. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  291. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  292. */
  293. struct qlcnic_skb_frag {
  294. u64 dma;
  295. u64 length;
  296. };
  297. struct qlcnic_recv_crb {
  298. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  299. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  300. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  301. };
  302. /* Following defines are for the state of the buffers */
  303. #define QLCNIC_BUFFER_FREE 0
  304. #define QLCNIC_BUFFER_BUSY 1
  305. /*
  306. * There will be one qlcnic_buffer per skb packet. These will be
  307. * used to save the dma info for pci_unmap_page()
  308. */
  309. struct qlcnic_cmd_buffer {
  310. struct sk_buff *skb;
  311. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  312. u32 frag_count;
  313. };
  314. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  315. struct qlcnic_rx_buffer {
  316. struct list_head list;
  317. struct sk_buff *skb;
  318. u64 dma;
  319. u16 ref_handle;
  320. };
  321. /* Board types */
  322. #define QLCNIC_GBE 0x01
  323. #define QLCNIC_XGBE 0x02
  324. /*
  325. * One hardware_context{} per adapter
  326. * contains interrupt info as well shared hardware info.
  327. */
  328. struct qlcnic_hardware_context {
  329. void __iomem *pci_base0;
  330. void __iomem *ocm_win_crb;
  331. unsigned long pci_len0;
  332. rwlock_t crb_lock;
  333. struct mutex mem_lock;
  334. u8 revision_id;
  335. u8 pci_func;
  336. u8 linkup;
  337. u16 port_type;
  338. u16 board_type;
  339. };
  340. struct qlcnic_adapter_stats {
  341. u64 xmitcalled;
  342. u64 xmitfinished;
  343. u64 rxdropped;
  344. u64 txdropped;
  345. u64 csummed;
  346. u64 rx_pkts;
  347. u64 lro_pkts;
  348. u64 rxbytes;
  349. u64 txbytes;
  350. u64 lrobytes;
  351. u64 lso_frames;
  352. u64 xmit_on;
  353. u64 xmit_off;
  354. u64 skb_alloc_failure;
  355. u64 null_rxbuf;
  356. u64 rx_dma_map_error;
  357. u64 tx_dma_map_error;
  358. };
  359. /*
  360. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  361. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  362. */
  363. struct qlcnic_host_rds_ring {
  364. u32 producer;
  365. u32 num_desc;
  366. u32 dma_size;
  367. u32 skb_size;
  368. u32 flags;
  369. void __iomem *crb_rcv_producer;
  370. struct rcv_desc *desc_head;
  371. struct qlcnic_rx_buffer *rx_buf_arr;
  372. struct list_head free_list;
  373. spinlock_t lock;
  374. dma_addr_t phys_addr;
  375. };
  376. struct qlcnic_host_sds_ring {
  377. u32 consumer;
  378. u32 num_desc;
  379. void __iomem *crb_sts_consumer;
  380. void __iomem *crb_intr_mask;
  381. struct status_desc *desc_head;
  382. struct qlcnic_adapter *adapter;
  383. struct napi_struct napi;
  384. struct list_head free_list[NUM_RCV_DESC_RINGS];
  385. int irq;
  386. dma_addr_t phys_addr;
  387. char name[IFNAMSIZ+4];
  388. };
  389. struct qlcnic_host_tx_ring {
  390. u32 producer;
  391. __le32 *hw_consumer;
  392. u32 sw_consumer;
  393. void __iomem *crb_cmd_producer;
  394. u32 num_desc;
  395. struct netdev_queue *txq;
  396. struct qlcnic_cmd_buffer *cmd_buf_arr;
  397. struct cmd_desc_type0 *desc_head;
  398. dma_addr_t phys_addr;
  399. dma_addr_t hw_cons_phys_addr;
  400. };
  401. /*
  402. * Receive context. There is one such structure per instance of the
  403. * receive processing. Any state information that is relevant to
  404. * the receive, and is must be in this structure. The global data may be
  405. * present elsewhere.
  406. */
  407. struct qlcnic_recv_context {
  408. u32 state;
  409. u16 context_id;
  410. u16 virt_port;
  411. struct qlcnic_host_rds_ring *rds_rings;
  412. struct qlcnic_host_sds_ring *sds_rings;
  413. };
  414. /* HW context creation */
  415. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  416. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  417. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  418. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  419. /*
  420. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  421. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  422. */
  423. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  424. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  425. #define QLCNIC_CDRP_RSP_OK 0x00000001
  426. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  427. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  428. /*
  429. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  430. * the crb QLCNIC_CDRP_CRB_OFFSET.
  431. */
  432. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  433. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  434. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  435. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  436. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  437. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  438. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  439. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  440. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  441. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  442. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  443. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  444. #define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  445. #define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
  446. #define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
  447. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  448. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  449. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  450. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  451. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  452. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  453. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  454. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  455. #define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  456. #define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  457. #define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  458. #define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  459. #define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  460. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  461. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  462. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  463. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  464. #define QLCNIC_CDRP_CMD_RESET_NPAR 0x00000023
  465. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  466. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  467. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  468. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  469. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  470. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  471. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  472. #define QLCNIC_RCODE_SUCCESS 0
  473. #define QLCNIC_RCODE_TIMEOUT 17
  474. #define QLCNIC_DESTROY_CTX_RESET 0
  475. /*
  476. * Capabilities Announced
  477. */
  478. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  479. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  480. #define QLCNIC_CAP0_LSO (1 << 6)
  481. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  482. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  483. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  484. /*
  485. * Context state
  486. */
  487. #define QLCNIC_HOST_CTX_STATE_FREED 0
  488. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  489. /*
  490. * Rx context
  491. */
  492. struct qlcnic_hostrq_sds_ring {
  493. __le64 host_phys_addr; /* Ring base addr */
  494. __le32 ring_size; /* Ring entries */
  495. __le16 msi_index;
  496. __le16 rsvd; /* Padding */
  497. };
  498. struct qlcnic_hostrq_rds_ring {
  499. __le64 host_phys_addr; /* Ring base addr */
  500. __le64 buff_size; /* Packet buffer size */
  501. __le32 ring_size; /* Ring entries */
  502. __le32 ring_kind; /* Class of ring */
  503. };
  504. struct qlcnic_hostrq_rx_ctx {
  505. __le64 host_rsp_dma_addr; /* Response dma'd here */
  506. __le32 capabilities[4]; /* Flag bit vector */
  507. __le32 host_int_crb_mode; /* Interrupt crb usage */
  508. __le32 host_rds_crb_mode; /* RDS crb usage */
  509. /* These ring offsets are relative to data[0] below */
  510. __le32 rds_ring_offset; /* Offset to RDS config */
  511. __le32 sds_ring_offset; /* Offset to SDS config */
  512. __le16 num_rds_rings; /* Count of RDS rings */
  513. __le16 num_sds_rings; /* Count of SDS rings */
  514. __le16 valid_field_offset;
  515. u8 txrx_sds_binding;
  516. u8 msix_handler;
  517. u8 reserved[128]; /* reserve space for future expansion*/
  518. /* MUST BE 64-bit aligned.
  519. The following is packed:
  520. - N hostrq_rds_rings
  521. - N hostrq_sds_rings */
  522. char data[0];
  523. };
  524. struct qlcnic_cardrsp_rds_ring{
  525. __le32 host_producer_crb; /* Crb to use */
  526. __le32 rsvd1; /* Padding */
  527. };
  528. struct qlcnic_cardrsp_sds_ring {
  529. __le32 host_consumer_crb; /* Crb to use */
  530. __le32 interrupt_crb; /* Crb to use */
  531. };
  532. struct qlcnic_cardrsp_rx_ctx {
  533. /* These ring offsets are relative to data[0] below */
  534. __le32 rds_ring_offset; /* Offset to RDS config */
  535. __le32 sds_ring_offset; /* Offset to SDS config */
  536. __le32 host_ctx_state; /* Starting State */
  537. __le32 num_fn_per_port; /* How many PCI fn share the port */
  538. __le16 num_rds_rings; /* Count of RDS rings */
  539. __le16 num_sds_rings; /* Count of SDS rings */
  540. __le16 context_id; /* Handle for context */
  541. u8 phys_port; /* Physical id of port */
  542. u8 virt_port; /* Virtual/Logical id of port */
  543. u8 reserved[128]; /* save space for future expansion */
  544. /* MUST BE 64-bit aligned.
  545. The following is packed:
  546. - N cardrsp_rds_rings
  547. - N cardrs_sds_rings */
  548. char data[0];
  549. };
  550. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  551. (sizeof(HOSTRQ_RX) + \
  552. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  553. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  554. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  555. (sizeof(CARDRSP_RX) + \
  556. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  557. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  558. /*
  559. * Tx context
  560. */
  561. struct qlcnic_hostrq_cds_ring {
  562. __le64 host_phys_addr; /* Ring base addr */
  563. __le32 ring_size; /* Ring entries */
  564. __le32 rsvd; /* Padding */
  565. };
  566. struct qlcnic_hostrq_tx_ctx {
  567. __le64 host_rsp_dma_addr; /* Response dma'd here */
  568. __le64 cmd_cons_dma_addr; /* */
  569. __le64 dummy_dma_addr; /* */
  570. __le32 capabilities[4]; /* Flag bit vector */
  571. __le32 host_int_crb_mode; /* Interrupt crb usage */
  572. __le32 rsvd1; /* Padding */
  573. __le16 rsvd2; /* Padding */
  574. __le16 interrupt_ctl;
  575. __le16 msi_index;
  576. __le16 rsvd3; /* Padding */
  577. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  578. u8 reserved[128]; /* future expansion */
  579. };
  580. struct qlcnic_cardrsp_cds_ring {
  581. __le32 host_producer_crb; /* Crb to use */
  582. __le32 interrupt_crb; /* Crb to use */
  583. };
  584. struct qlcnic_cardrsp_tx_ctx {
  585. __le32 host_ctx_state; /* Starting state */
  586. __le16 context_id; /* Handle for context */
  587. u8 phys_port; /* Physical id of port */
  588. u8 virt_port; /* Virtual/Logical id of port */
  589. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  590. u8 reserved[128]; /* future expansion */
  591. };
  592. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  593. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  594. /* CRB */
  595. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  596. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  597. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  598. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  599. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  600. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  601. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  602. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  603. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  604. /* MAC */
  605. #define MC_COUNT_P3 38
  606. #define QLCNIC_MAC_NOOP 0
  607. #define QLCNIC_MAC_ADD 1
  608. #define QLCNIC_MAC_DEL 2
  609. struct qlcnic_mac_list_s {
  610. struct list_head list;
  611. uint8_t mac_addr[ETH_ALEN+2];
  612. };
  613. /*
  614. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  615. * adjusted based on configured MTU.
  616. */
  617. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  618. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  619. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  620. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  621. #define QLCNIC_INTR_DEFAULT 0x04
  622. union qlcnic_nic_intr_coalesce_data {
  623. struct {
  624. u16 rx_packets;
  625. u16 rx_time_us;
  626. u16 tx_packets;
  627. u16 tx_time_us;
  628. } data;
  629. u64 word;
  630. };
  631. struct qlcnic_nic_intr_coalesce {
  632. u16 stats_time_us;
  633. u16 rate_sample_time;
  634. u16 flags;
  635. u16 rsvd_1;
  636. u32 low_threshold;
  637. u32 high_threshold;
  638. union qlcnic_nic_intr_coalesce_data normal;
  639. union qlcnic_nic_intr_coalesce_data low;
  640. union qlcnic_nic_intr_coalesce_data high;
  641. union qlcnic_nic_intr_coalesce_data irq;
  642. };
  643. #define QLCNIC_HOST_REQUEST 0x13
  644. #define QLCNIC_REQUEST 0x14
  645. #define QLCNIC_MAC_EVENT 0x1
  646. #define QLCNIC_IP_UP 2
  647. #define QLCNIC_IP_DOWN 3
  648. /*
  649. * Driver --> Firmware
  650. */
  651. #define QLCNIC_H2C_OPCODE_START 0
  652. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
  653. #define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  654. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  655. #define QLCNIC_H2C_OPCODE_CONFIG_LED 4
  656. #define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  657. #define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
  658. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
  659. #define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
  660. #define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
  661. #define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  662. #define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
  663. #define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  664. #define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  665. #define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  666. #define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  667. #define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
  668. #define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  669. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
  670. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  671. #define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
  672. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
  673. #define QLCNIC_C2C_OPCODE 22
  674. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
  675. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
  676. #define QLCNIC_H2C_OPCODE_LAST 25
  677. /*
  678. * Firmware --> Driver
  679. */
  680. #define QLCNIC_C2H_OPCODE_START 128
  681. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  682. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  683. #define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  684. #define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  685. #define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  686. #define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  687. #define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  688. #define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
  689. #define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  690. #define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  691. #define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  692. #define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  693. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  694. #define QLCNIC_C2H_OPCODE_LAST 142
  695. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  696. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  697. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  698. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  699. /* Capabilites received */
  700. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  701. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  702. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  703. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  704. /* module types */
  705. #define LINKEVENT_MODULE_NOT_PRESENT 1
  706. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  707. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  708. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  709. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  710. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  711. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  712. #define LINKEVENT_MODULE_TWINAX 8
  713. #define LINKSPEED_10GBPS 10000
  714. #define LINKSPEED_1GBPS 1000
  715. #define LINKSPEED_100MBPS 100
  716. #define LINKSPEED_10MBPS 10
  717. #define LINKSPEED_ENCODED_10MBPS 0
  718. #define LINKSPEED_ENCODED_100MBPS 1
  719. #define LINKSPEED_ENCODED_1GBPS 2
  720. #define LINKEVENT_AUTONEG_DISABLED 0
  721. #define LINKEVENT_AUTONEG_ENABLED 1
  722. #define LINKEVENT_HALF_DUPLEX 0
  723. #define LINKEVENT_FULL_DUPLEX 1
  724. #define LINKEVENT_LINKSPEED_MBPS 0
  725. #define LINKEVENT_LINKSPEED_ENCODED 1
  726. #define AUTO_FW_RESET_ENABLED 0x01
  727. /* firmware response header:
  728. * 63:58 - message type
  729. * 57:56 - owner
  730. * 55:53 - desc count
  731. * 52:48 - reserved
  732. * 47:40 - completion id
  733. * 39:32 - opcode
  734. * 31:16 - error code
  735. * 15:00 - reserved
  736. */
  737. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  738. ((msg_hdr >> 32) & 0xFF)
  739. struct qlcnic_fw_msg {
  740. union {
  741. struct {
  742. u64 hdr;
  743. u64 body[7];
  744. };
  745. u64 words[8];
  746. };
  747. };
  748. struct qlcnic_nic_req {
  749. __le64 qhdr;
  750. __le64 req_hdr;
  751. __le64 words[6];
  752. };
  753. struct qlcnic_mac_req {
  754. u8 op;
  755. u8 tag;
  756. u8 mac_addr[6];
  757. };
  758. #define QLCNIC_MSI_ENABLED 0x02
  759. #define QLCNIC_MSIX_ENABLED 0x04
  760. #define QLCNIC_LRO_ENABLED 0x08
  761. #define QLCNIC_LRO_DISABLED 0x00
  762. #define QLCNIC_BRIDGE_ENABLED 0X10
  763. #define QLCNIC_DIAG_ENABLED 0x20
  764. #define QLCNIC_ESWITCH_ENABLED 0x40
  765. #define QLCNIC_TAGGING_ENABLED 0x100
  766. #define QLCNIC_MACSPOOF 0x200
  767. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  768. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  769. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  770. #define QLCNIC_MSIX_TBL_SPACE 8192
  771. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  772. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  773. #define QLCNIC_NETDEV_WEIGHT 128
  774. #define QLCNIC_ADAPTER_UP_MAGIC 777
  775. #define __QLCNIC_FW_ATTACHED 0
  776. #define __QLCNIC_DEV_UP 1
  777. #define __QLCNIC_RESETTING 2
  778. #define __QLCNIC_START_FW 4
  779. #define __QLCNIC_AER 5
  780. #define QLCNIC_INTERRUPT_TEST 1
  781. #define QLCNIC_LOOPBACK_TEST 2
  782. struct qlcnic_adapter {
  783. struct qlcnic_hardware_context ahw;
  784. struct net_device *netdev;
  785. struct pci_dev *pdev;
  786. struct list_head mac_list;
  787. spinlock_t tx_clean_lock;
  788. u16 num_txd;
  789. u16 num_rxd;
  790. u16 num_jumbo_rxd;
  791. u8 max_rds_rings;
  792. u8 max_sds_rings;
  793. u8 msix_supported;
  794. u8 rx_csum;
  795. u8 portnum;
  796. u8 physical_port;
  797. u8 reset_context;
  798. u8 mc_enabled;
  799. u8 max_mc_count;
  800. u8 rss_supported;
  801. u8 fw_wait_cnt;
  802. u8 fw_fail_cnt;
  803. u8 tx_timeo_cnt;
  804. u8 need_fw_reset;
  805. u8 has_link_events;
  806. u8 fw_type;
  807. u16 tx_context_id;
  808. u16 is_up;
  809. u16 link_speed;
  810. u16 link_duplex;
  811. u16 link_autoneg;
  812. u16 module_type;
  813. u16 op_mode;
  814. u16 switch_mode;
  815. u16 max_tx_ques;
  816. u16 max_rx_ques;
  817. u16 max_mtu;
  818. u16 pvid;
  819. u32 fw_hal_version;
  820. u32 capabilities;
  821. u32 flags;
  822. u32 irq;
  823. u32 temp;
  824. u32 int_vec_bit;
  825. u32 heartbit;
  826. u8 max_mac_filters;
  827. u8 dev_state;
  828. u8 diag_test;
  829. u8 diag_cnt;
  830. u8 reset_ack_timeo;
  831. u8 dev_init_timeo;
  832. u16 msg_enable;
  833. u8 mac_addr[ETH_ALEN];
  834. u64 dev_rst_time;
  835. struct qlcnic_npar_info *npars;
  836. struct qlcnic_eswitch *eswitch;
  837. struct qlcnic_nic_template *nic_ops;
  838. struct qlcnic_adapter_stats stats;
  839. struct qlcnic_recv_context recv_ctx;
  840. struct qlcnic_host_tx_ring *tx_ring;
  841. void __iomem *tgt_mask_reg;
  842. void __iomem *tgt_status_reg;
  843. void __iomem *crb_int_state_reg;
  844. void __iomem *isr_int_vec;
  845. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  846. struct delayed_work fw_work;
  847. struct qlcnic_nic_intr_coalesce coal;
  848. unsigned long state;
  849. __le32 file_prd_off; /*File fw product offset*/
  850. u32 fw_version;
  851. const struct firmware *fw;
  852. };
  853. struct qlcnic_info {
  854. __le16 pci_func;
  855. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  856. __le16 phys_port;
  857. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  858. __le32 capabilities;
  859. u8 max_mac_filters;
  860. u8 reserved1;
  861. __le16 max_mtu;
  862. __le16 max_tx_ques;
  863. __le16 max_rx_ques;
  864. __le16 min_tx_bw;
  865. __le16 max_tx_bw;
  866. u8 reserved2[104];
  867. };
  868. struct qlcnic_pci_info {
  869. __le16 id; /* pci function id */
  870. __le16 active; /* 1 = Enabled */
  871. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  872. __le16 default_port; /* default port number */
  873. __le16 tx_min_bw; /* Multiple of 100mbpc */
  874. __le16 tx_max_bw;
  875. __le16 reserved1[2];
  876. u8 mac[ETH_ALEN];
  877. u8 reserved2[106];
  878. };
  879. struct qlcnic_npar_info {
  880. u16 pvid;
  881. u16 min_bw;
  882. u16 max_bw;
  883. u8 phy_port;
  884. u8 type;
  885. u8 active;
  886. u8 enable_pm;
  887. u8 dest_npar;
  888. u8 discard_tagged;
  889. u8 mac_learning;
  890. u8 mac_anti_spoof;
  891. u8 promisc_mode;
  892. u8 offload_flags;
  893. };
  894. struct qlcnic_eswitch {
  895. u8 port;
  896. u8 active_vports;
  897. u8 active_vlans;
  898. u8 active_ucast_filters;
  899. u8 max_ucast_filters;
  900. u8 max_active_vlans;
  901. u32 flags;
  902. #define QLCNIC_SWITCH_ENABLE BIT_1
  903. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  904. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  905. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  906. };
  907. /* Return codes for Error handling */
  908. #define QL_STATUS_INVALID_PARAM -1
  909. #define MAX_BW 100
  910. #define MIN_BW 1
  911. #define MAX_VLAN_ID 4095
  912. #define MIN_VLAN_ID 2
  913. #define MAX_TX_QUEUES 1
  914. #define MAX_RX_QUEUES 4
  915. #define DEFAULT_MAC_LEARN 1
  916. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan <= MAX_VLAN_ID)
  917. #define IS_VALID_BW(bw) (bw >= MIN_BW && bw <= MAX_BW)
  918. #define IS_VALID_TX_QUEUES(que) (que > 0 && que <= MAX_TX_QUEUES)
  919. #define IS_VALID_RX_QUEUES(que) (que > 0 && que <= MAX_RX_QUEUES)
  920. struct qlcnic_pci_func_cfg {
  921. u16 func_type;
  922. u16 min_bw;
  923. u16 max_bw;
  924. u16 port_num;
  925. u8 pci_func;
  926. u8 func_state;
  927. u8 def_mac_addr[6];
  928. };
  929. struct qlcnic_npar_func_cfg {
  930. u32 fw_capab;
  931. u16 port_num;
  932. u16 min_bw;
  933. u16 max_bw;
  934. u16 max_tx_queues;
  935. u16 max_rx_queues;
  936. u8 pci_func;
  937. u8 op_mode;
  938. };
  939. struct qlcnic_pm_func_cfg {
  940. u8 pci_func;
  941. u8 action;
  942. u8 dest_npar;
  943. u8 reserved[5];
  944. };
  945. struct qlcnic_esw_func_cfg {
  946. u16 vlan_id;
  947. u8 op_mode;
  948. u8 op_type;
  949. u8 pci_func;
  950. u8 host_vlan_tag;
  951. u8 promisc_mode;
  952. u8 discard_tagged;
  953. u8 mac_learning;
  954. u8 mac_anti_spoof;
  955. u8 offload_flags;
  956. u8 reserved[5];
  957. };
  958. #define QLCNIC_STATS_VERSION 1
  959. #define QLCNIC_STATS_PORT 1
  960. #define QLCNIC_STATS_ESWITCH 2
  961. #define QLCNIC_QUERY_RX_COUNTER 0
  962. #define QLCNIC_QUERY_TX_COUNTER 1
  963. struct __qlcnic_esw_statistics {
  964. __le16 context_id;
  965. __le16 version;
  966. __le16 size;
  967. __le16 unused;
  968. __le64 unicast_frames;
  969. __le64 multicast_frames;
  970. __le64 broadcast_frames;
  971. __le64 dropped_frames;
  972. __le64 errors;
  973. __le64 local_frames;
  974. __le64 numbytes;
  975. __le64 rsvd[3];
  976. };
  977. struct qlcnic_esw_statistics {
  978. struct __qlcnic_esw_statistics rx;
  979. struct __qlcnic_esw_statistics tx;
  980. };
  981. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  982. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  983. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  984. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  985. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  986. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  987. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  988. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  989. #define ADDR_IN_RANGE(addr, low, high) \
  990. (((addr) < (high)) && ((addr) >= (low)))
  991. #define QLCRD32(adapter, off) \
  992. (qlcnic_hw_read_wx_2M(adapter, off))
  993. #define QLCWR32(adapter, off, val) \
  994. (qlcnic_hw_write_wx_2M(adapter, off, val))
  995. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  996. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  997. #define qlcnic_rom_lock(a) \
  998. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  999. #define qlcnic_rom_unlock(a) \
  1000. qlcnic_pcie_sem_unlock((a), 2)
  1001. #define qlcnic_phy_lock(a) \
  1002. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1003. #define qlcnic_phy_unlock(a) \
  1004. qlcnic_pcie_sem_unlock((a), 3)
  1005. #define qlcnic_api_lock(a) \
  1006. qlcnic_pcie_sem_lock((a), 5, 0)
  1007. #define qlcnic_api_unlock(a) \
  1008. qlcnic_pcie_sem_unlock((a), 5)
  1009. #define qlcnic_sw_lock(a) \
  1010. qlcnic_pcie_sem_lock((a), 6, 0)
  1011. #define qlcnic_sw_unlock(a) \
  1012. qlcnic_pcie_sem_unlock((a), 6)
  1013. #define crb_win_lock(a) \
  1014. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1015. #define crb_win_unlock(a) \
  1016. qlcnic_pcie_sem_unlock((a), 7)
  1017. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1018. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1019. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1020. /* Functions from qlcnic_init.c */
  1021. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1022. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1023. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1024. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1025. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1026. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1027. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1028. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  1029. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1030. u8 *bytes, size_t size);
  1031. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1032. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1033. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1034. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1035. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1036. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1037. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1038. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1039. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1040. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1041. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1042. void qlcnic_watchdog_task(struct work_struct *work);
  1043. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
  1044. struct qlcnic_host_rds_ring *rds_ring);
  1045. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1046. void qlcnic_set_multi(struct net_device *netdev);
  1047. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1048. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1049. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1050. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1051. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd);
  1052. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1053. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1054. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1055. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1056. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1057. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1058. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1059. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1060. struct qlcnic_host_tx_ring *tx_ring);
  1061. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u8 *mac);
  1062. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
  1063. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
  1064. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1065. /* Functions from qlcnic_main.c */
  1066. int qlcnic_reset_context(struct qlcnic_adapter *);
  1067. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1068. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1069. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1070. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1071. int qlcnic_check_loopback_buff(unsigned char *data);
  1072. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1073. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1074. /* Management functions */
  1075. int qlcnic_set_mac_address(struct qlcnic_adapter *, u8*);
  1076. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1077. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1078. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1079. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1080. int qlcnic_reset_partition(struct qlcnic_adapter *, u8);
  1081. /* eSwitch management functions */
  1082. int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *, u8,
  1083. struct qlcnic_eswitch *);
  1084. int qlcnic_get_eswitch_status(struct qlcnic_adapter *, u8,
  1085. struct qlcnic_eswitch *);
  1086. int qlcnic_toggle_eswitch(struct qlcnic_adapter *, u8, u8);
  1087. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1088. struct qlcnic_esw_func_cfg *);
  1089. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1090. struct qlcnic_esw_func_cfg *);
  1091. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1092. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1093. struct __qlcnic_esw_statistics *);
  1094. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1095. struct __qlcnic_esw_statistics *);
  1096. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1097. extern int qlcnic_config_tso;
  1098. /*
  1099. * QLOGIC Board information
  1100. */
  1101. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1102. struct qlcnic_brdinfo {
  1103. unsigned short vendor;
  1104. unsigned short device;
  1105. unsigned short sub_vendor;
  1106. unsigned short sub_device;
  1107. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1108. };
  1109. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1110. {0x1077, 0x8020, 0x1077, 0x203,
  1111. "8200 Series Single Port 10GbE Converged Network Adapter "
  1112. "(TCP/IP Networking)"},
  1113. {0x1077, 0x8020, 0x1077, 0x207,
  1114. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1115. "(TCP/IP Networking)"},
  1116. {0x1077, 0x8020, 0x1077, 0x20b,
  1117. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1118. {0x1077, 0x8020, 0x1077, 0x20c,
  1119. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1120. {0x1077, 0x8020, 0x1077, 0x20f,
  1121. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1122. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1123. };
  1124. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1125. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1126. {
  1127. smp_mb();
  1128. if (tx_ring->producer < tx_ring->sw_consumer)
  1129. return tx_ring->sw_consumer - tx_ring->producer;
  1130. else
  1131. return tx_ring->sw_consumer + tx_ring->num_desc -
  1132. tx_ring->producer;
  1133. }
  1134. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1135. struct qlcnic_nic_template {
  1136. int (*get_mac_addr) (struct qlcnic_adapter *, u8*);
  1137. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1138. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1139. int (*start_firmware) (struct qlcnic_adapter *);
  1140. };
  1141. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1142. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1143. printk(KERN_INFO "%s: %s: " _fmt, \
  1144. dev_name(&adapter->pdev->dev), \
  1145. __func__, ##_args); \
  1146. } while (0)
  1147. #endif /* __QLCNIC_H_ */