cache-sh4.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * arch/sh/mm/cache-sh4.c
  3. *
  4. * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
  5. * Copyright (C) 2001 - 2006 Paul Mundt
  6. * Copyright (C) 2003 Richard Curnow
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/mm.h>
  14. #include <linux/io.h>
  15. #include <linux/mutex.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/cacheflush.h>
  18. /*
  19. * The maximum number of pages we support up to when doing ranged dcache
  20. * flushing. Anything exceeding this will simply flush the dcache in its
  21. * entirety.
  22. */
  23. #define MAX_DCACHE_PAGES 64 /* XXX: Tune for ways */
  24. static void __flush_dcache_segment_1way(unsigned long start,
  25. unsigned long extent);
  26. static void __flush_dcache_segment_2way(unsigned long start,
  27. unsigned long extent);
  28. static void __flush_dcache_segment_4way(unsigned long start,
  29. unsigned long extent);
  30. static void __flush_cache_4096(unsigned long addr, unsigned long phys,
  31. unsigned long exec_offset);
  32. /*
  33. * This is initialised here to ensure that it is not placed in the BSS. If
  34. * that were to happen, note that cache_init gets called before the BSS is
  35. * cleared, so this would get nulled out which would be hopeless.
  36. */
  37. static void (*__flush_dcache_segment_fn)(unsigned long, unsigned long) =
  38. (void (*)(unsigned long, unsigned long))0xdeadbeef;
  39. static void compute_alias(struct cache_info *c)
  40. {
  41. c->alias_mask = ((c->sets - 1) << c->entry_shift) & ~(PAGE_SIZE - 1);
  42. c->n_aliases = (c->alias_mask >> PAGE_SHIFT) + 1;
  43. }
  44. static void __init emit_cache_params(void)
  45. {
  46. printk("PVR=%08x CVR=%08x PRR=%08x\n",
  47. ctrl_inl(CCN_PVR),
  48. ctrl_inl(CCN_CVR),
  49. ctrl_inl(CCN_PRR));
  50. printk("I-cache : n_ways=%d n_sets=%d way_incr=%d\n",
  51. current_cpu_data.icache.ways,
  52. current_cpu_data.icache.sets,
  53. current_cpu_data.icache.way_incr);
  54. printk("I-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
  55. current_cpu_data.icache.entry_mask,
  56. current_cpu_data.icache.alias_mask,
  57. current_cpu_data.icache.n_aliases);
  58. printk("D-cache : n_ways=%d n_sets=%d way_incr=%d\n",
  59. current_cpu_data.dcache.ways,
  60. current_cpu_data.dcache.sets,
  61. current_cpu_data.dcache.way_incr);
  62. printk("D-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
  63. current_cpu_data.dcache.entry_mask,
  64. current_cpu_data.dcache.alias_mask,
  65. current_cpu_data.dcache.n_aliases);
  66. if (!__flush_dcache_segment_fn)
  67. panic("unknown number of cache ways\n");
  68. }
  69. /*
  70. * SH-4 has virtually indexed and physically tagged cache.
  71. */
  72. void __init p3_cache_init(void)
  73. {
  74. compute_alias(&current_cpu_data.icache);
  75. compute_alias(&current_cpu_data.dcache);
  76. switch (current_cpu_data.dcache.ways) {
  77. case 1:
  78. __flush_dcache_segment_fn = __flush_dcache_segment_1way;
  79. break;
  80. case 2:
  81. __flush_dcache_segment_fn = __flush_dcache_segment_2way;
  82. break;
  83. case 4:
  84. __flush_dcache_segment_fn = __flush_dcache_segment_4way;
  85. break;
  86. default:
  87. __flush_dcache_segment_fn = NULL;
  88. break;
  89. }
  90. emit_cache_params();
  91. if (ioremap_page_range(P3SEG, P3SEG + (PAGE_SIZE * 4), 0, PAGE_KERNEL))
  92. panic("%s failed.", __FUNCTION__);
  93. }
  94. /*
  95. * Write back the dirty D-caches, but not invalidate them.
  96. *
  97. * START: Virtual Address (U0, P1, or P3)
  98. * SIZE: Size of the region.
  99. */
  100. void __flush_wback_region(void *start, int size)
  101. {
  102. unsigned long v;
  103. unsigned long begin, end;
  104. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  105. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  106. & ~(L1_CACHE_BYTES-1);
  107. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  108. asm volatile("ocbwb %0"
  109. : /* no output */
  110. : "m" (__m(v)));
  111. }
  112. }
  113. /*
  114. * Write back the dirty D-caches and invalidate them.
  115. *
  116. * START: Virtual Address (U0, P1, or P3)
  117. * SIZE: Size of the region.
  118. */
  119. void __flush_purge_region(void *start, int size)
  120. {
  121. unsigned long v;
  122. unsigned long begin, end;
  123. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  124. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  125. & ~(L1_CACHE_BYTES-1);
  126. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  127. asm volatile("ocbp %0"
  128. : /* no output */
  129. : "m" (__m(v)));
  130. }
  131. }
  132. /*
  133. * No write back please
  134. */
  135. void __flush_invalidate_region(void *start, int size)
  136. {
  137. unsigned long v;
  138. unsigned long begin, end;
  139. begin = (unsigned long)start & ~(L1_CACHE_BYTES-1);
  140. end = ((unsigned long)start + size + L1_CACHE_BYTES-1)
  141. & ~(L1_CACHE_BYTES-1);
  142. for (v = begin; v < end; v+=L1_CACHE_BYTES) {
  143. asm volatile("ocbi %0"
  144. : /* no output */
  145. : "m" (__m(v)));
  146. }
  147. }
  148. /*
  149. * Write back the range of D-cache, and purge the I-cache.
  150. *
  151. * Called from kernel/module.c:sys_init_module and routine for a.out format.
  152. */
  153. void flush_icache_range(unsigned long start, unsigned long end)
  154. {
  155. flush_cache_all();
  156. }
  157. /*
  158. * Write back the D-cache and purge the I-cache for signal trampoline.
  159. * .. which happens to be the same behavior as flush_icache_range().
  160. * So, we simply flush out a line.
  161. */
  162. void flush_cache_sigtramp(unsigned long addr)
  163. {
  164. unsigned long v, index;
  165. unsigned long flags;
  166. int i;
  167. v = addr & ~(L1_CACHE_BYTES-1);
  168. asm volatile("ocbwb %0"
  169. : /* no output */
  170. : "m" (__m(v)));
  171. index = CACHE_IC_ADDRESS_ARRAY |
  172. (v & current_cpu_data.icache.entry_mask);
  173. local_irq_save(flags);
  174. jump_to_P2();
  175. for (i = 0; i < current_cpu_data.icache.ways;
  176. i++, index += current_cpu_data.icache.way_incr)
  177. ctrl_outl(0, index); /* Clear out Valid-bit */
  178. back_to_P1();
  179. wmb();
  180. local_irq_restore(flags);
  181. }
  182. static inline void flush_cache_4096(unsigned long start,
  183. unsigned long phys)
  184. {
  185. unsigned long flags, exec_offset = 0;
  186. /*
  187. * All types of SH-4 require PC to be in P2 to operate on the I-cache.
  188. * Some types of SH-4 require PC to be in P2 to operate on the D-cache.
  189. */
  190. if ((current_cpu_data.flags & CPU_HAS_P2_FLUSH_BUG) ||
  191. (start < CACHE_OC_ADDRESS_ARRAY))
  192. exec_offset = 0x20000000;
  193. local_irq_save(flags);
  194. __flush_cache_4096(start | SH_CACHE_ASSOC,
  195. P1SEGADDR(phys), exec_offset);
  196. local_irq_restore(flags);
  197. }
  198. /*
  199. * Write back & invalidate the D-cache of the page.
  200. * (To avoid "alias" issues)
  201. */
  202. void flush_dcache_page(struct page *page)
  203. {
  204. if (test_bit(PG_mapped, &page->flags)) {
  205. unsigned long phys = PHYSADDR(page_address(page));
  206. unsigned long addr = CACHE_OC_ADDRESS_ARRAY;
  207. int i, n;
  208. /* Loop all the D-cache */
  209. n = current_cpu_data.dcache.n_aliases;
  210. for (i = 0; i < n; i++, addr += 4096)
  211. flush_cache_4096(addr, phys);
  212. }
  213. wmb();
  214. }
  215. /* TODO: Selective icache invalidation through IC address array.. */
  216. static inline void flush_icache_all(void)
  217. {
  218. unsigned long flags, ccr;
  219. local_irq_save(flags);
  220. jump_to_P2();
  221. /* Flush I-cache */
  222. ccr = ctrl_inl(CCR);
  223. ccr |= CCR_CACHE_ICI;
  224. ctrl_outl(ccr, CCR);
  225. /*
  226. * back_to_P1() will take care of the barrier for us, don't add
  227. * another one!
  228. */
  229. back_to_P1();
  230. local_irq_restore(flags);
  231. }
  232. void flush_dcache_all(void)
  233. {
  234. (*__flush_dcache_segment_fn)(0UL, current_cpu_data.dcache.way_size);
  235. wmb();
  236. }
  237. void flush_cache_all(void)
  238. {
  239. flush_dcache_all();
  240. flush_icache_all();
  241. }
  242. static void __flush_cache_mm(struct mm_struct *mm, unsigned long start,
  243. unsigned long end)
  244. {
  245. unsigned long d = 0, p = start & PAGE_MASK;
  246. unsigned long alias_mask = current_cpu_data.dcache.alias_mask;
  247. unsigned long n_aliases = current_cpu_data.dcache.n_aliases;
  248. unsigned long select_bit;
  249. unsigned long all_aliases_mask;
  250. unsigned long addr_offset;
  251. pgd_t *dir;
  252. pmd_t *pmd;
  253. pud_t *pud;
  254. pte_t *pte;
  255. int i;
  256. dir = pgd_offset(mm, p);
  257. pud = pud_offset(dir, p);
  258. pmd = pmd_offset(pud, p);
  259. end = PAGE_ALIGN(end);
  260. all_aliases_mask = (1 << n_aliases) - 1;
  261. do {
  262. if (pmd_none(*pmd) || unlikely(pmd_bad(*pmd))) {
  263. p &= PMD_MASK;
  264. p += PMD_SIZE;
  265. pmd++;
  266. continue;
  267. }
  268. pte = pte_offset_kernel(pmd, p);
  269. do {
  270. unsigned long phys;
  271. pte_t entry = *pte;
  272. if (!(pte_val(entry) & _PAGE_PRESENT)) {
  273. pte++;
  274. p += PAGE_SIZE;
  275. continue;
  276. }
  277. phys = pte_val(entry) & PTE_PHYS_MASK;
  278. if ((p ^ phys) & alias_mask) {
  279. d |= 1 << ((p & alias_mask) >> PAGE_SHIFT);
  280. d |= 1 << ((phys & alias_mask) >> PAGE_SHIFT);
  281. if (d == all_aliases_mask)
  282. goto loop_exit;
  283. }
  284. pte++;
  285. p += PAGE_SIZE;
  286. } while (p < end && ((unsigned long)pte & ~PAGE_MASK));
  287. pmd++;
  288. } while (p < end);
  289. loop_exit:
  290. addr_offset = 0;
  291. select_bit = 1;
  292. for (i = 0; i < n_aliases; i++) {
  293. if (d & select_bit) {
  294. (*__flush_dcache_segment_fn)(addr_offset, PAGE_SIZE);
  295. wmb();
  296. }
  297. select_bit <<= 1;
  298. addr_offset += PAGE_SIZE;
  299. }
  300. }
  301. /*
  302. * Note : (RPC) since the caches are physically tagged, the only point
  303. * of flush_cache_mm for SH-4 is to get rid of aliases from the
  304. * D-cache. The assumption elsewhere, e.g. flush_cache_range, is that
  305. * lines can stay resident so long as the virtual address they were
  306. * accessed with (hence cache set) is in accord with the physical
  307. * address (i.e. tag). It's no different here. So I reckon we don't
  308. * need to flush the I-cache, since aliases don't matter for that. We
  309. * should try that.
  310. *
  311. * Caller takes mm->mmap_sem.
  312. */
  313. void flush_cache_mm(struct mm_struct *mm)
  314. {
  315. /*
  316. * If cache is only 4k-per-way, there are never any 'aliases'. Since
  317. * the cache is physically tagged, the data can just be left in there.
  318. */
  319. if (current_cpu_data.dcache.n_aliases == 0)
  320. return;
  321. /*
  322. * Don't bother groveling around the dcache for the VMA ranges
  323. * if there are too many PTEs to make it worthwhile.
  324. */
  325. if (mm->nr_ptes >= MAX_DCACHE_PAGES)
  326. flush_dcache_all();
  327. else {
  328. struct vm_area_struct *vma;
  329. /*
  330. * In this case there are reasonably sized ranges to flush,
  331. * iterate through the VMA list and take care of any aliases.
  332. */
  333. for (vma = mm->mmap; vma; vma = vma->vm_next)
  334. __flush_cache_mm(mm, vma->vm_start, vma->vm_end);
  335. }
  336. /* Only touch the icache if one of the VMAs has VM_EXEC set. */
  337. if (mm->exec_vm)
  338. flush_icache_all();
  339. }
  340. /*
  341. * Write back and invalidate I/D-caches for the page.
  342. *
  343. * ADDR: Virtual Address (U0 address)
  344. * PFN: Physical page number
  345. */
  346. void flush_cache_page(struct vm_area_struct *vma, unsigned long address,
  347. unsigned long pfn)
  348. {
  349. unsigned long phys = pfn << PAGE_SHIFT;
  350. unsigned int alias_mask;
  351. alias_mask = current_cpu_data.dcache.alias_mask;
  352. /* We only need to flush D-cache when we have alias */
  353. if ((address^phys) & alias_mask) {
  354. /* Loop 4K of the D-cache */
  355. flush_cache_4096(
  356. CACHE_OC_ADDRESS_ARRAY | (address & alias_mask),
  357. phys);
  358. /* Loop another 4K of the D-cache */
  359. flush_cache_4096(
  360. CACHE_OC_ADDRESS_ARRAY | (phys & alias_mask),
  361. phys);
  362. }
  363. alias_mask = current_cpu_data.icache.alias_mask;
  364. if (vma->vm_flags & VM_EXEC) {
  365. /*
  366. * Evict entries from the portion of the cache from which code
  367. * may have been executed at this address (virtual). There's
  368. * no need to evict from the portion corresponding to the
  369. * physical address as for the D-cache, because we know the
  370. * kernel has never executed the code through its identity
  371. * translation.
  372. */
  373. flush_cache_4096(
  374. CACHE_IC_ADDRESS_ARRAY | (address & alias_mask),
  375. phys);
  376. }
  377. }
  378. /*
  379. * Write back and invalidate D-caches.
  380. *
  381. * START, END: Virtual Address (U0 address)
  382. *
  383. * NOTE: We need to flush the _physical_ page entry.
  384. * Flushing the cache lines for U0 only isn't enough.
  385. * We need to flush for P1 too, which may contain aliases.
  386. */
  387. void flush_cache_range(struct vm_area_struct *vma, unsigned long start,
  388. unsigned long end)
  389. {
  390. /*
  391. * If cache is only 4k-per-way, there are never any 'aliases'. Since
  392. * the cache is physically tagged, the data can just be left in there.
  393. */
  394. if (current_cpu_data.dcache.n_aliases == 0)
  395. return;
  396. /*
  397. * Don't bother with the lookup and alias check if we have a
  398. * wide range to cover, just blow away the dcache in its
  399. * entirety instead. -- PFM.
  400. */
  401. if (((end - start) >> PAGE_SHIFT) >= MAX_DCACHE_PAGES)
  402. flush_dcache_all();
  403. else
  404. __flush_cache_mm(vma->vm_mm, start, end);
  405. if (vma->vm_flags & VM_EXEC) {
  406. /*
  407. * TODO: Is this required??? Need to look at how I-cache
  408. * coherency is assured when new programs are loaded to see if
  409. * this matters.
  410. */
  411. flush_icache_all();
  412. }
  413. }
  414. /*
  415. * flush_icache_user_range
  416. * @vma: VMA of the process
  417. * @page: page
  418. * @addr: U0 address
  419. * @len: length of the range (< page size)
  420. */
  421. void flush_icache_user_range(struct vm_area_struct *vma,
  422. struct page *page, unsigned long addr, int len)
  423. {
  424. flush_cache_page(vma, addr, page_to_pfn(page));
  425. mb();
  426. }
  427. /**
  428. * __flush_cache_4096
  429. *
  430. * @addr: address in memory mapped cache array
  431. * @phys: P1 address to flush (has to match tags if addr has 'A' bit
  432. * set i.e. associative write)
  433. * @exec_offset: set to 0x20000000 if flush has to be executed from P2
  434. * region else 0x0
  435. *
  436. * The offset into the cache array implied by 'addr' selects the
  437. * 'colour' of the virtual address range that will be flushed. The
  438. * operation (purge/write-back) is selected by the lower 2 bits of
  439. * 'phys'.
  440. */
  441. static void __flush_cache_4096(unsigned long addr, unsigned long phys,
  442. unsigned long exec_offset)
  443. {
  444. int way_count;
  445. unsigned long base_addr = addr;
  446. struct cache_info *dcache;
  447. unsigned long way_incr;
  448. unsigned long a, ea, p;
  449. unsigned long temp_pc;
  450. dcache = &current_cpu_data.dcache;
  451. /* Write this way for better assembly. */
  452. way_count = dcache->ways;
  453. way_incr = dcache->way_incr;
  454. /*
  455. * Apply exec_offset (i.e. branch to P2 if required.).
  456. *
  457. * FIXME:
  458. *
  459. * If I write "=r" for the (temp_pc), it puts this in r6 hence
  460. * trashing exec_offset before it's been added on - why? Hence
  461. * "=&r" as a 'workaround'
  462. */
  463. asm volatile("mov.l 1f, %0\n\t"
  464. "add %1, %0\n\t"
  465. "jmp @%0\n\t"
  466. "nop\n\t"
  467. ".balign 4\n\t"
  468. "1: .long 2f\n\t"
  469. "2:\n" : "=&r" (temp_pc) : "r" (exec_offset));
  470. /*
  471. * We know there will be >=1 iteration, so write as do-while to avoid
  472. * pointless nead-of-loop check for 0 iterations.
  473. */
  474. do {
  475. ea = base_addr + PAGE_SIZE;
  476. a = base_addr;
  477. p = phys;
  478. do {
  479. *(volatile unsigned long *)a = p;
  480. /*
  481. * Next line: intentionally not p+32, saves an add, p
  482. * will do since only the cache tag bits need to
  483. * match.
  484. */
  485. *(volatile unsigned long *)(a+32) = p;
  486. a += 64;
  487. p += 64;
  488. } while (a < ea);
  489. base_addr += way_incr;
  490. } while (--way_count != 0);
  491. }
  492. /*
  493. * Break the 1, 2 and 4 way variants of this out into separate functions to
  494. * avoid nearly all the overhead of having the conditional stuff in the function
  495. * bodies (+ the 1 and 2 way cases avoid saving any registers too).
  496. */
  497. static void __flush_dcache_segment_1way(unsigned long start,
  498. unsigned long extent_per_way)
  499. {
  500. unsigned long orig_sr, sr_with_bl;
  501. unsigned long base_addr;
  502. unsigned long way_incr, linesz, way_size;
  503. struct cache_info *dcache;
  504. register unsigned long a0, a0e;
  505. asm volatile("stc sr, %0" : "=r" (orig_sr));
  506. sr_with_bl = orig_sr | (1<<28);
  507. base_addr = ((unsigned long)&empty_zero_page[0]);
  508. /*
  509. * The previous code aligned base_addr to 16k, i.e. the way_size of all
  510. * existing SH-4 D-caches. Whilst I don't see a need to have this
  511. * aligned to any better than the cache line size (which it will be
  512. * anyway by construction), let's align it to at least the way_size of
  513. * any existing or conceivable SH-4 D-cache. -- RPC
  514. */
  515. base_addr = ((base_addr >> 16) << 16);
  516. base_addr |= start;
  517. dcache = &current_cpu_data.dcache;
  518. linesz = dcache->linesz;
  519. way_incr = dcache->way_incr;
  520. way_size = dcache->way_size;
  521. a0 = base_addr;
  522. a0e = base_addr + extent_per_way;
  523. do {
  524. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  525. asm volatile("movca.l r0, @%0\n\t"
  526. "ocbi @%0" : : "r" (a0));
  527. a0 += linesz;
  528. asm volatile("movca.l r0, @%0\n\t"
  529. "ocbi @%0" : : "r" (a0));
  530. a0 += linesz;
  531. asm volatile("movca.l r0, @%0\n\t"
  532. "ocbi @%0" : : "r" (a0));
  533. a0 += linesz;
  534. asm volatile("movca.l r0, @%0\n\t"
  535. "ocbi @%0" : : "r" (a0));
  536. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  537. a0 += linesz;
  538. } while (a0 < a0e);
  539. }
  540. static void __flush_dcache_segment_2way(unsigned long start,
  541. unsigned long extent_per_way)
  542. {
  543. unsigned long orig_sr, sr_with_bl;
  544. unsigned long base_addr;
  545. unsigned long way_incr, linesz, way_size;
  546. struct cache_info *dcache;
  547. register unsigned long a0, a1, a0e;
  548. asm volatile("stc sr, %0" : "=r" (orig_sr));
  549. sr_with_bl = orig_sr | (1<<28);
  550. base_addr = ((unsigned long)&empty_zero_page[0]);
  551. /* See comment under 1-way above */
  552. base_addr = ((base_addr >> 16) << 16);
  553. base_addr |= start;
  554. dcache = &current_cpu_data.dcache;
  555. linesz = dcache->linesz;
  556. way_incr = dcache->way_incr;
  557. way_size = dcache->way_size;
  558. a0 = base_addr;
  559. a1 = a0 + way_incr;
  560. a0e = base_addr + extent_per_way;
  561. do {
  562. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  563. asm volatile("movca.l r0, @%0\n\t"
  564. "movca.l r0, @%1\n\t"
  565. "ocbi @%0\n\t"
  566. "ocbi @%1" : :
  567. "r" (a0), "r" (a1));
  568. a0 += linesz;
  569. a1 += linesz;
  570. asm volatile("movca.l r0, @%0\n\t"
  571. "movca.l r0, @%1\n\t"
  572. "ocbi @%0\n\t"
  573. "ocbi @%1" : :
  574. "r" (a0), "r" (a1));
  575. a0 += linesz;
  576. a1 += linesz;
  577. asm volatile("movca.l r0, @%0\n\t"
  578. "movca.l r0, @%1\n\t"
  579. "ocbi @%0\n\t"
  580. "ocbi @%1" : :
  581. "r" (a0), "r" (a1));
  582. a0 += linesz;
  583. a1 += linesz;
  584. asm volatile("movca.l r0, @%0\n\t"
  585. "movca.l r0, @%1\n\t"
  586. "ocbi @%0\n\t"
  587. "ocbi @%1" : :
  588. "r" (a0), "r" (a1));
  589. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  590. a0 += linesz;
  591. a1 += linesz;
  592. } while (a0 < a0e);
  593. }
  594. static void __flush_dcache_segment_4way(unsigned long start,
  595. unsigned long extent_per_way)
  596. {
  597. unsigned long orig_sr, sr_with_bl;
  598. unsigned long base_addr;
  599. unsigned long way_incr, linesz, way_size;
  600. struct cache_info *dcache;
  601. register unsigned long a0, a1, a2, a3, a0e;
  602. asm volatile("stc sr, %0" : "=r" (orig_sr));
  603. sr_with_bl = orig_sr | (1<<28);
  604. base_addr = ((unsigned long)&empty_zero_page[0]);
  605. /* See comment under 1-way above */
  606. base_addr = ((base_addr >> 16) << 16);
  607. base_addr |= start;
  608. dcache = &current_cpu_data.dcache;
  609. linesz = dcache->linesz;
  610. way_incr = dcache->way_incr;
  611. way_size = dcache->way_size;
  612. a0 = base_addr;
  613. a1 = a0 + way_incr;
  614. a2 = a1 + way_incr;
  615. a3 = a2 + way_incr;
  616. a0e = base_addr + extent_per_way;
  617. do {
  618. asm volatile("ldc %0, sr" : : "r" (sr_with_bl));
  619. asm volatile("movca.l r0, @%0\n\t"
  620. "movca.l r0, @%1\n\t"
  621. "movca.l r0, @%2\n\t"
  622. "movca.l r0, @%3\n\t"
  623. "ocbi @%0\n\t"
  624. "ocbi @%1\n\t"
  625. "ocbi @%2\n\t"
  626. "ocbi @%3\n\t" : :
  627. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  628. a0 += linesz;
  629. a1 += linesz;
  630. a2 += linesz;
  631. a3 += linesz;
  632. asm volatile("movca.l r0, @%0\n\t"
  633. "movca.l r0, @%1\n\t"
  634. "movca.l r0, @%2\n\t"
  635. "movca.l r0, @%3\n\t"
  636. "ocbi @%0\n\t"
  637. "ocbi @%1\n\t"
  638. "ocbi @%2\n\t"
  639. "ocbi @%3\n\t" : :
  640. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  641. a0 += linesz;
  642. a1 += linesz;
  643. a2 += linesz;
  644. a3 += linesz;
  645. asm volatile("movca.l r0, @%0\n\t"
  646. "movca.l r0, @%1\n\t"
  647. "movca.l r0, @%2\n\t"
  648. "movca.l r0, @%3\n\t"
  649. "ocbi @%0\n\t"
  650. "ocbi @%1\n\t"
  651. "ocbi @%2\n\t"
  652. "ocbi @%3\n\t" : :
  653. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  654. a0 += linesz;
  655. a1 += linesz;
  656. a2 += linesz;
  657. a3 += linesz;
  658. asm volatile("movca.l r0, @%0\n\t"
  659. "movca.l r0, @%1\n\t"
  660. "movca.l r0, @%2\n\t"
  661. "movca.l r0, @%3\n\t"
  662. "ocbi @%0\n\t"
  663. "ocbi @%1\n\t"
  664. "ocbi @%2\n\t"
  665. "ocbi @%3\n\t" : :
  666. "r" (a0), "r" (a1), "r" (a2), "r" (a3));
  667. asm volatile("ldc %0, sr" : : "r" (orig_sr));
  668. a0 += linesz;
  669. a1 += linesz;
  670. a2 += linesz;
  671. a3 += linesz;
  672. } while (a0 < a0e);
  673. }