DMA-API.txt 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700
  1. Dynamic DMA mapping using the generic device
  2. ============================================
  3. James E.J. Bottomley <James.Bottomley@HansenPartnership.com>
  4. This document describes the DMA API. For a more gentle introduction
  5. of the API (and actual examples) see
  6. Documentation/DMA-API-HOWTO.txt.
  7. This API is split into two pieces. Part I describes the API. Part II
  8. describes the extensions to the API for supporting non-consistent
  9. memory machines. Unless you know that your driver absolutely has to
  10. support non-consistent platforms (this is usually only legacy
  11. platforms) you should only use the API described in part I.
  12. Part I - dma_ API
  13. -------------------------------------
  14. To get the dma_ API, you must #include <linux/dma-mapping.h>
  15. Part Ia - Using large dma-coherent buffers
  16. ------------------------------------------
  17. void *
  18. dma_alloc_coherent(struct device *dev, size_t size,
  19. dma_addr_t *dma_handle, gfp_t flag)
  20. Consistent memory is memory for which a write by either the device or
  21. the processor can immediately be read by the processor or device
  22. without having to worry about caching effects. (You may however need
  23. to make sure to flush the processor's write buffers before telling
  24. devices to read that memory.)
  25. This routine allocates a region of <size> bytes of consistent memory.
  26. It also returns a <dma_handle> which may be cast to an unsigned
  27. integer the same width as the bus and used as the physical address
  28. base of the region.
  29. Returns: a pointer to the allocated region (in the processor's virtual
  30. address space) or NULL if the allocation failed.
  31. Note: consistent memory can be expensive on some platforms, and the
  32. minimum allocation length may be as big as a page, so you should
  33. consolidate your requests for consistent memory as much as possible.
  34. The simplest way to do that is to use the dma_pool calls (see below).
  35. The flag parameter (dma_alloc_coherent only) allows the caller to
  36. specify the GFP_ flags (see kmalloc) for the allocation (the
  37. implementation may choose to ignore flags that affect the location of
  38. the returned memory, like GFP_DMA).
  39. void *
  40. dma_zalloc_coherent(struct device *dev, size_t size,
  41. dma_addr_t *dma_handle, gfp_t flag)
  42. Wraps dma_alloc_coherent() and also zeroes the returned memory if the
  43. allocation attempt succeeded.
  44. void
  45. dma_free_coherent(struct device *dev, size_t size, void *cpu_addr,
  46. dma_addr_t dma_handle)
  47. Free the region of consistent memory you previously allocated. dev,
  48. size and dma_handle must all be the same as those passed into the
  49. consistent allocate. cpu_addr must be the virtual address returned by
  50. the consistent allocate.
  51. Note that unlike their sibling allocation calls, these routines
  52. may only be called with IRQs enabled.
  53. Part Ib - Using small dma-coherent buffers
  54. ------------------------------------------
  55. To get this part of the dma_ API, you must #include <linux/dmapool.h>
  56. Many drivers need lots of small dma-coherent memory regions for DMA
  57. descriptors or I/O buffers. Rather than allocating in units of a page
  58. or more using dma_alloc_coherent(), you can use DMA pools. These work
  59. much like a struct kmem_cache, except that they use the dma-coherent allocator,
  60. not __get_free_pages(). Also, they understand common hardware constraints
  61. for alignment, like queue heads needing to be aligned on N-byte boundaries.
  62. struct dma_pool *
  63. dma_pool_create(const char *name, struct device *dev,
  64. size_t size, size_t align, size_t alloc);
  65. The pool create() routines initialize a pool of dma-coherent buffers
  66. for use with a given device. It must be called in a context which
  67. can sleep.
  68. The "name" is for diagnostics (like a struct kmem_cache name); dev and size
  69. are like what you'd pass to dma_alloc_coherent(). The device's hardware
  70. alignment requirement for this type of data is "align" (which is expressed
  71. in bytes, and must be a power of two). If your device has no boundary
  72. crossing restrictions, pass 0 for alloc; passing 4096 says memory allocated
  73. from this pool must not cross 4KByte boundaries.
  74. void *dma_pool_alloc(struct dma_pool *pool, gfp_t gfp_flags,
  75. dma_addr_t *dma_handle);
  76. This allocates memory from the pool; the returned memory will meet the size
  77. and alignment requirements specified at creation time. Pass GFP_ATOMIC to
  78. prevent blocking, or if it's permitted (not in_interrupt, not holding SMP locks),
  79. pass GFP_KERNEL to allow blocking. Like dma_alloc_coherent(), this returns
  80. two values: an address usable by the cpu, and the dma address usable by the
  81. pool's device.
  82. void dma_pool_free(struct dma_pool *pool, void *vaddr,
  83. dma_addr_t addr);
  84. This puts memory back into the pool. The pool is what was passed to
  85. the pool allocation routine; the cpu (vaddr) and dma addresses are what
  86. were returned when that routine allocated the memory being freed.
  87. void dma_pool_destroy(struct dma_pool *pool);
  88. The pool destroy() routines free the resources of the pool. They must be
  89. called in a context which can sleep. Make sure you've freed all allocated
  90. memory back to the pool before you destroy it.
  91. Part Ic - DMA addressing limitations
  92. ------------------------------------
  93. int
  94. dma_supported(struct device *dev, u64 mask)
  95. Checks to see if the device can support DMA to the memory described by
  96. mask.
  97. Returns: 1 if it can and 0 if it can't.
  98. Notes: This routine merely tests to see if the mask is possible. It
  99. won't change the current mask settings. It is more intended as an
  100. internal API for use by the platform than an external API for use by
  101. driver writers.
  102. int
  103. dma_set_mask_and_coherent(struct device *dev, u64 mask)
  104. Checks to see if the mask is possible and updates the device
  105. streaming and coherent DMA mask parameters if it is.
  106. Returns: 0 if successful and a negative error if not.
  107. int
  108. dma_set_mask(struct device *dev, u64 mask)
  109. Checks to see if the mask is possible and updates the device
  110. parameters if it is.
  111. Returns: 0 if successful and a negative error if not.
  112. int
  113. dma_set_coherent_mask(struct device *dev, u64 mask)
  114. Checks to see if the mask is possible and updates the device
  115. parameters if it is.
  116. Returns: 0 if successful and a negative error if not.
  117. u64
  118. dma_get_required_mask(struct device *dev)
  119. This API returns the mask that the platform requires to
  120. operate efficiently. Usually this means the returned mask
  121. is the minimum required to cover all of memory. Examining the
  122. required mask gives drivers with variable descriptor sizes the
  123. opportunity to use smaller descriptors as necessary.
  124. Requesting the required mask does not alter the current mask. If you
  125. wish to take advantage of it, you should issue a dma_set_mask()
  126. call to set the mask to the value returned.
  127. Part Id - Streaming DMA mappings
  128. --------------------------------
  129. dma_addr_t
  130. dma_map_single(struct device *dev, void *cpu_addr, size_t size,
  131. enum dma_data_direction direction)
  132. Maps a piece of processor virtual memory so it can be accessed by the
  133. device and returns the physical handle of the memory.
  134. The direction for both api's may be converted freely by casting.
  135. However the dma_ API uses a strongly typed enumerator for its
  136. direction:
  137. DMA_NONE no direction (used for debugging)
  138. DMA_TO_DEVICE data is going from the memory to the device
  139. DMA_FROM_DEVICE data is coming from the device to the memory
  140. DMA_BIDIRECTIONAL direction isn't known
  141. Notes: Not all memory regions in a machine can be mapped by this
  142. API. Further, regions that appear to be physically contiguous in
  143. kernel virtual space may not be contiguous as physical memory. Since
  144. this API does not provide any scatter/gather capability, it will fail
  145. if the user tries to map a non-physically contiguous piece of memory.
  146. For this reason, it is recommended that memory mapped by this API be
  147. obtained only from sources which guarantee it to be physically contiguous
  148. (like kmalloc).
  149. Further, the physical address of the memory must be within the
  150. dma_mask of the device (the dma_mask represents a bit mask of the
  151. addressable region for the device. I.e., if the physical address of
  152. the memory anded with the dma_mask is still equal to the physical
  153. address, then the device can perform DMA to the memory). In order to
  154. ensure that the memory allocated by kmalloc is within the dma_mask,
  155. the driver may specify various platform-dependent flags to restrict
  156. the physical memory range of the allocation (e.g. on x86, GFP_DMA
  157. guarantees to be within the first 16Mb of available physical memory,
  158. as required by ISA devices).
  159. Note also that the above constraints on physical contiguity and
  160. dma_mask may not apply if the platform has an IOMMU (a device which
  161. supplies a physical to virtual mapping between the I/O memory bus and
  162. the device). However, to be portable, device driver writers may *not*
  163. assume that such an IOMMU exists.
  164. Warnings: Memory coherency operates at a granularity called the cache
  165. line width. In order for memory mapped by this API to operate
  166. correctly, the mapped region must begin exactly on a cache line
  167. boundary and end exactly on one (to prevent two separately mapped
  168. regions from sharing a single cache line). Since the cache line size
  169. may not be known at compile time, the API will not enforce this
  170. requirement. Therefore, it is recommended that driver writers who
  171. don't take special care to determine the cache line size at run time
  172. only map virtual regions that begin and end on page boundaries (which
  173. are guaranteed also to be cache line boundaries).
  174. DMA_TO_DEVICE synchronisation must be done after the last modification
  175. of the memory region by the software and before it is handed off to
  176. the driver. Once this primitive is used, memory covered by this
  177. primitive should be treated as read-only by the device. If the device
  178. may write to it at any point, it should be DMA_BIDIRECTIONAL (see
  179. below).
  180. DMA_FROM_DEVICE synchronisation must be done before the driver
  181. accesses data that may be changed by the device. This memory should
  182. be treated as read-only by the driver. If the driver needs to write
  183. to it at any point, it should be DMA_BIDIRECTIONAL (see below).
  184. DMA_BIDIRECTIONAL requires special handling: it means that the driver
  185. isn't sure if the memory was modified before being handed off to the
  186. device and also isn't sure if the device will also modify it. Thus,
  187. you must always sync bidirectional memory twice: once before the
  188. memory is handed off to the device (to make sure all memory changes
  189. are flushed from the processor) and once before the data may be
  190. accessed after being used by the device (to make sure any processor
  191. cache lines are updated with data that the device may have changed).
  192. void
  193. dma_unmap_single(struct device *dev, dma_addr_t dma_addr, size_t size,
  194. enum dma_data_direction direction)
  195. Unmaps the region previously mapped. All the parameters passed in
  196. must be identical to those passed in (and returned) by the mapping
  197. API.
  198. dma_addr_t
  199. dma_map_page(struct device *dev, struct page *page,
  200. unsigned long offset, size_t size,
  201. enum dma_data_direction direction)
  202. void
  203. dma_unmap_page(struct device *dev, dma_addr_t dma_address, size_t size,
  204. enum dma_data_direction direction)
  205. API for mapping and unmapping for pages. All the notes and warnings
  206. for the other mapping APIs apply here. Also, although the <offset>
  207. and <size> parameters are provided to do partial page mapping, it is
  208. recommended that you never use these unless you really know what the
  209. cache width is.
  210. int
  211. dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
  212. In some circumstances dma_map_single and dma_map_page will fail to create
  213. a mapping. A driver can check for these errors by testing the returned
  214. dma address with dma_mapping_error(). A non-zero return value means the mapping
  215. could not be created and the driver should take appropriate action (e.g.
  216. reduce current DMA mapping usage or delay and try again later).
  217. int
  218. dma_map_sg(struct device *dev, struct scatterlist *sg,
  219. int nents, enum dma_data_direction direction)
  220. Returns: the number of physical segments mapped (this may be shorter
  221. than <nents> passed in if some elements of the scatter/gather list are
  222. physically or virtually adjacent and an IOMMU maps them with a single
  223. entry).
  224. Please note that the sg cannot be mapped again if it has been mapped once.
  225. The mapping process is allowed to destroy information in the sg.
  226. As with the other mapping interfaces, dma_map_sg can fail. When it
  227. does, 0 is returned and a driver must take appropriate action. It is
  228. critical that the driver do something, in the case of a block driver
  229. aborting the request or even oopsing is better than doing nothing and
  230. corrupting the filesystem.
  231. With scatterlists, you use the resulting mapping like this:
  232. int i, count = dma_map_sg(dev, sglist, nents, direction);
  233. struct scatterlist *sg;
  234. for_each_sg(sglist, sg, count, i) {
  235. hw_address[i] = sg_dma_address(sg);
  236. hw_len[i] = sg_dma_len(sg);
  237. }
  238. where nents is the number of entries in the sglist.
  239. The implementation is free to merge several consecutive sglist entries
  240. into one (e.g. with an IOMMU, or if several pages just happen to be
  241. physically contiguous) and returns the actual number of sg entries it
  242. mapped them to. On failure 0, is returned.
  243. Then you should loop count times (note: this can be less than nents times)
  244. and use sg_dma_address() and sg_dma_len() macros where you previously
  245. accessed sg->address and sg->length as shown above.
  246. void
  247. dma_unmap_sg(struct device *dev, struct scatterlist *sg,
  248. int nhwentries, enum dma_data_direction direction)
  249. Unmap the previously mapped scatter/gather list. All the parameters
  250. must be the same as those and passed in to the scatter/gather mapping
  251. API.
  252. Note: <nents> must be the number you passed in, *not* the number of
  253. physical entries returned.
  254. void
  255. dma_sync_single_for_cpu(struct device *dev, dma_addr_t dma_handle, size_t size,
  256. enum dma_data_direction direction)
  257. void
  258. dma_sync_single_for_device(struct device *dev, dma_addr_t dma_handle, size_t size,
  259. enum dma_data_direction direction)
  260. void
  261. dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg, int nelems,
  262. enum dma_data_direction direction)
  263. void
  264. dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg, int nelems,
  265. enum dma_data_direction direction)
  266. Synchronise a single contiguous or scatter/gather mapping for the cpu
  267. and device. With the sync_sg API, all the parameters must be the same
  268. as those passed into the single mapping API. With the sync_single API,
  269. you can use dma_handle and size parameters that aren't identical to
  270. those passed into the single mapping API to do a partial sync.
  271. Notes: You must do this:
  272. - Before reading values that have been written by DMA from the device
  273. (use the DMA_FROM_DEVICE direction)
  274. - After writing values that will be written to the device using DMA
  275. (use the DMA_TO_DEVICE) direction
  276. - before *and* after handing memory to the device if the memory is
  277. DMA_BIDIRECTIONAL
  278. See also dma_map_single().
  279. dma_addr_t
  280. dma_map_single_attrs(struct device *dev, void *cpu_addr, size_t size,
  281. enum dma_data_direction dir,
  282. struct dma_attrs *attrs)
  283. void
  284. dma_unmap_single_attrs(struct device *dev, dma_addr_t dma_addr,
  285. size_t size, enum dma_data_direction dir,
  286. struct dma_attrs *attrs)
  287. int
  288. dma_map_sg_attrs(struct device *dev, struct scatterlist *sgl,
  289. int nents, enum dma_data_direction dir,
  290. struct dma_attrs *attrs)
  291. void
  292. dma_unmap_sg_attrs(struct device *dev, struct scatterlist *sgl,
  293. int nents, enum dma_data_direction dir,
  294. struct dma_attrs *attrs)
  295. The four functions above are just like the counterpart functions
  296. without the _attrs suffixes, except that they pass an optional
  297. struct dma_attrs*.
  298. struct dma_attrs encapsulates a set of "dma attributes". For the
  299. definition of struct dma_attrs see linux/dma-attrs.h.
  300. The interpretation of dma attributes is architecture-specific, and
  301. each attribute should be documented in Documentation/DMA-attributes.txt.
  302. If struct dma_attrs* is NULL, the semantics of each of these
  303. functions is identical to those of the corresponding function
  304. without the _attrs suffix. As a result dma_map_single_attrs()
  305. can generally replace dma_map_single(), etc.
  306. As an example of the use of the *_attrs functions, here's how
  307. you could pass an attribute DMA_ATTR_FOO when mapping memory
  308. for DMA:
  309. #include <linux/dma-attrs.h>
  310. /* DMA_ATTR_FOO should be defined in linux/dma-attrs.h and
  311. * documented in Documentation/DMA-attributes.txt */
  312. ...
  313. DEFINE_DMA_ATTRS(attrs);
  314. dma_set_attr(DMA_ATTR_FOO, &attrs);
  315. ....
  316. n = dma_map_sg_attrs(dev, sg, nents, DMA_TO_DEVICE, &attr);
  317. ....
  318. Architectures that care about DMA_ATTR_FOO would check for its
  319. presence in their implementations of the mapping and unmapping
  320. routines, e.g.:
  321. void whizco_dma_map_sg_attrs(struct device *dev, dma_addr_t dma_addr,
  322. size_t size, enum dma_data_direction dir,
  323. struct dma_attrs *attrs)
  324. {
  325. ....
  326. int foo = dma_get_attr(DMA_ATTR_FOO, attrs);
  327. ....
  328. if (foo)
  329. /* twizzle the frobnozzle */
  330. ....
  331. Part II - Advanced dma_ usage
  332. -----------------------------
  333. Warning: These pieces of the DMA API should not be used in the
  334. majority of cases, since they cater for unlikely corner cases that
  335. don't belong in usual drivers.
  336. If you don't understand how cache line coherency works between a
  337. processor and an I/O device, you should not be using this part of the
  338. API at all.
  339. void *
  340. dma_alloc_noncoherent(struct device *dev, size_t size,
  341. dma_addr_t *dma_handle, gfp_t flag)
  342. Identical to dma_alloc_coherent() except that the platform will
  343. choose to return either consistent or non-consistent memory as it sees
  344. fit. By using this API, you are guaranteeing to the platform that you
  345. have all the correct and necessary sync points for this memory in the
  346. driver should it choose to return non-consistent memory.
  347. Note: where the platform can return consistent memory, it will
  348. guarantee that the sync points become nops.
  349. Warning: Handling non-consistent memory is a real pain. You should
  350. only ever use this API if you positively know your driver will be
  351. required to work on one of the rare (usually non-PCI) architectures
  352. that simply cannot make consistent memory.
  353. void
  354. dma_free_noncoherent(struct device *dev, size_t size, void *cpu_addr,
  355. dma_addr_t dma_handle)
  356. Free memory allocated by the nonconsistent API. All parameters must
  357. be identical to those passed in (and returned by
  358. dma_alloc_noncoherent()).
  359. int
  360. dma_get_cache_alignment(void)
  361. Returns the processor cache alignment. This is the absolute minimum
  362. alignment *and* width that you must observe when either mapping
  363. memory or doing partial flushes.
  364. Notes: This API may return a number *larger* than the actual cache
  365. line, but it will guarantee that one or more cache lines fit exactly
  366. into the width returned by this call. It will also always be a power
  367. of two for easy alignment.
  368. void
  369. dma_cache_sync(struct device *dev, void *vaddr, size_t size,
  370. enum dma_data_direction direction)
  371. Do a partial sync of memory that was allocated by
  372. dma_alloc_noncoherent(), starting at virtual address vaddr and
  373. continuing on for size. Again, you *must* observe the cache line
  374. boundaries when doing this.
  375. int
  376. dma_declare_coherent_memory(struct device *dev, dma_addr_t bus_addr,
  377. dma_addr_t device_addr, size_t size, int
  378. flags)
  379. Declare region of memory to be handed out by dma_alloc_coherent when
  380. it's asked for coherent memory for this device.
  381. bus_addr is the physical address to which the memory is currently
  382. assigned in the bus responding region (this will be used by the
  383. platform to perform the mapping).
  384. device_addr is the physical address the device needs to be programmed
  385. with actually to address this memory (this will be handed out as the
  386. dma_addr_t in dma_alloc_coherent()).
  387. size is the size of the area (must be multiples of PAGE_SIZE).
  388. flags can be or'd together and are:
  389. DMA_MEMORY_MAP - request that the memory returned from
  390. dma_alloc_coherent() be directly writable.
  391. DMA_MEMORY_IO - request that the memory returned from
  392. dma_alloc_coherent() be addressable using read/write/memcpy_toio etc.
  393. One or both of these flags must be present.
  394. DMA_MEMORY_INCLUDES_CHILDREN - make the declared memory be allocated by
  395. dma_alloc_coherent of any child devices of this one (for memory residing
  396. on a bridge).
  397. DMA_MEMORY_EXCLUSIVE - only allocate memory from the declared regions.
  398. Do not allow dma_alloc_coherent() to fall back to system memory when
  399. it's out of memory in the declared region.
  400. The return value will be either DMA_MEMORY_MAP or DMA_MEMORY_IO and
  401. must correspond to a passed in flag (i.e. no returning DMA_MEMORY_IO
  402. if only DMA_MEMORY_MAP were passed in) for success or zero for
  403. failure.
  404. Note, for DMA_MEMORY_IO returns, all subsequent memory returned by
  405. dma_alloc_coherent() may no longer be accessed directly, but instead
  406. must be accessed using the correct bus functions. If your driver
  407. isn't prepared to handle this contingency, it should not specify
  408. DMA_MEMORY_IO in the input flags.
  409. As a simplification for the platforms, only *one* such region of
  410. memory may be declared per device.
  411. For reasons of efficiency, most platforms choose to track the declared
  412. region only at the granularity of a page. For smaller allocations,
  413. you should use the dma_pool() API.
  414. void
  415. dma_release_declared_memory(struct device *dev)
  416. Remove the memory region previously declared from the system. This
  417. API performs *no* in-use checking for this region and will return
  418. unconditionally having removed all the required structures. It is the
  419. driver's job to ensure that no parts of this memory region are
  420. currently in use.
  421. void *
  422. dma_mark_declared_memory_occupied(struct device *dev,
  423. dma_addr_t device_addr, size_t size)
  424. This is used to occupy specific regions of the declared space
  425. (dma_alloc_coherent() will hand out the first free region it finds).
  426. device_addr is the *device* address of the region requested.
  427. size is the size (and should be a page-sized multiple).
  428. The return value will be either a pointer to the processor virtual
  429. address of the memory, or an error (via PTR_ERR()) if any part of the
  430. region is occupied.
  431. Part III - Debug drivers use of the DMA-API
  432. -------------------------------------------
  433. The DMA-API as described above as some constraints. DMA addresses must be
  434. released with the corresponding function with the same size for example. With
  435. the advent of hardware IOMMUs it becomes more and more important that drivers
  436. do not violate those constraints. In the worst case such a violation can
  437. result in data corruption up to destroyed filesystems.
  438. To debug drivers and find bugs in the usage of the DMA-API checking code can
  439. be compiled into the kernel which will tell the developer about those
  440. violations. If your architecture supports it you can select the "Enable
  441. debugging of DMA-API usage" option in your kernel configuration. Enabling this
  442. option has a performance impact. Do not enable it in production kernels.
  443. If you boot the resulting kernel will contain code which does some bookkeeping
  444. about what DMA memory was allocated for which device. If this code detects an
  445. error it prints a warning message with some details into your kernel log. An
  446. example warning message may look like this:
  447. ------------[ cut here ]------------
  448. WARNING: at /data2/repos/linux-2.6-iommu/lib/dma-debug.c:448
  449. check_unmap+0x203/0x490()
  450. Hardware name:
  451. forcedeth 0000:00:08.0: DMA-API: device driver frees DMA memory with wrong
  452. function [device address=0x00000000640444be] [size=66 bytes] [mapped as
  453. single] [unmapped as page]
  454. Modules linked in: nfsd exportfs bridge stp llc r8169
  455. Pid: 0, comm: swapper Tainted: G W 2.6.28-dmatest-09289-g8bb99c0 #1
  456. Call Trace:
  457. <IRQ> [<ffffffff80240b22>] warn_slowpath+0xf2/0x130
  458. [<ffffffff80647b70>] _spin_unlock+0x10/0x30
  459. [<ffffffff80537e75>] usb_hcd_link_urb_to_ep+0x75/0xc0
  460. [<ffffffff80647c22>] _spin_unlock_irqrestore+0x12/0x40
  461. [<ffffffff8055347f>] ohci_urb_enqueue+0x19f/0x7c0
  462. [<ffffffff80252f96>] queue_work+0x56/0x60
  463. [<ffffffff80237e10>] enqueue_task_fair+0x20/0x50
  464. [<ffffffff80539279>] usb_hcd_submit_urb+0x379/0xbc0
  465. [<ffffffff803b78c3>] cpumask_next_and+0x23/0x40
  466. [<ffffffff80235177>] find_busiest_group+0x207/0x8a0
  467. [<ffffffff8064784f>] _spin_lock_irqsave+0x1f/0x50
  468. [<ffffffff803c7ea3>] check_unmap+0x203/0x490
  469. [<ffffffff803c8259>] debug_dma_unmap_page+0x49/0x50
  470. [<ffffffff80485f26>] nv_tx_done_optimized+0xc6/0x2c0
  471. [<ffffffff80486c13>] nv_nic_irq_optimized+0x73/0x2b0
  472. [<ffffffff8026df84>] handle_IRQ_event+0x34/0x70
  473. [<ffffffff8026ffe9>] handle_edge_irq+0xc9/0x150
  474. [<ffffffff8020e3ab>] do_IRQ+0xcb/0x1c0
  475. [<ffffffff8020c093>] ret_from_intr+0x0/0xa
  476. <EOI> <4>---[ end trace f6435a98e2a38c0e ]---
  477. The driver developer can find the driver and the device including a stacktrace
  478. of the DMA-API call which caused this warning.
  479. Per default only the first error will result in a warning message. All other
  480. errors will only silently counted. This limitation exist to prevent the code
  481. from flooding your kernel log. To support debugging a device driver this can
  482. be disabled via debugfs. See the debugfs interface documentation below for
  483. details.
  484. The debugfs directory for the DMA-API debugging code is called dma-api/. In
  485. this directory the following files can currently be found:
  486. dma-api/all_errors This file contains a numeric value. If this
  487. value is not equal to zero the debugging code
  488. will print a warning for every error it finds
  489. into the kernel log. Be careful with this
  490. option, as it can easily flood your logs.
  491. dma-api/disabled This read-only file contains the character 'Y'
  492. if the debugging code is disabled. This can
  493. happen when it runs out of memory or if it was
  494. disabled at boot time
  495. dma-api/error_count This file is read-only and shows the total
  496. numbers of errors found.
  497. dma-api/num_errors The number in this file shows how many
  498. warnings will be printed to the kernel log
  499. before it stops. This number is initialized to
  500. one at system boot and be set by writing into
  501. this file
  502. dma-api/min_free_entries
  503. This read-only file can be read to get the
  504. minimum number of free dma_debug_entries the
  505. allocator has ever seen. If this value goes
  506. down to zero the code will disable itself
  507. because it is not longer reliable.
  508. dma-api/num_free_entries
  509. The current number of free dma_debug_entries
  510. in the allocator.
  511. dma-api/driver-filter
  512. You can write a name of a driver into this file
  513. to limit the debug output to requests from that
  514. particular driver. Write an empty string to
  515. that file to disable the filter and see
  516. all errors again.
  517. If you have this code compiled into your kernel it will be enabled by default.
  518. If you want to boot without the bookkeeping anyway you can provide
  519. 'dma_debug=off' as a boot parameter. This will disable DMA-API debugging.
  520. Notice that you can not enable it again at runtime. You have to reboot to do
  521. so.
  522. If you want to see debug messages only for a special device driver you can
  523. specify the dma_debug_driver=<drivername> parameter. This will enable the
  524. driver filter at boot time. The debug code will only print errors for that
  525. driver afterwards. This filter can be disabled or changed later using debugfs.
  526. When the code disables itself at runtime this is most likely because it ran
  527. out of dma_debug_entries. These entries are preallocated at boot. The number
  528. of preallocated entries is defined per architecture. If it is too low for you
  529. boot with 'dma_debug_entries=<your_desired_number>' to overwrite the
  530. architectural default.
  531. void debug_dmap_mapping_error(struct device *dev, dma_addr_t dma_addr);
  532. dma-debug interface debug_dma_mapping_error() to debug drivers that fail
  533. to check dma mapping errors on addresses returned by dma_map_single() and
  534. dma_map_page() interfaces. This interface clears a flag set by
  535. debug_dma_map_page() to indicate that dma_mapping_error() has been called by
  536. the driver. When driver does unmap, debug_dma_unmap() checks the flag and if
  537. this flag is still set, prints warning message that includes call trace that
  538. leads up to the unmap. This interface can be called from dma_mapping_error()
  539. routines to enable dma mapping error check debugging.