nv17_tv.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Copyright (C) 2009 Francisco Jerez.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_encoder.h"
  30. #include "nouveau_connector.h"
  31. #include "nouveau_crtc.h"
  32. #include "nouveau_hw.h"
  33. #include "nv17_tv.h"
  34. static uint32_t nv42_tv_sample_load(struct drm_encoder *encoder)
  35. {
  36. struct drm_device *dev = encoder->dev;
  37. struct drm_nouveau_private *dev_priv = dev->dev_private;
  38. uint32_t testval, regoffset = nv04_dac_output_offset(encoder);
  39. uint32_t gpio0, gpio1, fp_htotal, fp_hsync_start, fp_hsync_end,
  40. fp_control, test_ctrl, dacclk, ctv_14, ctv_1c, ctv_6c;
  41. uint32_t sample = 0;
  42. int head;
  43. #define RGB_TEST_DATA(r, g, b) (r << 0 | g << 10 | b << 20)
  44. testval = RGB_TEST_DATA(0x82, 0xeb, 0x82);
  45. if (dev_priv->vbios.tvdactestval)
  46. testval = dev_priv->vbios.tvdactestval;
  47. dacclk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
  48. head = (dacclk & 0x100) >> 8;
  49. /* Save the previous state. */
  50. gpio1 = nv17_gpio_get(dev, DCB_GPIO_TVDAC1);
  51. gpio0 = nv17_gpio_get(dev, DCB_GPIO_TVDAC0);
  52. fp_htotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL);
  53. fp_hsync_start = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START);
  54. fp_hsync_end = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END);
  55. fp_control = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL);
  56. test_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  57. ctv_1c = NVReadRAMDAC(dev, head, 0x680c1c);
  58. ctv_14 = NVReadRAMDAC(dev, head, 0x680c14);
  59. ctv_6c = NVReadRAMDAC(dev, head, 0x680c6c);
  60. /* Prepare the DAC for load detection. */
  61. nv17_gpio_set(dev, DCB_GPIO_TVDAC1, true);
  62. nv17_gpio_set(dev, DCB_GPIO_TVDAC0, true);
  63. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL, 1343);
  64. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START, 1047);
  65. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END, 1183);
  66. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL,
  67. NV_PRAMDAC_FP_TG_CONTROL_DISPEN_POS |
  68. NV_PRAMDAC_FP_TG_CONTROL_WIDTH_12 |
  69. NV_PRAMDAC_FP_TG_CONTROL_READ_PROG |
  70. NV_PRAMDAC_FP_TG_CONTROL_HSYNC_POS |
  71. NV_PRAMDAC_FP_TG_CONTROL_VSYNC_POS);
  72. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, 0);
  73. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset,
  74. (dacclk & ~0xff) | 0x22);
  75. msleep(1);
  76. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset,
  77. (dacclk & ~0xff) | 0x21);
  78. NVWriteRAMDAC(dev, head, 0x680c1c, 1 << 20);
  79. NVWriteRAMDAC(dev, head, 0x680c14, 4 << 16);
  80. /* Sample pin 0x4 (usually S-video luma). */
  81. NVWriteRAMDAC(dev, head, 0x680c6c, testval >> 10 & 0x3ff);
  82. msleep(20);
  83. sample |= NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset)
  84. & 0x4 << 28;
  85. /* Sample the remaining pins. */
  86. NVWriteRAMDAC(dev, head, 0x680c6c, testval & 0x3ff);
  87. msleep(20);
  88. sample |= NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset)
  89. & 0xa << 28;
  90. /* Restore the previous state. */
  91. NVWriteRAMDAC(dev, head, 0x680c1c, ctv_1c);
  92. NVWriteRAMDAC(dev, head, 0x680c14, ctv_14);
  93. NVWriteRAMDAC(dev, head, 0x680c6c, ctv_6c);
  94. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, dacclk);
  95. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, test_ctrl);
  96. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL, fp_control);
  97. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END, fp_hsync_end);
  98. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START, fp_hsync_start);
  99. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL, fp_htotal);
  100. nv17_gpio_set(dev, DCB_GPIO_TVDAC1, gpio1);
  101. nv17_gpio_set(dev, DCB_GPIO_TVDAC0, gpio0);
  102. return sample;
  103. }
  104. static enum drm_connector_status
  105. nv17_tv_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  106. {
  107. struct drm_device *dev = encoder->dev;
  108. struct drm_nouveau_private *dev_priv = dev->dev_private;
  109. struct drm_mode_config *conf = &dev->mode_config;
  110. struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
  111. struct dcb_entry *dcb = tv_enc->base.dcb;
  112. if (nv04_dac_in_use(encoder))
  113. return connector_status_disconnected;
  114. if (dev_priv->chipset == 0x42 ||
  115. dev_priv->chipset == 0x43)
  116. tv_enc->pin_mask = nv42_tv_sample_load(encoder) >> 28 & 0xe;
  117. else
  118. tv_enc->pin_mask = nv17_dac_sample_load(encoder) >> 28 & 0xe;
  119. switch (tv_enc->pin_mask) {
  120. case 0x2:
  121. case 0x4:
  122. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Composite;
  123. break;
  124. case 0xc:
  125. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_SVIDEO;
  126. break;
  127. case 0xe:
  128. if (dcb->tvconf.has_component_output)
  129. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Component;
  130. else
  131. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_SCART;
  132. break;
  133. default:
  134. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
  135. break;
  136. }
  137. drm_connector_property_set_value(connector,
  138. conf->tv_subconnector_property,
  139. tv_enc->subconnector);
  140. if (tv_enc->subconnector) {
  141. NV_INFO(dev, "Load detected on output %c\n",
  142. '@' + ffs(dcb->or));
  143. return connector_status_connected;
  144. } else {
  145. return connector_status_disconnected;
  146. }
  147. }
  148. static const struct {
  149. int hdisplay;
  150. int vdisplay;
  151. } modes[] = {
  152. { 640, 400 },
  153. { 640, 480 },
  154. { 720, 480 },
  155. { 720, 576 },
  156. { 800, 600 },
  157. { 1024, 768 },
  158. { 1280, 720 },
  159. { 1280, 1024 },
  160. { 1920, 1080 }
  161. };
  162. static int nv17_tv_get_modes(struct drm_encoder *encoder,
  163. struct drm_connector *connector)
  164. {
  165. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  166. struct drm_display_mode *mode;
  167. struct drm_display_mode *output_mode;
  168. int n = 0;
  169. int i;
  170. if (tv_norm->kind != CTV_ENC_MODE) {
  171. struct drm_display_mode *tv_mode;
  172. for (tv_mode = nv17_tv_modes; tv_mode->hdisplay; tv_mode++) {
  173. mode = drm_mode_duplicate(encoder->dev, tv_mode);
  174. mode->clock = tv_norm->tv_enc_mode.vrefresh *
  175. mode->htotal / 1000 *
  176. mode->vtotal / 1000;
  177. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  178. mode->clock *= 2;
  179. if (mode->hdisplay == tv_norm->tv_enc_mode.hdisplay &&
  180. mode->vdisplay == tv_norm->tv_enc_mode.vdisplay)
  181. mode->type |= DRM_MODE_TYPE_PREFERRED;
  182. drm_mode_probed_add(connector, mode);
  183. n++;
  184. }
  185. return n;
  186. }
  187. /* tv_norm->kind == CTV_ENC_MODE */
  188. output_mode = &tv_norm->ctv_enc_mode.mode;
  189. for (i = 0; i < ARRAY_SIZE(modes); i++) {
  190. if (modes[i].hdisplay > output_mode->hdisplay ||
  191. modes[i].vdisplay > output_mode->vdisplay)
  192. continue;
  193. if (modes[i].hdisplay == output_mode->hdisplay &&
  194. modes[i].vdisplay == output_mode->vdisplay) {
  195. mode = drm_mode_duplicate(encoder->dev, output_mode);
  196. mode->type |= DRM_MODE_TYPE_PREFERRED;
  197. } else {
  198. mode = drm_cvt_mode(encoder->dev, modes[i].hdisplay,
  199. modes[i].vdisplay, 60, false,
  200. output_mode->flags & DRM_MODE_FLAG_INTERLACE,
  201. false);
  202. }
  203. /* CVT modes are sometimes unsuitable... */
  204. if (output_mode->hdisplay <= 720
  205. || output_mode->hdisplay >= 1920) {
  206. mode->htotal = output_mode->htotal;
  207. mode->hsync_start = (mode->hdisplay + (mode->htotal
  208. - mode->hdisplay) * 9 / 10) & ~7;
  209. mode->hsync_end = mode->hsync_start + 8;
  210. }
  211. if (output_mode->vdisplay >= 1024) {
  212. mode->vtotal = output_mode->vtotal;
  213. mode->vsync_start = output_mode->vsync_start;
  214. mode->vsync_end = output_mode->vsync_end;
  215. }
  216. mode->type |= DRM_MODE_TYPE_DRIVER;
  217. drm_mode_probed_add(connector, mode);
  218. n++;
  219. }
  220. return n;
  221. }
  222. static int nv17_tv_mode_valid(struct drm_encoder *encoder,
  223. struct drm_display_mode *mode)
  224. {
  225. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  226. if (tv_norm->kind == CTV_ENC_MODE) {
  227. struct drm_display_mode *output_mode =
  228. &tv_norm->ctv_enc_mode.mode;
  229. if (mode->clock > 400000)
  230. return MODE_CLOCK_HIGH;
  231. if (mode->hdisplay > output_mode->hdisplay ||
  232. mode->vdisplay > output_mode->vdisplay)
  233. return MODE_BAD;
  234. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) !=
  235. (output_mode->flags & DRM_MODE_FLAG_INTERLACE))
  236. return MODE_NO_INTERLACE;
  237. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  238. return MODE_NO_DBLESCAN;
  239. } else {
  240. const int vsync_tolerance = 600;
  241. if (mode->clock > 70000)
  242. return MODE_CLOCK_HIGH;
  243. if (abs(drm_mode_vrefresh(mode) * 1000 -
  244. tv_norm->tv_enc_mode.vrefresh) > vsync_tolerance)
  245. return MODE_VSYNC;
  246. /* The encoder takes care of the actual interlacing */
  247. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  248. return MODE_NO_INTERLACE;
  249. }
  250. return MODE_OK;
  251. }
  252. static bool nv17_tv_mode_fixup(struct drm_encoder *encoder,
  253. struct drm_display_mode *mode,
  254. struct drm_display_mode *adjusted_mode)
  255. {
  256. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  257. if (nv04_dac_in_use(encoder))
  258. return false;
  259. if (tv_norm->kind == CTV_ENC_MODE)
  260. adjusted_mode->clock = tv_norm->ctv_enc_mode.mode.clock;
  261. else
  262. adjusted_mode->clock = 90000;
  263. return true;
  264. }
  265. static void nv17_tv_dpms(struct drm_encoder *encoder, int mode)
  266. {
  267. struct drm_device *dev = encoder->dev;
  268. struct nv17_tv_state *regs = &to_tv_enc(encoder)->state;
  269. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  270. if (nouveau_encoder(encoder)->last_dpms == mode)
  271. return;
  272. nouveau_encoder(encoder)->last_dpms = mode;
  273. NV_INFO(dev, "Setting dpms mode %d on TV encoder (output %d)\n",
  274. mode, nouveau_encoder(encoder)->dcb->index);
  275. regs->ptv_200 &= ~1;
  276. if (tv_norm->kind == CTV_ENC_MODE) {
  277. nv04_dfp_update_fp_control(encoder, mode);
  278. } else {
  279. nv04_dfp_update_fp_control(encoder, DRM_MODE_DPMS_OFF);
  280. if (mode == DRM_MODE_DPMS_ON)
  281. regs->ptv_200 |= 1;
  282. }
  283. nv_load_ptv(dev, regs, 200);
  284. nv17_gpio_set(dev, DCB_GPIO_TVDAC1, mode == DRM_MODE_DPMS_ON);
  285. nv17_gpio_set(dev, DCB_GPIO_TVDAC0, mode == DRM_MODE_DPMS_ON);
  286. nv04_dac_update_dacclk(encoder, mode == DRM_MODE_DPMS_ON);
  287. }
  288. static void nv17_tv_prepare(struct drm_encoder *encoder)
  289. {
  290. struct drm_device *dev = encoder->dev;
  291. struct drm_nouveau_private *dev_priv = dev->dev_private;
  292. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  293. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  294. int head = nouveau_crtc(encoder->crtc)->index;
  295. uint8_t *cr_lcd = &dev_priv->mode_reg.crtc_reg[head].CRTC[
  296. NV_CIO_CRE_LCD__INDEX];
  297. uint32_t dacclk_off = NV_PRAMDAC_DACCLK +
  298. nv04_dac_output_offset(encoder);
  299. uint32_t dacclk;
  300. helper->dpms(encoder, DRM_MODE_DPMS_OFF);
  301. nv04_dfp_disable(dev, head);
  302. /* Unbind any FP encoders from this head if we need the FP
  303. * stuff enabled. */
  304. if (tv_norm->kind == CTV_ENC_MODE) {
  305. struct drm_encoder *enc;
  306. list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
  307. struct dcb_entry *dcb = nouveau_encoder(enc)->dcb;
  308. if ((dcb->type == OUTPUT_TMDS ||
  309. dcb->type == OUTPUT_LVDS) &&
  310. !enc->crtc &&
  311. nv04_dfp_get_bound_head(dev, dcb) == head) {
  312. nv04_dfp_bind_head(dev, dcb, head ^ 1,
  313. dev_priv->vbios.fp.dual_link);
  314. }
  315. }
  316. }
  317. /* Some NV4x have unknown values (0x3f, 0x50, 0x54, 0x6b, 0x79, 0x7f)
  318. * at LCD__INDEX which we don't alter
  319. */
  320. if (!(*cr_lcd & 0x44)) {
  321. if (tv_norm->kind == CTV_ENC_MODE)
  322. *cr_lcd = 0x1 | (head ? 0x0 : 0x8);
  323. else
  324. *cr_lcd = 0;
  325. }
  326. /* Set the DACCLK register */
  327. dacclk = (NVReadRAMDAC(dev, 0, dacclk_off) & ~0x30) | 0x1;
  328. if (dev_priv->card_type == NV_40)
  329. dacclk |= 0x1a << 16;
  330. if (tv_norm->kind == CTV_ENC_MODE) {
  331. dacclk |= 0x20;
  332. if (head)
  333. dacclk |= 0x100;
  334. else
  335. dacclk &= ~0x100;
  336. } else {
  337. dacclk |= 0x10;
  338. }
  339. NVWriteRAMDAC(dev, 0, dacclk_off, dacclk);
  340. }
  341. static void nv17_tv_mode_set(struct drm_encoder *encoder,
  342. struct drm_display_mode *drm_mode,
  343. struct drm_display_mode *adjusted_mode)
  344. {
  345. struct drm_device *dev = encoder->dev;
  346. struct drm_nouveau_private *dev_priv = dev->dev_private;
  347. int head = nouveau_crtc(encoder->crtc)->index;
  348. struct nv04_crtc_reg *regs = &dev_priv->mode_reg.crtc_reg[head];
  349. struct nv17_tv_state *tv_regs = &to_tv_enc(encoder)->state;
  350. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  351. int i;
  352. regs->CRTC[NV_CIO_CRE_53] = 0x40; /* FP_HTIMING */
  353. regs->CRTC[NV_CIO_CRE_54] = 0; /* FP_VTIMING */
  354. regs->ramdac_630 = 0x2; /* turn off green mode (tv test pattern?) */
  355. regs->tv_setup = 1;
  356. regs->ramdac_8c0 = 0x0;
  357. if (tv_norm->kind == TV_ENC_MODE) {
  358. tv_regs->ptv_200 = 0x13111100;
  359. if (head)
  360. tv_regs->ptv_200 |= 0x10;
  361. tv_regs->ptv_20c = 0x808010;
  362. tv_regs->ptv_304 = 0x2d00000;
  363. tv_regs->ptv_600 = 0x0;
  364. tv_regs->ptv_60c = 0x0;
  365. tv_regs->ptv_610 = 0x1e00000;
  366. if (tv_norm->tv_enc_mode.vdisplay == 576) {
  367. tv_regs->ptv_508 = 0x1200000;
  368. tv_regs->ptv_614 = 0x33;
  369. } else if (tv_norm->tv_enc_mode.vdisplay == 480) {
  370. tv_regs->ptv_508 = 0xf00000;
  371. tv_regs->ptv_614 = 0x13;
  372. }
  373. if (dev_priv->card_type >= NV_30) {
  374. tv_regs->ptv_500 = 0xe8e0;
  375. tv_regs->ptv_504 = 0x1710;
  376. tv_regs->ptv_604 = 0x0;
  377. tv_regs->ptv_608 = 0x0;
  378. } else {
  379. if (tv_norm->tv_enc_mode.vdisplay == 576) {
  380. tv_regs->ptv_604 = 0x20;
  381. tv_regs->ptv_608 = 0x10;
  382. tv_regs->ptv_500 = 0x19710;
  383. tv_regs->ptv_504 = 0x68f0;
  384. } else if (tv_norm->tv_enc_mode.vdisplay == 480) {
  385. tv_regs->ptv_604 = 0x10;
  386. tv_regs->ptv_608 = 0x20;
  387. tv_regs->ptv_500 = 0x4b90;
  388. tv_regs->ptv_504 = 0x1b480;
  389. }
  390. }
  391. for (i = 0; i < 0x40; i++)
  392. tv_regs->tv_enc[i] = tv_norm->tv_enc_mode.tv_enc[i];
  393. } else {
  394. struct drm_display_mode *output_mode =
  395. &tv_norm->ctv_enc_mode.mode;
  396. /* The registers in PRAMDAC+0xc00 control some timings and CSC
  397. * parameters for the CTV encoder (It's only used for "HD" TV
  398. * modes, I don't think I have enough working to guess what
  399. * they exactly mean...), it's probably connected at the
  400. * output of the FP encoder, but it also needs the analog
  401. * encoder in its OR enabled and routed to the head it's
  402. * using. It's enabled with the DACCLK register, bits [5:4].
  403. */
  404. for (i = 0; i < 38; i++)
  405. regs->ctv_regs[i] = tv_norm->ctv_enc_mode.ctv_regs[i];
  406. regs->fp_horiz_regs[FP_DISPLAY_END] = output_mode->hdisplay - 1;
  407. regs->fp_horiz_regs[FP_TOTAL] = output_mode->htotal - 1;
  408. regs->fp_horiz_regs[FP_SYNC_START] =
  409. output_mode->hsync_start - 1;
  410. regs->fp_horiz_regs[FP_SYNC_END] = output_mode->hsync_end - 1;
  411. regs->fp_horiz_regs[FP_CRTC] = output_mode->hdisplay +
  412. max((output_mode->hdisplay-600)/40 - 1, 1);
  413. regs->fp_vert_regs[FP_DISPLAY_END] = output_mode->vdisplay - 1;
  414. regs->fp_vert_regs[FP_TOTAL] = output_mode->vtotal - 1;
  415. regs->fp_vert_regs[FP_SYNC_START] =
  416. output_mode->vsync_start - 1;
  417. regs->fp_vert_regs[FP_SYNC_END] = output_mode->vsync_end - 1;
  418. regs->fp_vert_regs[FP_CRTC] = output_mode->vdisplay - 1;
  419. regs->fp_control = NV_PRAMDAC_FP_TG_CONTROL_DISPEN_POS |
  420. NV_PRAMDAC_FP_TG_CONTROL_READ_PROG |
  421. NV_PRAMDAC_FP_TG_CONTROL_WIDTH_12;
  422. if (output_mode->flags & DRM_MODE_FLAG_PVSYNC)
  423. regs->fp_control |= NV_PRAMDAC_FP_TG_CONTROL_VSYNC_POS;
  424. if (output_mode->flags & DRM_MODE_FLAG_PHSYNC)
  425. regs->fp_control |= NV_PRAMDAC_FP_TG_CONTROL_HSYNC_POS;
  426. regs->fp_debug_0 = NV_PRAMDAC_FP_DEBUG_0_YWEIGHT_ROUND |
  427. NV_PRAMDAC_FP_DEBUG_0_XWEIGHT_ROUND |
  428. NV_PRAMDAC_FP_DEBUG_0_YINTERP_BILINEAR |
  429. NV_PRAMDAC_FP_DEBUG_0_XINTERP_BILINEAR |
  430. NV_RAMDAC_FP_DEBUG_0_TMDS_ENABLED |
  431. NV_PRAMDAC_FP_DEBUG_0_YSCALE_ENABLE |
  432. NV_PRAMDAC_FP_DEBUG_0_XSCALE_ENABLE;
  433. regs->fp_debug_2 = 0;
  434. regs->fp_margin_color = 0x801080;
  435. }
  436. }
  437. static void nv17_tv_commit(struct drm_encoder *encoder)
  438. {
  439. struct drm_device *dev = encoder->dev;
  440. struct drm_nouveau_private *dev_priv = dev->dev_private;
  441. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  442. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  443. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  444. if (get_tv_norm(encoder)->kind == TV_ENC_MODE) {
  445. nv17_tv_update_rescaler(encoder);
  446. nv17_tv_update_properties(encoder);
  447. } else {
  448. nv17_ctv_update_rescaler(encoder);
  449. }
  450. nv17_tv_state_load(dev, &to_tv_enc(encoder)->state);
  451. /* This could use refinement for flatpanels, but it should work */
  452. if (dev_priv->chipset < 0x44)
  453. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL +
  454. nv04_dac_output_offset(encoder),
  455. 0xf0000000);
  456. else
  457. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL +
  458. nv04_dac_output_offset(encoder),
  459. 0x00100000);
  460. helper->dpms(encoder, DRM_MODE_DPMS_ON);
  461. NV_INFO(dev, "Output %s is running on CRTC %d using output %c\n",
  462. drm_get_connector_name(
  463. &nouveau_encoder_connector_get(nv_encoder)->base),
  464. nv_crtc->index, '@' + ffs(nv_encoder->dcb->or));
  465. }
  466. static void nv17_tv_save(struct drm_encoder *encoder)
  467. {
  468. struct drm_device *dev = encoder->dev;
  469. struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
  470. nouveau_encoder(encoder)->restore.output =
  471. NVReadRAMDAC(dev, 0,
  472. NV_PRAMDAC_DACCLK +
  473. nv04_dac_output_offset(encoder));
  474. nv17_tv_state_save(dev, &tv_enc->saved_state);
  475. tv_enc->state.ptv_200 = tv_enc->saved_state.ptv_200;
  476. }
  477. static void nv17_tv_restore(struct drm_encoder *encoder)
  478. {
  479. struct drm_device *dev = encoder->dev;
  480. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK +
  481. nv04_dac_output_offset(encoder),
  482. nouveau_encoder(encoder)->restore.output);
  483. nv17_tv_state_load(dev, &to_tv_enc(encoder)->saved_state);
  484. nouveau_encoder(encoder)->last_dpms = NV_DPMS_CLEARED;
  485. }
  486. static int nv17_tv_create_resources(struct drm_encoder *encoder,
  487. struct drm_connector *connector)
  488. {
  489. struct drm_device *dev = encoder->dev;
  490. struct drm_mode_config *conf = &dev->mode_config;
  491. struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
  492. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  493. int num_tv_norms = dcb->tvconf.has_component_output ? NUM_TV_NORMS :
  494. NUM_LD_TV_NORMS;
  495. int i;
  496. if (nouveau_tv_norm) {
  497. for (i = 0; i < num_tv_norms; i++) {
  498. if (!strcmp(nv17_tv_norm_names[i], nouveau_tv_norm)) {
  499. tv_enc->tv_norm = i;
  500. break;
  501. }
  502. }
  503. if (i == num_tv_norms)
  504. NV_WARN(dev, "Invalid TV norm setting \"%s\"\n",
  505. nouveau_tv_norm);
  506. }
  507. drm_mode_create_tv_properties(dev, num_tv_norms, nv17_tv_norm_names);
  508. drm_connector_attach_property(connector,
  509. conf->tv_select_subconnector_property,
  510. tv_enc->select_subconnector);
  511. drm_connector_attach_property(connector,
  512. conf->tv_subconnector_property,
  513. tv_enc->subconnector);
  514. drm_connector_attach_property(connector,
  515. conf->tv_mode_property,
  516. tv_enc->tv_norm);
  517. drm_connector_attach_property(connector,
  518. conf->tv_flicker_reduction_property,
  519. tv_enc->flicker);
  520. drm_connector_attach_property(connector,
  521. conf->tv_saturation_property,
  522. tv_enc->saturation);
  523. drm_connector_attach_property(connector,
  524. conf->tv_hue_property,
  525. tv_enc->hue);
  526. drm_connector_attach_property(connector,
  527. conf->tv_overscan_property,
  528. tv_enc->overscan);
  529. return 0;
  530. }
  531. static int nv17_tv_set_property(struct drm_encoder *encoder,
  532. struct drm_connector *connector,
  533. struct drm_property *property,
  534. uint64_t val)
  535. {
  536. struct drm_mode_config *conf = &encoder->dev->mode_config;
  537. struct drm_crtc *crtc = encoder->crtc;
  538. struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
  539. struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
  540. bool modes_changed = false;
  541. if (property == conf->tv_overscan_property) {
  542. tv_enc->overscan = val;
  543. if (encoder->crtc) {
  544. if (tv_norm->kind == CTV_ENC_MODE)
  545. nv17_ctv_update_rescaler(encoder);
  546. else
  547. nv17_tv_update_rescaler(encoder);
  548. }
  549. } else if (property == conf->tv_saturation_property) {
  550. if (tv_norm->kind != TV_ENC_MODE)
  551. return -EINVAL;
  552. tv_enc->saturation = val;
  553. nv17_tv_update_properties(encoder);
  554. } else if (property == conf->tv_hue_property) {
  555. if (tv_norm->kind != TV_ENC_MODE)
  556. return -EINVAL;
  557. tv_enc->hue = val;
  558. nv17_tv_update_properties(encoder);
  559. } else if (property == conf->tv_flicker_reduction_property) {
  560. if (tv_norm->kind != TV_ENC_MODE)
  561. return -EINVAL;
  562. tv_enc->flicker = val;
  563. if (encoder->crtc)
  564. nv17_tv_update_rescaler(encoder);
  565. } else if (property == conf->tv_mode_property) {
  566. if (connector->dpms != DRM_MODE_DPMS_OFF)
  567. return -EINVAL;
  568. tv_enc->tv_norm = val;
  569. modes_changed = true;
  570. } else if (property == conf->tv_select_subconnector_property) {
  571. if (tv_norm->kind != TV_ENC_MODE)
  572. return -EINVAL;
  573. tv_enc->select_subconnector = val;
  574. nv17_tv_update_properties(encoder);
  575. } else {
  576. return -EINVAL;
  577. }
  578. if (modes_changed) {
  579. drm_helper_probe_single_connector_modes(connector, 0, 0);
  580. /* Disable the crtc to ensure a full modeset is
  581. * performed whenever it's turned on again. */
  582. if (crtc) {
  583. struct drm_mode_set modeset = {
  584. .crtc = crtc,
  585. };
  586. crtc->funcs->set_config(&modeset);
  587. }
  588. }
  589. return 0;
  590. }
  591. static void nv17_tv_destroy(struct drm_encoder *encoder)
  592. {
  593. struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
  594. NV_DEBUG_KMS(encoder->dev, "\n");
  595. drm_encoder_cleanup(encoder);
  596. kfree(tv_enc);
  597. }
  598. static struct drm_encoder_helper_funcs nv17_tv_helper_funcs = {
  599. .dpms = nv17_tv_dpms,
  600. .save = nv17_tv_save,
  601. .restore = nv17_tv_restore,
  602. .mode_fixup = nv17_tv_mode_fixup,
  603. .prepare = nv17_tv_prepare,
  604. .commit = nv17_tv_commit,
  605. .mode_set = nv17_tv_mode_set,
  606. .detect = nv17_tv_detect,
  607. };
  608. static struct drm_encoder_slave_funcs nv17_tv_slave_funcs = {
  609. .get_modes = nv17_tv_get_modes,
  610. .mode_valid = nv17_tv_mode_valid,
  611. .create_resources = nv17_tv_create_resources,
  612. .set_property = nv17_tv_set_property,
  613. };
  614. static struct drm_encoder_funcs nv17_tv_funcs = {
  615. .destroy = nv17_tv_destroy,
  616. };
  617. int
  618. nv17_tv_create(struct drm_connector *connector, struct dcb_entry *entry)
  619. {
  620. struct drm_device *dev = connector->dev;
  621. struct drm_encoder *encoder;
  622. struct nv17_tv_encoder *tv_enc = NULL;
  623. tv_enc = kzalloc(sizeof(*tv_enc), GFP_KERNEL);
  624. if (!tv_enc)
  625. return -ENOMEM;
  626. tv_enc->overscan = 50;
  627. tv_enc->flicker = 50;
  628. tv_enc->saturation = 50;
  629. tv_enc->hue = 0;
  630. tv_enc->tv_norm = TV_NORM_PAL;
  631. tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
  632. tv_enc->select_subconnector = DRM_MODE_SUBCONNECTOR_Automatic;
  633. tv_enc->pin_mask = 0;
  634. encoder = to_drm_encoder(&tv_enc->base);
  635. tv_enc->base.dcb = entry;
  636. tv_enc->base.or = ffs(entry->or) - 1;
  637. drm_encoder_init(dev, encoder, &nv17_tv_funcs, DRM_MODE_ENCODER_TVDAC);
  638. drm_encoder_helper_add(encoder, &nv17_tv_helper_funcs);
  639. to_encoder_slave(encoder)->slave_funcs = &nv17_tv_slave_funcs;
  640. encoder->possible_crtcs = entry->heads;
  641. encoder->possible_clones = 0;
  642. nv17_tv_create_resources(encoder, connector);
  643. drm_mode_connector_attach_encoder(connector, encoder);
  644. return 0;
  645. }