iwl-3945.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-sta.h"
  43. #include "iwl-3945.h"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-helpers.h"
  46. #include "iwl-core.h"
  47. #include "iwl-agn-rs.h"
  48. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  49. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  50. IWL_RATE_##r##M_IEEE, \
  51. IWL_RATE_##ip##M_INDEX, \
  52. IWL_RATE_##in##M_INDEX, \
  53. IWL_RATE_##rp##M_INDEX, \
  54. IWL_RATE_##rn##M_INDEX, \
  55. IWL_RATE_##pp##M_INDEX, \
  56. IWL_RATE_##np##M_INDEX, \
  57. IWL_RATE_##r##M_INDEX_TABLE, \
  58. IWL_RATE_##ip##M_INDEX_TABLE }
  59. /*
  60. * Parameter order:
  61. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  62. *
  63. * If there isn't a valid next or previous rate then INV is used which
  64. * maps to IWL_RATE_INVALID
  65. *
  66. */
  67. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  68. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  69. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  70. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  71. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  72. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  73. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  74. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  75. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  76. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  77. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  78. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  79. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  80. };
  81. /* 1 = enable the iwl3945_disable_events() function */
  82. #define IWL_EVT_DISABLE (0)
  83. #define IWL_EVT_DISABLE_SIZE (1532/32)
  84. /**
  85. * iwl3945_disable_events - Disable selected events in uCode event log
  86. *
  87. * Disable an event by writing "1"s into "disable"
  88. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  89. * Default values of 0 enable uCode events to be logged.
  90. * Use for only special debugging. This function is just a placeholder as-is,
  91. * you'll need to provide the special bits! ...
  92. * ... and set IWL_EVT_DISABLE to 1. */
  93. void iwl3945_disable_events(struct iwl_priv *priv)
  94. {
  95. int ret;
  96. int i;
  97. u32 base; /* SRAM address of event log header */
  98. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  99. u32 array_size; /* # of u32 entries in array */
  100. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  101. 0x00000000, /* 31 - 0 Event id numbers */
  102. 0x00000000, /* 63 - 32 */
  103. 0x00000000, /* 95 - 64 */
  104. 0x00000000, /* 127 - 96 */
  105. 0x00000000, /* 159 - 128 */
  106. 0x00000000, /* 191 - 160 */
  107. 0x00000000, /* 223 - 192 */
  108. 0x00000000, /* 255 - 224 */
  109. 0x00000000, /* 287 - 256 */
  110. 0x00000000, /* 319 - 288 */
  111. 0x00000000, /* 351 - 320 */
  112. 0x00000000, /* 383 - 352 */
  113. 0x00000000, /* 415 - 384 */
  114. 0x00000000, /* 447 - 416 */
  115. 0x00000000, /* 479 - 448 */
  116. 0x00000000, /* 511 - 480 */
  117. 0x00000000, /* 543 - 512 */
  118. 0x00000000, /* 575 - 544 */
  119. 0x00000000, /* 607 - 576 */
  120. 0x00000000, /* 639 - 608 */
  121. 0x00000000, /* 671 - 640 */
  122. 0x00000000, /* 703 - 672 */
  123. 0x00000000, /* 735 - 704 */
  124. 0x00000000, /* 767 - 736 */
  125. 0x00000000, /* 799 - 768 */
  126. 0x00000000, /* 831 - 800 */
  127. 0x00000000, /* 863 - 832 */
  128. 0x00000000, /* 895 - 864 */
  129. 0x00000000, /* 927 - 896 */
  130. 0x00000000, /* 959 - 928 */
  131. 0x00000000, /* 991 - 960 */
  132. 0x00000000, /* 1023 - 992 */
  133. 0x00000000, /* 1055 - 1024 */
  134. 0x00000000, /* 1087 - 1056 */
  135. 0x00000000, /* 1119 - 1088 */
  136. 0x00000000, /* 1151 - 1120 */
  137. 0x00000000, /* 1183 - 1152 */
  138. 0x00000000, /* 1215 - 1184 */
  139. 0x00000000, /* 1247 - 1216 */
  140. 0x00000000, /* 1279 - 1248 */
  141. 0x00000000, /* 1311 - 1280 */
  142. 0x00000000, /* 1343 - 1312 */
  143. 0x00000000, /* 1375 - 1344 */
  144. 0x00000000, /* 1407 - 1376 */
  145. 0x00000000, /* 1439 - 1408 */
  146. 0x00000000, /* 1471 - 1440 */
  147. 0x00000000, /* 1503 - 1472 */
  148. };
  149. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  150. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  151. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  152. return;
  153. }
  154. ret = iwl_grab_nic_access(priv);
  155. if (ret) {
  156. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  157. return;
  158. }
  159. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  160. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  161. iwl_release_nic_access(priv);
  162. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  163. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  164. disable_ptr);
  165. ret = iwl_grab_nic_access(priv);
  166. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  167. iwl_write_targ_mem(priv,
  168. disable_ptr + (i * sizeof(u32)),
  169. evt_disable[i]);
  170. iwl_release_nic_access(priv);
  171. } else {
  172. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  173. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  174. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  175. disable_ptr, array_size);
  176. }
  177. }
  178. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  179. {
  180. int idx;
  181. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  182. if (iwl3945_rates[idx].plcp == plcp)
  183. return idx;
  184. return -1;
  185. }
  186. #ifdef CONFIG_IWLWIFI_DEBUG
  187. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  188. static const char *iwl3945_get_tx_fail_reason(u32 status)
  189. {
  190. switch (status & TX_STATUS_MSK) {
  191. case TX_STATUS_SUCCESS:
  192. return "SUCCESS";
  193. TX_STATUS_ENTRY(SHORT_LIMIT);
  194. TX_STATUS_ENTRY(LONG_LIMIT);
  195. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  196. TX_STATUS_ENTRY(MGMNT_ABORT);
  197. TX_STATUS_ENTRY(NEXT_FRAG);
  198. TX_STATUS_ENTRY(LIFE_EXPIRE);
  199. TX_STATUS_ENTRY(DEST_PS);
  200. TX_STATUS_ENTRY(ABORTED);
  201. TX_STATUS_ENTRY(BT_RETRY);
  202. TX_STATUS_ENTRY(STA_INVALID);
  203. TX_STATUS_ENTRY(FRAG_DROPPED);
  204. TX_STATUS_ENTRY(TID_DISABLE);
  205. TX_STATUS_ENTRY(FRAME_FLUSHED);
  206. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  207. TX_STATUS_ENTRY(TX_LOCKED);
  208. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  209. }
  210. return "UNKNOWN";
  211. }
  212. #else
  213. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  214. {
  215. return "";
  216. }
  217. #endif
  218. /*
  219. * get ieee prev rate from rate scale table.
  220. * for A and B mode we need to overright prev
  221. * value
  222. */
  223. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  224. {
  225. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  226. switch (priv->band) {
  227. case IEEE80211_BAND_5GHZ:
  228. if (rate == IWL_RATE_12M_INDEX)
  229. next_rate = IWL_RATE_9M_INDEX;
  230. else if (rate == IWL_RATE_6M_INDEX)
  231. next_rate = IWL_RATE_6M_INDEX;
  232. break;
  233. case IEEE80211_BAND_2GHZ:
  234. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  235. iwl_is_associated(priv)) {
  236. if (rate == IWL_RATE_11M_INDEX)
  237. next_rate = IWL_RATE_5M_INDEX;
  238. }
  239. break;
  240. default:
  241. break;
  242. }
  243. return next_rate;
  244. }
  245. /**
  246. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  247. *
  248. * When FW advances 'R' index, all entries between old and new 'R' index
  249. * need to be reclaimed. As result, some free space forms. If there is
  250. * enough free space (> low mark), wake the stack that feeds us.
  251. */
  252. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  253. int txq_id, int index)
  254. {
  255. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  256. struct iwl_queue *q = &txq->q;
  257. struct iwl_tx_info *tx_info;
  258. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  259. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  260. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  261. tx_info = &txq->txb[txq->q.read_ptr];
  262. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  263. tx_info->skb[0] = NULL;
  264. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  265. }
  266. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  267. (txq_id != IWL_CMD_QUEUE_NUM) &&
  268. priv->mac80211_registered)
  269. ieee80211_wake_queue(priv->hw, txq_id);
  270. }
  271. /**
  272. * iwl3945_rx_reply_tx - Handle Tx response
  273. */
  274. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  275. struct iwl_rx_mem_buffer *rxb)
  276. {
  277. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  278. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  279. int txq_id = SEQ_TO_QUEUE(sequence);
  280. int index = SEQ_TO_INDEX(sequence);
  281. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  282. struct ieee80211_tx_info *info;
  283. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  284. u32 status = le32_to_cpu(tx_resp->status);
  285. int rate_idx;
  286. int fail;
  287. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  288. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  289. "is out of range [0-%d] %d %d\n", txq_id,
  290. index, txq->q.n_bd, txq->q.write_ptr,
  291. txq->q.read_ptr);
  292. return;
  293. }
  294. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  295. ieee80211_tx_info_clear_status(info);
  296. /* Fill the MRR chain with some info about on-chip retransmissions */
  297. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  298. if (info->band == IEEE80211_BAND_5GHZ)
  299. rate_idx -= IWL_FIRST_OFDM_RATE;
  300. fail = tx_resp->failure_frame;
  301. info->status.rates[0].idx = rate_idx;
  302. info->status.rates[0].count = fail + 1; /* add final attempt */
  303. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  304. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  305. IEEE80211_TX_STAT_ACK : 0;
  306. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  307. txq_id, iwl3945_get_tx_fail_reason(status), status,
  308. tx_resp->rate, tx_resp->failure_frame);
  309. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  310. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  311. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  312. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  313. }
  314. /*****************************************************************************
  315. *
  316. * Intel PRO/Wireless 3945ABG/BG Network Connection
  317. *
  318. * RX handler implementations
  319. *
  320. *****************************************************************************/
  321. void iwl3945_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  322. {
  323. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  324. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  325. (int)sizeof(struct iwl3945_notif_statistics),
  326. le32_to_cpu(pkt->len));
  327. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  328. iwl3945_led_background(priv);
  329. priv->last_statistics_time = jiffies;
  330. }
  331. /******************************************************************************
  332. *
  333. * Misc. internal state and helper functions
  334. *
  335. ******************************************************************************/
  336. #ifdef CONFIG_IWLWIFI_DEBUG
  337. /**
  338. * iwl3945_report_frame - dump frame to syslog during debug sessions
  339. *
  340. * You may hack this function to show different aspects of received frames,
  341. * including selective frame dumps.
  342. * group100 parameter selects whether to show 1 out of 100 good frames.
  343. */
  344. static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
  345. struct iwl_rx_packet *pkt,
  346. struct ieee80211_hdr *header, int group100)
  347. {
  348. u32 to_us;
  349. u32 print_summary = 0;
  350. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  351. u32 hundred = 0;
  352. u32 dataframe = 0;
  353. __le16 fc;
  354. u16 seq_ctl;
  355. u16 channel;
  356. u16 phy_flags;
  357. u16 length;
  358. u16 status;
  359. u16 bcn_tmr;
  360. u32 tsf_low;
  361. u64 tsf;
  362. u8 rssi;
  363. u8 agc;
  364. u16 sig_avg;
  365. u16 noise_diff;
  366. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  367. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  368. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  369. u8 *data = IWL_RX_DATA(pkt);
  370. /* MAC header */
  371. fc = header->frame_control;
  372. seq_ctl = le16_to_cpu(header->seq_ctrl);
  373. /* metadata */
  374. channel = le16_to_cpu(rx_hdr->channel);
  375. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  376. length = le16_to_cpu(rx_hdr->len);
  377. /* end-of-frame status and timestamp */
  378. status = le32_to_cpu(rx_end->status);
  379. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  380. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  381. tsf = le64_to_cpu(rx_end->timestamp);
  382. /* signal statistics */
  383. rssi = rx_stats->rssi;
  384. agc = rx_stats->agc;
  385. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  386. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  387. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  388. /* if data frame is to us and all is good,
  389. * (optionally) print summary for only 1 out of every 100 */
  390. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  391. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  392. dataframe = 1;
  393. if (!group100)
  394. print_summary = 1; /* print each frame */
  395. else if (priv->framecnt_to_us < 100) {
  396. priv->framecnt_to_us++;
  397. print_summary = 0;
  398. } else {
  399. priv->framecnt_to_us = 0;
  400. print_summary = 1;
  401. hundred = 1;
  402. }
  403. } else {
  404. /* print summary for all other frames */
  405. print_summary = 1;
  406. }
  407. if (print_summary) {
  408. char *title;
  409. int rate;
  410. if (hundred)
  411. title = "100Frames";
  412. else if (ieee80211_has_retry(fc))
  413. title = "Retry";
  414. else if (ieee80211_is_assoc_resp(fc))
  415. title = "AscRsp";
  416. else if (ieee80211_is_reassoc_resp(fc))
  417. title = "RasRsp";
  418. else if (ieee80211_is_probe_resp(fc)) {
  419. title = "PrbRsp";
  420. print_dump = 1; /* dump frame contents */
  421. } else if (ieee80211_is_beacon(fc)) {
  422. title = "Beacon";
  423. print_dump = 1; /* dump frame contents */
  424. } else if (ieee80211_is_atim(fc))
  425. title = "ATIM";
  426. else if (ieee80211_is_auth(fc))
  427. title = "Auth";
  428. else if (ieee80211_is_deauth(fc))
  429. title = "DeAuth";
  430. else if (ieee80211_is_disassoc(fc))
  431. title = "DisAssoc";
  432. else
  433. title = "Frame";
  434. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  435. if (rate == -1)
  436. rate = 0;
  437. else
  438. rate = iwl3945_rates[rate].ieee / 2;
  439. /* print frame summary.
  440. * MAC addresses show just the last byte (for brevity),
  441. * but you can hack it to show more, if you'd like to. */
  442. if (dataframe)
  443. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  444. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  445. title, le16_to_cpu(fc), header->addr1[5],
  446. length, rssi, channel, rate);
  447. else {
  448. /* src/dst addresses assume managed mode */
  449. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  450. "src=0x%02x, rssi=%u, tim=%lu usec, "
  451. "phy=0x%02x, chnl=%d\n",
  452. title, le16_to_cpu(fc), header->addr1[5],
  453. header->addr3[5], rssi,
  454. tsf_low - priv->scan_start_tsf,
  455. phy_flags, channel);
  456. }
  457. }
  458. if (print_dump)
  459. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  460. }
  461. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  462. struct iwl_rx_packet *pkt,
  463. struct ieee80211_hdr *header, int group100)
  464. {
  465. if (priv->debug_level & IWL_DL_RX)
  466. _iwl3945_dbg_report_frame(priv, pkt, header, group100);
  467. }
  468. #else
  469. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  470. struct iwl_rx_packet *pkt,
  471. struct ieee80211_hdr *header, int group100)
  472. {
  473. }
  474. #endif
  475. /* This is necessary only for a number of statistics, see the caller. */
  476. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  477. struct ieee80211_hdr *header)
  478. {
  479. /* Filter incoming packets to determine if they are targeted toward
  480. * this network, discarding packets coming from ourselves */
  481. switch (priv->iw_mode) {
  482. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  483. /* packets to our IBSS update information */
  484. return !compare_ether_addr(header->addr3, priv->bssid);
  485. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  486. /* packets to our IBSS update information */
  487. return !compare_ether_addr(header->addr2, priv->bssid);
  488. default:
  489. return 1;
  490. }
  491. }
  492. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  493. struct iwl_rx_mem_buffer *rxb,
  494. struct ieee80211_rx_status *stats)
  495. {
  496. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  497. #ifdef CONFIG_IWL3945_LEDS
  498. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  499. #endif
  500. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  501. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  502. short len = le16_to_cpu(rx_hdr->len);
  503. /* We received data from the HW, so stop the watchdog */
  504. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  505. IWL_DEBUG_DROP("Corruption detected!\n");
  506. return;
  507. }
  508. /* We only process data packets if the interface is open */
  509. if (unlikely(!priv->is_open)) {
  510. IWL_DEBUG_DROP_LIMIT
  511. ("Dropping packet while interface is not open.\n");
  512. return;
  513. }
  514. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  515. /* Set the size of the skb to the size of the frame */
  516. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  517. if (!iwl3945_mod_params.sw_crypto)
  518. iwl_set_decrypted_flag(priv,
  519. (struct ieee80211_hdr *)rxb->skb->data,
  520. le32_to_cpu(rx_end->status), stats);
  521. #ifdef CONFIG_IWL3945_LEDS
  522. if (ieee80211_is_data(hdr->frame_control))
  523. priv->rxtxpackets += len;
  524. #endif
  525. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  526. rxb->skb = NULL;
  527. }
  528. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  529. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  530. struct iwl_rx_mem_buffer *rxb)
  531. {
  532. struct ieee80211_hdr *header;
  533. struct ieee80211_rx_status rx_status;
  534. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  535. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  536. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  537. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  538. int snr;
  539. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  540. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  541. u8 network_packet;
  542. rx_status.flag = 0;
  543. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  544. rx_status.freq =
  545. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  546. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  547. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  548. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  549. if (rx_status.band == IEEE80211_BAND_5GHZ)
  550. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  551. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  552. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  553. /* set the preamble flag if appropriate */
  554. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  555. rx_status.flag |= RX_FLAG_SHORTPRE;
  556. if ((unlikely(rx_stats->phy_count > 20))) {
  557. IWL_DEBUG_DROP
  558. ("dsp size out of range [0,20]: "
  559. "%d/n", rx_stats->phy_count);
  560. return;
  561. }
  562. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  563. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  564. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  565. return;
  566. }
  567. /* Convert 3945's rssi indicator to dBm */
  568. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  569. /* Set default noise value to -127 */
  570. if (priv->last_rx_noise == 0)
  571. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  572. /* 3945 provides noise info for OFDM frames only.
  573. * sig_avg and noise_diff are measured by the 3945's digital signal
  574. * processor (DSP), and indicate linear levels of signal level and
  575. * distortion/noise within the packet preamble after
  576. * automatic gain control (AGC). sig_avg should stay fairly
  577. * constant if the radio's AGC is working well.
  578. * Since these values are linear (not dB or dBm), linear
  579. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  580. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  581. * to obtain noise level in dBm.
  582. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  583. if (rx_stats_noise_diff) {
  584. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  585. rx_status.noise = rx_status.signal -
  586. iwl3945_calc_db_from_ratio(snr);
  587. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  588. rx_status.noise);
  589. /* If noise info not available, calculate signal quality indicator (%)
  590. * using just the dBm signal level. */
  591. } else {
  592. rx_status.noise = priv->last_rx_noise;
  593. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  594. }
  595. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  596. rx_status.signal, rx_status.noise, rx_status.qual,
  597. rx_stats_sig_avg, rx_stats_noise_diff);
  598. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  599. network_packet = iwl3945_is_network_packet(priv, header);
  600. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  601. network_packet ? '*' : ' ',
  602. le16_to_cpu(rx_hdr->channel),
  603. rx_status.signal, rx_status.signal,
  604. rx_status.noise, rx_status.rate_idx);
  605. /* Set "1" to report good data frames in groups of 100 */
  606. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  607. if (network_packet) {
  608. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  609. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  610. priv->last_rx_rssi = rx_status.signal;
  611. priv->last_rx_noise = rx_status.noise;
  612. }
  613. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  614. }
  615. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  616. struct iwl_tx_queue *txq,
  617. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  618. {
  619. int count;
  620. struct iwl_queue *q;
  621. struct iwl3945_tfd *tfd, *tfd_tmp;
  622. q = &txq->q;
  623. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  624. tfd = &tfd_tmp[q->write_ptr];
  625. if (reset)
  626. memset(tfd, 0, sizeof(*tfd));
  627. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  628. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  629. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  630. NUM_TFD_CHUNKS);
  631. return -EINVAL;
  632. }
  633. tfd->tbs[count].addr = cpu_to_le32(addr);
  634. tfd->tbs[count].len = cpu_to_le32(len);
  635. count++;
  636. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  637. TFD_CTL_PAD_SET(pad));
  638. return 0;
  639. }
  640. /**
  641. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  642. *
  643. * Does NOT advance any indexes
  644. */
  645. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  646. {
  647. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  648. struct iwl3945_tfd *tfd = &tfd_tmp[txq->q.read_ptr];
  649. struct pci_dev *dev = priv->pci_dev;
  650. int i;
  651. int counter;
  652. /* classify bd */
  653. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  654. /* nothing to cleanup after for host commands */
  655. return;
  656. /* sanity check */
  657. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  658. if (counter > NUM_TFD_CHUNKS) {
  659. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  660. /* @todo issue fatal error, it is quite serious situation */
  661. return;
  662. }
  663. /* unmap chunks if any */
  664. for (i = 1; i < counter; i++) {
  665. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  666. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  667. if (txq->txb[txq->q.read_ptr].skb[0]) {
  668. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  669. if (txq->txb[txq->q.read_ptr].skb[0]) {
  670. /* Can be called from interrupt context */
  671. dev_kfree_skb_any(skb);
  672. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  673. }
  674. }
  675. }
  676. return ;
  677. }
  678. u8 iwl3945_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  679. {
  680. int i, start = IWL_AP_ID;
  681. int ret = IWL_INVALID_STATION;
  682. unsigned long flags;
  683. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
  684. (priv->iw_mode == NL80211_IFTYPE_AP))
  685. start = IWL_STA_ID;
  686. if (is_broadcast_ether_addr(addr))
  687. return priv->hw_params.bcast_sta_id;
  688. spin_lock_irqsave(&priv->sta_lock, flags);
  689. for (i = start; i < priv->hw_params.max_stations; i++)
  690. if ((priv->stations_39[i].used) &&
  691. (!compare_ether_addr
  692. (priv->stations_39[i].sta.sta.addr, addr))) {
  693. ret = i;
  694. goto out;
  695. }
  696. IWL_DEBUG_INFO("can not find STA %pM (total %d)\n",
  697. addr, priv->num_stations);
  698. out:
  699. spin_unlock_irqrestore(&priv->sta_lock, flags);
  700. return ret;
  701. }
  702. /**
  703. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  704. *
  705. */
  706. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv, struct iwl_cmd *cmd,
  707. struct ieee80211_tx_info *info,
  708. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  709. {
  710. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  711. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  712. u16 rate_mask;
  713. int rate;
  714. u8 rts_retry_limit;
  715. u8 data_retry_limit;
  716. __le32 tx_flags;
  717. __le16 fc = hdr->frame_control;
  718. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  719. rate = iwl3945_rates[rate_index].plcp;
  720. tx_flags = tx->tx_flags;
  721. /* We need to figure out how to get the sta->supp_rates while
  722. * in this running context */
  723. rate_mask = IWL_RATES_MASK;
  724. if (tx_id >= IWL_CMD_QUEUE_NUM)
  725. rts_retry_limit = 3;
  726. else
  727. rts_retry_limit = 7;
  728. if (ieee80211_is_probe_resp(fc)) {
  729. data_retry_limit = 3;
  730. if (data_retry_limit < rts_retry_limit)
  731. rts_retry_limit = data_retry_limit;
  732. } else
  733. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  734. if (priv->data_retry_limit != -1)
  735. data_retry_limit = priv->data_retry_limit;
  736. if (ieee80211_is_mgmt(fc)) {
  737. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  738. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  739. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  740. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  741. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  742. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  743. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  744. tx_flags |= TX_CMD_FLG_CTS_MSK;
  745. }
  746. break;
  747. default:
  748. break;
  749. }
  750. }
  751. tx->rts_retry_limit = rts_retry_limit;
  752. tx->data_retry_limit = data_retry_limit;
  753. tx->rate = rate;
  754. tx->tx_flags = tx_flags;
  755. /* OFDM */
  756. tx->supp_rates[0] =
  757. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  758. /* CCK */
  759. tx->supp_rates[1] = (rate_mask & 0xF);
  760. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  761. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  762. tx->rate, le32_to_cpu(tx->tx_flags),
  763. tx->supp_rates[1], tx->supp_rates[0]);
  764. }
  765. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  766. {
  767. unsigned long flags_spin;
  768. struct iwl3945_station_entry *station;
  769. if (sta_id == IWL_INVALID_STATION)
  770. return IWL_INVALID_STATION;
  771. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  772. station = &priv->stations_39[sta_id];
  773. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  774. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  775. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  776. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  777. iwl_send_add_sta(priv,
  778. (struct iwl_addsta_cmd *)&station->sta, flags);
  779. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  780. sta_id, tx_rate);
  781. return sta_id;
  782. }
  783. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  784. {
  785. int rc;
  786. unsigned long flags;
  787. spin_lock_irqsave(&priv->lock, flags);
  788. rc = iwl_grab_nic_access(priv);
  789. if (rc) {
  790. spin_unlock_irqrestore(&priv->lock, flags);
  791. return rc;
  792. }
  793. if (src == IWL_PWR_SRC_VAUX) {
  794. u32 val;
  795. rc = pci_read_config_dword(priv->pci_dev,
  796. PCI_POWER_SOURCE, &val);
  797. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  798. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  799. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  800. ~APMG_PS_CTRL_MSK_PWR_SRC);
  801. iwl_release_nic_access(priv);
  802. iwl_poll_bit(priv, CSR_GPIO_IN,
  803. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  804. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  805. } else
  806. iwl_release_nic_access(priv);
  807. } else {
  808. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  809. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  810. ~APMG_PS_CTRL_MSK_PWR_SRC);
  811. iwl_release_nic_access(priv);
  812. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  813. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  814. }
  815. spin_unlock_irqrestore(&priv->lock, flags);
  816. return rc;
  817. }
  818. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  819. {
  820. int rc;
  821. unsigned long flags;
  822. spin_lock_irqsave(&priv->lock, flags);
  823. rc = iwl_grab_nic_access(priv);
  824. if (rc) {
  825. spin_unlock_irqrestore(&priv->lock, flags);
  826. return rc;
  827. }
  828. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  829. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  830. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  831. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  832. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  833. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  834. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  835. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  836. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  837. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  838. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  839. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  840. /* fake read to flush all prev I/O */
  841. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  842. iwl_release_nic_access(priv);
  843. spin_unlock_irqrestore(&priv->lock, flags);
  844. return 0;
  845. }
  846. static int iwl3945_tx_reset(struct iwl_priv *priv)
  847. {
  848. int rc;
  849. unsigned long flags;
  850. spin_lock_irqsave(&priv->lock, flags);
  851. rc = iwl_grab_nic_access(priv);
  852. if (rc) {
  853. spin_unlock_irqrestore(&priv->lock, flags);
  854. return rc;
  855. }
  856. /* bypass mode */
  857. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  858. /* RA 0 is active */
  859. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  860. /* all 6 fifo are active */
  861. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  862. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  863. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  864. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  865. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  866. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  867. priv->shared_phys);
  868. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  869. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  870. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  871. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  872. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  873. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  874. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  875. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  876. iwl_release_nic_access(priv);
  877. spin_unlock_irqrestore(&priv->lock, flags);
  878. return 0;
  879. }
  880. /**
  881. * iwl3945_txq_ctx_reset - Reset TX queue context
  882. *
  883. * Destroys all DMA structures and initialize them again
  884. */
  885. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  886. {
  887. int rc;
  888. int txq_id, slots_num;
  889. iwl3945_hw_txq_ctx_free(priv);
  890. /* Tx CMD queue */
  891. rc = iwl3945_tx_reset(priv);
  892. if (rc)
  893. goto error;
  894. /* Tx queue(s) */
  895. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  896. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  897. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  898. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  899. txq_id);
  900. if (rc) {
  901. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  902. goto error;
  903. }
  904. }
  905. return rc;
  906. error:
  907. iwl3945_hw_txq_ctx_free(priv);
  908. return rc;
  909. }
  910. static int iwl3945_apm_init(struct iwl_priv *priv)
  911. {
  912. int ret = 0;
  913. iwl3945_power_init_handle(priv);
  914. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  915. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  916. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  917. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  918. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  919. /* set "initialization complete" bit to move adapter
  920. * D0U* --> D0A* state */
  921. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  922. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  923. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  924. if (ret < 0) {
  925. IWL_DEBUG_INFO("Failed to init the card\n");
  926. goto out;
  927. }
  928. ret = iwl_grab_nic_access(priv);
  929. if (ret)
  930. goto out;
  931. /* enable DMA */
  932. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  933. APMG_CLK_VAL_BSM_CLK_RQT);
  934. udelay(20);
  935. /* disable L1-Active */
  936. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  937. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  938. iwl_release_nic_access(priv);
  939. out:
  940. return ret;
  941. }
  942. static void iwl3945_nic_config(struct iwl_priv *priv)
  943. {
  944. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  945. unsigned long flags;
  946. u8 rev_id = 0;
  947. spin_lock_irqsave(&priv->lock, flags);
  948. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  949. IWL_DEBUG_INFO("RTP type \n");
  950. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  951. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  952. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  953. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  954. } else {
  955. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  956. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  957. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  958. }
  959. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  960. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  961. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  962. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  963. } else
  964. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  965. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  966. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  967. eeprom->board_revision);
  968. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  969. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  970. } else {
  971. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  972. eeprom->board_revision);
  973. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  974. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  975. }
  976. if (eeprom->almgor_m_version <= 1) {
  977. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  978. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  979. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  980. eeprom->almgor_m_version);
  981. } else {
  982. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  983. eeprom->almgor_m_version);
  984. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  985. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  986. }
  987. spin_unlock_irqrestore(&priv->lock, flags);
  988. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  989. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  990. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  991. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  992. }
  993. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  994. {
  995. u8 rev_id;
  996. int rc;
  997. unsigned long flags;
  998. struct iwl_rx_queue *rxq = &priv->rxq;
  999. spin_lock_irqsave(&priv->lock, flags);
  1000. priv->cfg->ops->lib->apm_ops.init(priv);
  1001. spin_unlock_irqrestore(&priv->lock, flags);
  1002. /* Determine HW type */
  1003. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1004. if (rc)
  1005. return rc;
  1006. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  1007. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  1008. if(rc)
  1009. return rc;
  1010. priv->cfg->ops->lib->apm_ops.config(priv);
  1011. /* Allocate the RX queue, or reset if it is already allocated */
  1012. if (!rxq->bd) {
  1013. rc = iwl_rx_queue_alloc(priv);
  1014. if (rc) {
  1015. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  1016. return -ENOMEM;
  1017. }
  1018. } else
  1019. iwl_rx_queue_reset(priv, rxq);
  1020. iwl3945_rx_replenish(priv);
  1021. iwl3945_rx_init(priv, rxq);
  1022. spin_lock_irqsave(&priv->lock, flags);
  1023. /* Look at using this instead:
  1024. rxq->need_update = 1;
  1025. iwl_rx_queue_update_write_ptr(priv, rxq);
  1026. */
  1027. rc = iwl_grab_nic_access(priv);
  1028. if (rc) {
  1029. spin_unlock_irqrestore(&priv->lock, flags);
  1030. return rc;
  1031. }
  1032. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  1033. iwl_release_nic_access(priv);
  1034. spin_unlock_irqrestore(&priv->lock, flags);
  1035. rc = iwl3945_txq_ctx_reset(priv);
  1036. if (rc)
  1037. return rc;
  1038. set_bit(STATUS_INIT, &priv->status);
  1039. return 0;
  1040. }
  1041. /**
  1042. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1043. *
  1044. * Destroy all TX DMA queues and structures
  1045. */
  1046. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  1047. {
  1048. int txq_id;
  1049. /* Tx queues */
  1050. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1051. iwl_tx_queue_free(priv, txq_id);
  1052. }
  1053. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1054. {
  1055. int txq_id;
  1056. unsigned long flags;
  1057. spin_lock_irqsave(&priv->lock, flags);
  1058. if (iwl_grab_nic_access(priv)) {
  1059. spin_unlock_irqrestore(&priv->lock, flags);
  1060. iwl3945_hw_txq_ctx_free(priv);
  1061. return;
  1062. }
  1063. /* stop SCD */
  1064. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1065. /* reset TFD queues */
  1066. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  1067. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1068. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1069. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1070. 1000);
  1071. }
  1072. iwl_release_nic_access(priv);
  1073. spin_unlock_irqrestore(&priv->lock, flags);
  1074. iwl3945_hw_txq_ctx_free(priv);
  1075. }
  1076. static int iwl3945_apm_stop_master(struct iwl_priv *priv)
  1077. {
  1078. int ret = 0;
  1079. unsigned long flags;
  1080. spin_lock_irqsave(&priv->lock, flags);
  1081. /* set stop master bit */
  1082. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1083. iwl_poll_direct_bit(priv, CSR_RESET,
  1084. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1085. if (ret < 0)
  1086. goto out;
  1087. out:
  1088. spin_unlock_irqrestore(&priv->lock, flags);
  1089. IWL_DEBUG_INFO("stop master\n");
  1090. return ret;
  1091. }
  1092. static void iwl3945_apm_stop(struct iwl_priv *priv)
  1093. {
  1094. unsigned long flags;
  1095. iwl3945_apm_stop_master(priv);
  1096. spin_lock_irqsave(&priv->lock, flags);
  1097. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1098. udelay(10);
  1099. /* clear "init complete" move adapter D0A* --> D0U state */
  1100. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1101. spin_unlock_irqrestore(&priv->lock, flags);
  1102. }
  1103. static int iwl3945_apm_reset(struct iwl_priv *priv)
  1104. {
  1105. int rc;
  1106. unsigned long flags;
  1107. iwl3945_apm_stop_master(priv);
  1108. spin_lock_irqsave(&priv->lock, flags);
  1109. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1110. udelay(10);
  1111. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1112. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  1113. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1114. rc = iwl_grab_nic_access(priv);
  1115. if (!rc) {
  1116. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  1117. APMG_CLK_VAL_BSM_CLK_RQT);
  1118. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1119. iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
  1120. 0xFFFFFFFF);
  1121. /* enable DMA */
  1122. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1123. APMG_CLK_VAL_DMA_CLK_RQT |
  1124. APMG_CLK_VAL_BSM_CLK_RQT);
  1125. udelay(10);
  1126. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1127. APMG_PS_CTRL_VAL_RESET_REQ);
  1128. udelay(5);
  1129. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1130. APMG_PS_CTRL_VAL_RESET_REQ);
  1131. iwl_release_nic_access(priv);
  1132. }
  1133. /* Clear the 'host command active' bit... */
  1134. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1135. wake_up_interruptible(&priv->wait_command_queue);
  1136. spin_unlock_irqrestore(&priv->lock, flags);
  1137. return rc;
  1138. }
  1139. /**
  1140. * iwl3945_hw_reg_adjust_power_by_temp
  1141. * return index delta into power gain settings table
  1142. */
  1143. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1144. {
  1145. return (new_reading - old_reading) * (-11) / 100;
  1146. }
  1147. /**
  1148. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1149. */
  1150. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1151. {
  1152. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1153. }
  1154. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1155. {
  1156. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1157. }
  1158. /**
  1159. * iwl3945_hw_reg_txpower_get_temperature
  1160. * get the current temperature by reading from NIC
  1161. */
  1162. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1163. {
  1164. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1165. int temperature;
  1166. temperature = iwl3945_hw_get_temperature(priv);
  1167. /* driver's okay range is -260 to +25.
  1168. * human readable okay range is 0 to +285 */
  1169. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1170. /* handle insane temp reading */
  1171. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1172. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1173. /* if really really hot(?),
  1174. * substitute the 3rd band/group's temp measured at factory */
  1175. if (priv->last_temperature > 100)
  1176. temperature = eeprom->groups[2].temperature;
  1177. else /* else use most recent "sane" value from driver */
  1178. temperature = priv->last_temperature;
  1179. }
  1180. return temperature; /* raw, not "human readable" */
  1181. }
  1182. /* Adjust Txpower only if temperature variance is greater than threshold.
  1183. *
  1184. * Both are lower than older versions' 9 degrees */
  1185. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1186. /**
  1187. * is_temp_calib_needed - determines if new calibration is needed
  1188. *
  1189. * records new temperature in tx_mgr->temperature.
  1190. * replaces tx_mgr->last_temperature *only* if calib needed
  1191. * (assumes caller will actually do the calibration!). */
  1192. static int is_temp_calib_needed(struct iwl_priv *priv)
  1193. {
  1194. int temp_diff;
  1195. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1196. temp_diff = priv->temperature - priv->last_temperature;
  1197. /* get absolute value */
  1198. if (temp_diff < 0) {
  1199. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1200. temp_diff = -temp_diff;
  1201. } else if (temp_diff == 0)
  1202. IWL_DEBUG_POWER("Same temp,\n");
  1203. else
  1204. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1205. /* if we don't need calibration, *don't* update last_temperature */
  1206. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1207. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1208. return 0;
  1209. }
  1210. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1211. /* assume that caller will actually do calib ...
  1212. * update the "last temperature" value */
  1213. priv->last_temperature = priv->temperature;
  1214. return 1;
  1215. }
  1216. #define IWL_MAX_GAIN_ENTRIES 78
  1217. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1218. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1219. /* radio and DSP power table, each step is 1/2 dB.
  1220. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1221. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1222. {
  1223. {251, 127}, /* 2.4 GHz, highest power */
  1224. {251, 127},
  1225. {251, 127},
  1226. {251, 127},
  1227. {251, 125},
  1228. {251, 110},
  1229. {251, 105},
  1230. {251, 98},
  1231. {187, 125},
  1232. {187, 115},
  1233. {187, 108},
  1234. {187, 99},
  1235. {243, 119},
  1236. {243, 111},
  1237. {243, 105},
  1238. {243, 97},
  1239. {243, 92},
  1240. {211, 106},
  1241. {211, 100},
  1242. {179, 120},
  1243. {179, 113},
  1244. {179, 107},
  1245. {147, 125},
  1246. {147, 119},
  1247. {147, 112},
  1248. {147, 106},
  1249. {147, 101},
  1250. {147, 97},
  1251. {147, 91},
  1252. {115, 107},
  1253. {235, 121},
  1254. {235, 115},
  1255. {235, 109},
  1256. {203, 127},
  1257. {203, 121},
  1258. {203, 115},
  1259. {203, 108},
  1260. {203, 102},
  1261. {203, 96},
  1262. {203, 92},
  1263. {171, 110},
  1264. {171, 104},
  1265. {171, 98},
  1266. {139, 116},
  1267. {227, 125},
  1268. {227, 119},
  1269. {227, 113},
  1270. {227, 107},
  1271. {227, 101},
  1272. {227, 96},
  1273. {195, 113},
  1274. {195, 106},
  1275. {195, 102},
  1276. {195, 95},
  1277. {163, 113},
  1278. {163, 106},
  1279. {163, 102},
  1280. {163, 95},
  1281. {131, 113},
  1282. {131, 106},
  1283. {131, 102},
  1284. {131, 95},
  1285. {99, 113},
  1286. {99, 106},
  1287. {99, 102},
  1288. {99, 95},
  1289. {67, 113},
  1290. {67, 106},
  1291. {67, 102},
  1292. {67, 95},
  1293. {35, 113},
  1294. {35, 106},
  1295. {35, 102},
  1296. {35, 95},
  1297. {3, 113},
  1298. {3, 106},
  1299. {3, 102},
  1300. {3, 95} }, /* 2.4 GHz, lowest power */
  1301. {
  1302. {251, 127}, /* 5.x GHz, highest power */
  1303. {251, 120},
  1304. {251, 114},
  1305. {219, 119},
  1306. {219, 101},
  1307. {187, 113},
  1308. {187, 102},
  1309. {155, 114},
  1310. {155, 103},
  1311. {123, 117},
  1312. {123, 107},
  1313. {123, 99},
  1314. {123, 92},
  1315. {91, 108},
  1316. {59, 125},
  1317. {59, 118},
  1318. {59, 109},
  1319. {59, 102},
  1320. {59, 96},
  1321. {59, 90},
  1322. {27, 104},
  1323. {27, 98},
  1324. {27, 92},
  1325. {115, 118},
  1326. {115, 111},
  1327. {115, 104},
  1328. {83, 126},
  1329. {83, 121},
  1330. {83, 113},
  1331. {83, 105},
  1332. {83, 99},
  1333. {51, 118},
  1334. {51, 111},
  1335. {51, 104},
  1336. {51, 98},
  1337. {19, 116},
  1338. {19, 109},
  1339. {19, 102},
  1340. {19, 98},
  1341. {19, 93},
  1342. {171, 113},
  1343. {171, 107},
  1344. {171, 99},
  1345. {139, 120},
  1346. {139, 113},
  1347. {139, 107},
  1348. {139, 99},
  1349. {107, 120},
  1350. {107, 113},
  1351. {107, 107},
  1352. {107, 99},
  1353. {75, 120},
  1354. {75, 113},
  1355. {75, 107},
  1356. {75, 99},
  1357. {43, 120},
  1358. {43, 113},
  1359. {43, 107},
  1360. {43, 99},
  1361. {11, 120},
  1362. {11, 113},
  1363. {11, 107},
  1364. {11, 99},
  1365. {131, 107},
  1366. {131, 99},
  1367. {99, 120},
  1368. {99, 113},
  1369. {99, 107},
  1370. {99, 99},
  1371. {67, 120},
  1372. {67, 113},
  1373. {67, 107},
  1374. {67, 99},
  1375. {35, 120},
  1376. {35, 113},
  1377. {35, 107},
  1378. {35, 99},
  1379. {3, 120} } /* 5.x GHz, lowest power */
  1380. };
  1381. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1382. {
  1383. if (index < 0)
  1384. return 0;
  1385. if (index >= IWL_MAX_GAIN_ENTRIES)
  1386. return IWL_MAX_GAIN_ENTRIES - 1;
  1387. return (u8) index;
  1388. }
  1389. /* Kick off thermal recalibration check every 60 seconds */
  1390. #define REG_RECALIB_PERIOD (60)
  1391. /**
  1392. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1393. *
  1394. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1395. * or 6 Mbit (OFDM) rates.
  1396. */
  1397. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1398. s32 rate_index, const s8 *clip_pwrs,
  1399. struct iwl_channel_info *ch_info,
  1400. int band_index)
  1401. {
  1402. struct iwl3945_scan_power_info *scan_power_info;
  1403. s8 power;
  1404. u8 power_index;
  1405. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1406. /* use this channel group's 6Mbit clipping/saturation pwr,
  1407. * but cap at regulatory scan power restriction (set during init
  1408. * based on eeprom channel data) for this channel. */
  1409. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1410. /* further limit to user's max power preference.
  1411. * FIXME: Other spectrum management power limitations do not
  1412. * seem to apply?? */
  1413. power = min(power, priv->tx_power_user_lmt);
  1414. scan_power_info->requested_power = power;
  1415. /* find difference between new scan *power* and current "normal"
  1416. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1417. * current "normal" temperature-compensated Tx power *index* for
  1418. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1419. * *index*. */
  1420. power_index = ch_info->power_info[rate_index].power_table_index
  1421. - (power - ch_info->power_info
  1422. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1423. /* store reference index that we use when adjusting *all* scan
  1424. * powers. So we can accommodate user (all channel) or spectrum
  1425. * management (single channel) power changes "between" temperature
  1426. * feedback compensation procedures.
  1427. * don't force fit this reference index into gain table; it may be a
  1428. * negative number. This will help avoid errors when we're at
  1429. * the lower bounds (highest gains, for warmest temperatures)
  1430. * of the table. */
  1431. /* don't exceed table bounds for "real" setting */
  1432. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1433. scan_power_info->power_table_index = power_index;
  1434. scan_power_info->tpc.tx_gain =
  1435. power_gain_table[band_index][power_index].tx_gain;
  1436. scan_power_info->tpc.dsp_atten =
  1437. power_gain_table[band_index][power_index].dsp_atten;
  1438. }
  1439. /**
  1440. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1441. *
  1442. * Configures power settings for all rates for the current channel,
  1443. * using values from channel info struct, and send to NIC
  1444. */
  1445. int iwl3945_send_tx_power(struct iwl_priv *priv)
  1446. {
  1447. int rate_idx, i;
  1448. const struct iwl_channel_info *ch_info = NULL;
  1449. struct iwl3945_txpowertable_cmd txpower = {
  1450. .channel = priv->active_rxon.channel,
  1451. };
  1452. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1453. ch_info = iwl_get_channel_info(priv,
  1454. priv->band,
  1455. le16_to_cpu(priv->active_rxon.channel));
  1456. if (!ch_info) {
  1457. IWL_ERR(priv,
  1458. "Failed to get channel info for channel %d [%d]\n",
  1459. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1460. return -EINVAL;
  1461. }
  1462. if (!is_channel_valid(ch_info)) {
  1463. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1464. "non-Tx channel.\n");
  1465. return 0;
  1466. }
  1467. /* fill cmd with power settings for all rates for current channel */
  1468. /* Fill OFDM rate */
  1469. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1470. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1471. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1472. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1473. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1474. le16_to_cpu(txpower.channel),
  1475. txpower.band,
  1476. txpower.power[i].tpc.tx_gain,
  1477. txpower.power[i].tpc.dsp_atten,
  1478. txpower.power[i].rate);
  1479. }
  1480. /* Fill CCK rates */
  1481. for (rate_idx = IWL_FIRST_CCK_RATE;
  1482. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1483. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1484. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1485. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1486. le16_to_cpu(txpower.channel),
  1487. txpower.band,
  1488. txpower.power[i].tpc.tx_gain,
  1489. txpower.power[i].tpc.dsp_atten,
  1490. txpower.power[i].rate);
  1491. }
  1492. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1493. sizeof(struct iwl3945_txpowertable_cmd),
  1494. &txpower);
  1495. }
  1496. /**
  1497. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1498. * @ch_info: Channel to update. Uses power_info.requested_power.
  1499. *
  1500. * Replace requested_power and base_power_index ch_info fields for
  1501. * one channel.
  1502. *
  1503. * Called if user or spectrum management changes power preferences.
  1504. * Takes into account h/w and modulation limitations (clip power).
  1505. *
  1506. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1507. *
  1508. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1509. * properly fill out the scan powers, and actual h/w gain settings,
  1510. * and send changes to NIC
  1511. */
  1512. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1513. struct iwl_channel_info *ch_info)
  1514. {
  1515. struct iwl3945_channel_power_info *power_info;
  1516. int power_changed = 0;
  1517. int i;
  1518. const s8 *clip_pwrs;
  1519. int power;
  1520. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1521. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1522. /* Get this channel's rate-to-current-power settings table */
  1523. power_info = ch_info->power_info;
  1524. /* update OFDM Txpower settings */
  1525. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1526. i++, ++power_info) {
  1527. int delta_idx;
  1528. /* limit new power to be no more than h/w capability */
  1529. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1530. if (power == power_info->requested_power)
  1531. continue;
  1532. /* find difference between old and new requested powers,
  1533. * update base (non-temp-compensated) power index */
  1534. delta_idx = (power - power_info->requested_power) * 2;
  1535. power_info->base_power_index -= delta_idx;
  1536. /* save new requested power value */
  1537. power_info->requested_power = power;
  1538. power_changed = 1;
  1539. }
  1540. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1541. * ... all CCK power settings for a given channel are the *same*. */
  1542. if (power_changed) {
  1543. power =
  1544. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1545. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1546. /* do all CCK rates' iwl3945_channel_power_info structures */
  1547. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1548. power_info->requested_power = power;
  1549. power_info->base_power_index =
  1550. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1551. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1552. ++power_info;
  1553. }
  1554. }
  1555. return 0;
  1556. }
  1557. /**
  1558. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1559. *
  1560. * NOTE: Returned power limit may be less (but not more) than requested,
  1561. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1562. * (no consideration for h/w clipping limitations).
  1563. */
  1564. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1565. {
  1566. s8 max_power;
  1567. #if 0
  1568. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1569. if (ch_info->tgd_data.max_power != 0)
  1570. max_power = min(ch_info->tgd_data.max_power,
  1571. ch_info->eeprom.max_power_avg);
  1572. /* else just use EEPROM limits */
  1573. else
  1574. #endif
  1575. max_power = ch_info->eeprom.max_power_avg;
  1576. return min(max_power, ch_info->max_power_avg);
  1577. }
  1578. /**
  1579. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1580. *
  1581. * Compensate txpower settings of *all* channels for temperature.
  1582. * This only accounts for the difference between current temperature
  1583. * and the factory calibration temperatures, and bases the new settings
  1584. * on the channel's base_power_index.
  1585. *
  1586. * If RxOn is "associated", this sends the new Txpower to NIC!
  1587. */
  1588. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1589. {
  1590. struct iwl_channel_info *ch_info = NULL;
  1591. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1592. int delta_index;
  1593. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1594. u8 a_band;
  1595. u8 rate_index;
  1596. u8 scan_tbl_index;
  1597. u8 i;
  1598. int ref_temp;
  1599. int temperature = priv->temperature;
  1600. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1601. for (i = 0; i < priv->channel_count; i++) {
  1602. ch_info = &priv->channel_info[i];
  1603. a_band = is_channel_a_band(ch_info);
  1604. /* Get this chnlgrp's factory calibration temperature */
  1605. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1606. temperature;
  1607. /* get power index adjustment based on current and factory
  1608. * temps */
  1609. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1610. ref_temp);
  1611. /* set tx power value for all rates, OFDM and CCK */
  1612. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1613. rate_index++) {
  1614. int power_idx =
  1615. ch_info->power_info[rate_index].base_power_index;
  1616. /* temperature compensate */
  1617. power_idx += delta_index;
  1618. /* stay within table range */
  1619. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1620. ch_info->power_info[rate_index].
  1621. power_table_index = (u8) power_idx;
  1622. ch_info->power_info[rate_index].tpc =
  1623. power_gain_table[a_band][power_idx];
  1624. }
  1625. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1626. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1627. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1628. for (scan_tbl_index = 0;
  1629. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1630. s32 actual_index = (scan_tbl_index == 0) ?
  1631. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1632. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1633. actual_index, clip_pwrs,
  1634. ch_info, a_band);
  1635. }
  1636. }
  1637. /* send Txpower command for current channel to ucode */
  1638. return priv->cfg->ops->lib->send_tx_power(priv);
  1639. }
  1640. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1641. {
  1642. struct iwl_channel_info *ch_info;
  1643. s8 max_power;
  1644. u8 a_band;
  1645. u8 i;
  1646. if (priv->tx_power_user_lmt == power) {
  1647. IWL_DEBUG_POWER("Requested Tx power same as current "
  1648. "limit: %ddBm.\n", power);
  1649. return 0;
  1650. }
  1651. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1652. priv->tx_power_user_lmt = power;
  1653. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1654. for (i = 0; i < priv->channel_count; i++) {
  1655. ch_info = &priv->channel_info[i];
  1656. a_band = is_channel_a_band(ch_info);
  1657. /* find minimum power of all user and regulatory constraints
  1658. * (does not consider h/w clipping limitations) */
  1659. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1660. max_power = min(power, max_power);
  1661. if (max_power != ch_info->curr_txpow) {
  1662. ch_info->curr_txpow = max_power;
  1663. /* this considers the h/w clipping limitations */
  1664. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1665. }
  1666. }
  1667. /* update txpower settings for all channels,
  1668. * send to NIC if associated. */
  1669. is_temp_calib_needed(priv);
  1670. iwl3945_hw_reg_comp_txpower_temp(priv);
  1671. return 0;
  1672. }
  1673. /* will add 3945 channel switch cmd handling later */
  1674. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1675. {
  1676. return 0;
  1677. }
  1678. /**
  1679. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1680. *
  1681. * -- reset periodic timer
  1682. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1683. * -- correct coeffs for temp (can reset temp timer)
  1684. * -- save this temp as "last",
  1685. * -- send new set of gain settings to NIC
  1686. * NOTE: This should continue working, even when we're not associated,
  1687. * so we can keep our internal table of scan powers current. */
  1688. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1689. {
  1690. /* This will kick in the "brute force"
  1691. * iwl3945_hw_reg_comp_txpower_temp() below */
  1692. if (!is_temp_calib_needed(priv))
  1693. goto reschedule;
  1694. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1695. * This is based *only* on current temperature,
  1696. * ignoring any previous power measurements */
  1697. iwl3945_hw_reg_comp_txpower_temp(priv);
  1698. reschedule:
  1699. queue_delayed_work(priv->workqueue,
  1700. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1701. }
  1702. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1703. {
  1704. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1705. thermal_periodic.work);
  1706. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1707. return;
  1708. mutex_lock(&priv->mutex);
  1709. iwl3945_reg_txpower_periodic(priv);
  1710. mutex_unlock(&priv->mutex);
  1711. }
  1712. /**
  1713. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1714. * for the channel.
  1715. *
  1716. * This function is used when initializing channel-info structs.
  1717. *
  1718. * NOTE: These channel groups do *NOT* match the bands above!
  1719. * These channel groups are based on factory-tested channels;
  1720. * on A-band, EEPROM's "group frequency" entries represent the top
  1721. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1722. */
  1723. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1724. const struct iwl_channel_info *ch_info)
  1725. {
  1726. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1727. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1728. u8 group;
  1729. u16 group_index = 0; /* based on factory calib frequencies */
  1730. u8 grp_channel;
  1731. /* Find the group index for the channel ... don't use index 1(?) */
  1732. if (is_channel_a_band(ch_info)) {
  1733. for (group = 1; group < 5; group++) {
  1734. grp_channel = ch_grp[group].group_channel;
  1735. if (ch_info->channel <= grp_channel) {
  1736. group_index = group;
  1737. break;
  1738. }
  1739. }
  1740. /* group 4 has a few channels *above* its factory cal freq */
  1741. if (group == 5)
  1742. group_index = 4;
  1743. } else
  1744. group_index = 0; /* 2.4 GHz, group 0 */
  1745. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1746. group_index);
  1747. return group_index;
  1748. }
  1749. /**
  1750. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1751. *
  1752. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1753. * into radio/DSP gain settings table for requested power.
  1754. */
  1755. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1756. s8 requested_power,
  1757. s32 setting_index, s32 *new_index)
  1758. {
  1759. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1760. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1761. s32 index0, index1;
  1762. s32 power = 2 * requested_power;
  1763. s32 i;
  1764. const struct iwl3945_eeprom_txpower_sample *samples;
  1765. s32 gains0, gains1;
  1766. s32 res;
  1767. s32 denominator;
  1768. chnl_grp = &eeprom->groups[setting_index];
  1769. samples = chnl_grp->samples;
  1770. for (i = 0; i < 5; i++) {
  1771. if (power == samples[i].power) {
  1772. *new_index = samples[i].gain_index;
  1773. return 0;
  1774. }
  1775. }
  1776. if (power > samples[1].power) {
  1777. index0 = 0;
  1778. index1 = 1;
  1779. } else if (power > samples[2].power) {
  1780. index0 = 1;
  1781. index1 = 2;
  1782. } else if (power > samples[3].power) {
  1783. index0 = 2;
  1784. index1 = 3;
  1785. } else {
  1786. index0 = 3;
  1787. index1 = 4;
  1788. }
  1789. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1790. if (denominator == 0)
  1791. return -EINVAL;
  1792. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1793. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1794. res = gains0 + (gains1 - gains0) *
  1795. ((s32) power - (s32) samples[index0].power) / denominator +
  1796. (1 << 18);
  1797. *new_index = res >> 19;
  1798. return 0;
  1799. }
  1800. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1801. {
  1802. u32 i;
  1803. s32 rate_index;
  1804. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1805. const struct iwl3945_eeprom_txpower_group *group;
  1806. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1807. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1808. s8 *clip_pwrs; /* table of power levels for each rate */
  1809. s8 satur_pwr; /* saturation power for each chnl group */
  1810. group = &eeprom->groups[i];
  1811. /* sanity check on factory saturation power value */
  1812. if (group->saturation_power < 40) {
  1813. IWL_WARN(priv, "Error: saturation power is %d, "
  1814. "less than minimum expected 40\n",
  1815. group->saturation_power);
  1816. return;
  1817. }
  1818. /*
  1819. * Derive requested power levels for each rate, based on
  1820. * hardware capabilities (saturation power for band).
  1821. * Basic value is 3dB down from saturation, with further
  1822. * power reductions for highest 3 data rates. These
  1823. * backoffs provide headroom for high rate modulation
  1824. * power peaks, without too much distortion (clipping).
  1825. */
  1826. /* we'll fill in this array with h/w max power levels */
  1827. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1828. /* divide factory saturation power by 2 to find -3dB level */
  1829. satur_pwr = (s8) (group->saturation_power >> 1);
  1830. /* fill in channel group's nominal powers for each rate */
  1831. for (rate_index = 0;
  1832. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1833. switch (rate_index) {
  1834. case IWL_RATE_36M_INDEX_TABLE:
  1835. if (i == 0) /* B/G */
  1836. *clip_pwrs = satur_pwr;
  1837. else /* A */
  1838. *clip_pwrs = satur_pwr - 5;
  1839. break;
  1840. case IWL_RATE_48M_INDEX_TABLE:
  1841. if (i == 0)
  1842. *clip_pwrs = satur_pwr - 7;
  1843. else
  1844. *clip_pwrs = satur_pwr - 10;
  1845. break;
  1846. case IWL_RATE_54M_INDEX_TABLE:
  1847. if (i == 0)
  1848. *clip_pwrs = satur_pwr - 9;
  1849. else
  1850. *clip_pwrs = satur_pwr - 12;
  1851. break;
  1852. default:
  1853. *clip_pwrs = satur_pwr;
  1854. break;
  1855. }
  1856. }
  1857. }
  1858. }
  1859. /**
  1860. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1861. *
  1862. * Second pass (during init) to set up priv->channel_info
  1863. *
  1864. * Set up Tx-power settings in our channel info database for each VALID
  1865. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1866. * and current temperature.
  1867. *
  1868. * Since this is based on current temperature (at init time), these values may
  1869. * not be valid for very long, but it gives us a starting/default point,
  1870. * and allows us to active (i.e. using Tx) scan.
  1871. *
  1872. * This does *not* write values to NIC, just sets up our internal table.
  1873. */
  1874. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1875. {
  1876. struct iwl_channel_info *ch_info = NULL;
  1877. struct iwl3945_channel_power_info *pwr_info;
  1878. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1879. int delta_index;
  1880. u8 rate_index;
  1881. u8 scan_tbl_index;
  1882. const s8 *clip_pwrs; /* array of power levels for each rate */
  1883. u8 gain, dsp_atten;
  1884. s8 power;
  1885. u8 pwr_index, base_pwr_index, a_band;
  1886. u8 i;
  1887. int temperature;
  1888. /* save temperature reference,
  1889. * so we can determine next time to calibrate */
  1890. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1891. priv->last_temperature = temperature;
  1892. iwl3945_hw_reg_init_channel_groups(priv);
  1893. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1894. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1895. i++, ch_info++) {
  1896. a_band = is_channel_a_band(ch_info);
  1897. if (!is_channel_valid(ch_info))
  1898. continue;
  1899. /* find this channel's channel group (*not* "band") index */
  1900. ch_info->group_index =
  1901. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1902. /* Get this chnlgrp's rate->max/clip-powers table */
  1903. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1904. /* calculate power index *adjustment* value according to
  1905. * diff between current temperature and factory temperature */
  1906. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1907. eeprom->groups[ch_info->group_index].
  1908. temperature);
  1909. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1910. ch_info->channel, delta_index, temperature +
  1911. IWL_TEMP_CONVERT);
  1912. /* set tx power value for all OFDM rates */
  1913. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1914. rate_index++) {
  1915. s32 uninitialized_var(power_idx);
  1916. int rc;
  1917. /* use channel group's clip-power table,
  1918. * but don't exceed channel's max power */
  1919. s8 pwr = min(ch_info->max_power_avg,
  1920. clip_pwrs[rate_index]);
  1921. pwr_info = &ch_info->power_info[rate_index];
  1922. /* get base (i.e. at factory-measured temperature)
  1923. * power table index for this rate's power */
  1924. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1925. ch_info->group_index,
  1926. &power_idx);
  1927. if (rc) {
  1928. IWL_ERR(priv, "Invalid power index\n");
  1929. return rc;
  1930. }
  1931. pwr_info->base_power_index = (u8) power_idx;
  1932. /* temperature compensate */
  1933. power_idx += delta_index;
  1934. /* stay within range of gain table */
  1935. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1936. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1937. pwr_info->requested_power = pwr;
  1938. pwr_info->power_table_index = (u8) power_idx;
  1939. pwr_info->tpc.tx_gain =
  1940. power_gain_table[a_band][power_idx].tx_gain;
  1941. pwr_info->tpc.dsp_atten =
  1942. power_gain_table[a_band][power_idx].dsp_atten;
  1943. }
  1944. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1945. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1946. power = pwr_info->requested_power +
  1947. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1948. pwr_index = pwr_info->power_table_index +
  1949. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1950. base_pwr_index = pwr_info->base_power_index +
  1951. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1952. /* stay within table range */
  1953. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1954. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1955. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1956. /* fill each CCK rate's iwl3945_channel_power_info structure
  1957. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1958. * NOTE: CCK rates start at end of OFDM rates! */
  1959. for (rate_index = 0;
  1960. rate_index < IWL_CCK_RATES; rate_index++) {
  1961. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1962. pwr_info->requested_power = power;
  1963. pwr_info->power_table_index = pwr_index;
  1964. pwr_info->base_power_index = base_pwr_index;
  1965. pwr_info->tpc.tx_gain = gain;
  1966. pwr_info->tpc.dsp_atten = dsp_atten;
  1967. }
  1968. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1969. for (scan_tbl_index = 0;
  1970. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1971. s32 actual_index = (scan_tbl_index == 0) ?
  1972. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1973. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1974. actual_index, clip_pwrs, ch_info, a_band);
  1975. }
  1976. }
  1977. return 0;
  1978. }
  1979. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1980. {
  1981. int rc;
  1982. unsigned long flags;
  1983. spin_lock_irqsave(&priv->lock, flags);
  1984. rc = iwl_grab_nic_access(priv);
  1985. if (rc) {
  1986. spin_unlock_irqrestore(&priv->lock, flags);
  1987. return rc;
  1988. }
  1989. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1990. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1991. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1992. if (rc < 0)
  1993. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1994. iwl_release_nic_access(priv);
  1995. spin_unlock_irqrestore(&priv->lock, flags);
  1996. return 0;
  1997. }
  1998. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1999. {
  2000. int rc;
  2001. unsigned long flags;
  2002. int txq_id = txq->q.id;
  2003. struct iwl3945_shared *shared_data = priv->shared_virt;
  2004. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2005. spin_lock_irqsave(&priv->lock, flags);
  2006. rc = iwl_grab_nic_access(priv);
  2007. if (rc) {
  2008. spin_unlock_irqrestore(&priv->lock, flags);
  2009. return rc;
  2010. }
  2011. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2012. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2013. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2014. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2015. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2016. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2017. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2018. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2019. iwl_release_nic_access(priv);
  2020. /* fake read to flush all prev. writes */
  2021. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2022. spin_unlock_irqrestore(&priv->lock, flags);
  2023. return 0;
  2024. }
  2025. /*
  2026. * HCMD utils
  2027. */
  2028. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2029. {
  2030. switch (cmd_id) {
  2031. case REPLY_RXON:
  2032. return (u16) sizeof(struct iwl3945_rxon_cmd);
  2033. default:
  2034. return len;
  2035. }
  2036. }
  2037. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  2038. {
  2039. u16 size = (u16)sizeof(struct iwl3945_addsta_cmd);
  2040. memcpy(data, cmd, size);
  2041. return size;
  2042. }
  2043. /**
  2044. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2045. */
  2046. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2047. {
  2048. int rc, i, index, prev_index;
  2049. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2050. .reserved = {0, 0, 0},
  2051. };
  2052. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2053. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2054. index = iwl3945_rates[i].table_rs_index;
  2055. table[index].rate_n_flags =
  2056. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2057. table[index].try_cnt = priv->retry_rate;
  2058. prev_index = iwl3945_get_prev_ieee_rate(i);
  2059. table[index].next_rate_index =
  2060. iwl3945_rates[prev_index].table_rs_index;
  2061. }
  2062. switch (priv->band) {
  2063. case IEEE80211_BAND_5GHZ:
  2064. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2065. /* If one of the following CCK rates is used,
  2066. * have it fall back to the 6M OFDM rate */
  2067. for (i = IWL_RATE_1M_INDEX_TABLE;
  2068. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2069. table[i].next_rate_index =
  2070. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2071. /* Don't fall back to CCK rates */
  2072. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2073. IWL_RATE_9M_INDEX_TABLE;
  2074. /* Don't drop out of OFDM rates */
  2075. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2076. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2077. break;
  2078. case IEEE80211_BAND_2GHZ:
  2079. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2080. /* If an OFDM rate is used, have it fall back to the
  2081. * 1M CCK rates */
  2082. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2083. iwl_is_associated(priv)) {
  2084. index = IWL_FIRST_CCK_RATE;
  2085. for (i = IWL_RATE_6M_INDEX_TABLE;
  2086. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2087. table[i].next_rate_index =
  2088. iwl3945_rates[index].table_rs_index;
  2089. index = IWL_RATE_11M_INDEX_TABLE;
  2090. /* CCK shouldn't fall back to OFDM... */
  2091. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2092. }
  2093. break;
  2094. default:
  2095. WARN_ON(1);
  2096. break;
  2097. }
  2098. /* Update the rate scaling for control frame Tx */
  2099. rate_cmd.table_id = 0;
  2100. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2101. &rate_cmd);
  2102. if (rc)
  2103. return rc;
  2104. /* Update the rate scaling for data frame Tx */
  2105. rate_cmd.table_id = 1;
  2106. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2107. &rate_cmd);
  2108. }
  2109. /* Called when initializing driver */
  2110. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2111. {
  2112. memset((void *)&priv->hw_params, 0,
  2113. sizeof(struct iwl_hw_params));
  2114. priv->shared_virt =
  2115. pci_alloc_consistent(priv->pci_dev,
  2116. sizeof(struct iwl3945_shared),
  2117. &priv->shared_phys);
  2118. if (!priv->shared_virt) {
  2119. IWL_ERR(priv, "failed to allocate pci memory\n");
  2120. mutex_unlock(&priv->mutex);
  2121. return -ENOMEM;
  2122. }
  2123. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2124. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2125. priv->hw_params.max_pkt_size = 2342;
  2126. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2127. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2128. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2129. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2130. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2131. return 0;
  2132. }
  2133. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2134. struct iwl3945_frame *frame, u8 rate)
  2135. {
  2136. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2137. unsigned int frame_size;
  2138. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2139. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2140. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2141. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2142. frame_size = iwl3945_fill_beacon_frame(priv,
  2143. tx_beacon_cmd->frame,
  2144. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2145. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2146. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2147. tx_beacon_cmd->tx.rate = rate;
  2148. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2149. TX_CMD_FLG_TSF_MSK);
  2150. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2151. tx_beacon_cmd->tx.supp_rates[0] =
  2152. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2153. tx_beacon_cmd->tx.supp_rates[1] =
  2154. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2155. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2156. }
  2157. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2158. {
  2159. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2160. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2161. }
  2162. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2163. {
  2164. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2165. iwl3945_bg_reg_txpower_periodic);
  2166. }
  2167. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2168. {
  2169. cancel_delayed_work(&priv->thermal_periodic);
  2170. }
  2171. /* check contents of special bootstrap uCode SRAM */
  2172. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2173. {
  2174. __le32 *image = priv->ucode_boot.v_addr;
  2175. u32 len = priv->ucode_boot.len;
  2176. u32 reg;
  2177. u32 val;
  2178. IWL_DEBUG_INFO("Begin verify bsm\n");
  2179. /* verify BSM SRAM contents */
  2180. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2181. for (reg = BSM_SRAM_LOWER_BOUND;
  2182. reg < BSM_SRAM_LOWER_BOUND + len;
  2183. reg += sizeof(u32), image++) {
  2184. val = iwl_read_prph(priv, reg);
  2185. if (val != le32_to_cpu(*image)) {
  2186. IWL_ERR(priv, "BSM uCode verification failed at "
  2187. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2188. BSM_SRAM_LOWER_BOUND,
  2189. reg - BSM_SRAM_LOWER_BOUND, len,
  2190. val, le32_to_cpu(*image));
  2191. return -EIO;
  2192. }
  2193. }
  2194. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  2195. return 0;
  2196. }
  2197. /******************************************************************************
  2198. *
  2199. * EEPROM related functions
  2200. *
  2201. ******************************************************************************/
  2202. /*
  2203. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2204. * embedded controller) as EEPROM reader; each read is a series of pulses
  2205. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2206. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2207. * simply claims ownership, which should be safe when this function is called
  2208. * (i.e. before loading uCode!).
  2209. */
  2210. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2211. {
  2212. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2213. return 0;
  2214. }
  2215. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2216. {
  2217. return;
  2218. }
  2219. /**
  2220. * iwl3945_load_bsm - Load bootstrap instructions
  2221. *
  2222. * BSM operation:
  2223. *
  2224. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2225. * in special SRAM that does not power down during RFKILL. When powering back
  2226. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2227. * the bootstrap program into the on-board processor, and starts it.
  2228. *
  2229. * The bootstrap program loads (via DMA) instructions and data for a new
  2230. * program from host DRAM locations indicated by the host driver in the
  2231. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2232. * automatically.
  2233. *
  2234. * When initializing the NIC, the host driver points the BSM to the
  2235. * "initialize" uCode image. This uCode sets up some internal data, then
  2236. * notifies host via "initialize alive" that it is complete.
  2237. *
  2238. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2239. * normal runtime uCode instructions and a backup uCode data cache buffer
  2240. * (filled initially with starting data values for the on-board processor),
  2241. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2242. * which begins normal operation.
  2243. *
  2244. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2245. * the backup data cache in DRAM before SRAM is powered down.
  2246. *
  2247. * When powering back up, the BSM loads the bootstrap program. This reloads
  2248. * the runtime uCode instructions and the backup data cache into SRAM,
  2249. * and re-launches the runtime uCode from where it left off.
  2250. */
  2251. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2252. {
  2253. __le32 *image = priv->ucode_boot.v_addr;
  2254. u32 len = priv->ucode_boot.len;
  2255. dma_addr_t pinst;
  2256. dma_addr_t pdata;
  2257. u32 inst_len;
  2258. u32 data_len;
  2259. int rc;
  2260. int i;
  2261. u32 done;
  2262. u32 reg_offset;
  2263. IWL_DEBUG_INFO("Begin load bsm\n");
  2264. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2265. if (len > IWL39_MAX_BSM_SIZE)
  2266. return -EINVAL;
  2267. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2268. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2269. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2270. * after the "initialize" uCode has run, to point to
  2271. * runtime/protocol instructions and backup data cache. */
  2272. pinst = priv->ucode_init.p_addr;
  2273. pdata = priv->ucode_init_data.p_addr;
  2274. inst_len = priv->ucode_init.len;
  2275. data_len = priv->ucode_init_data.len;
  2276. rc = iwl_grab_nic_access(priv);
  2277. if (rc)
  2278. return rc;
  2279. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2280. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2281. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2282. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2283. /* Fill BSM memory with bootstrap instructions */
  2284. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2285. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2286. reg_offset += sizeof(u32), image++)
  2287. _iwl_write_prph(priv, reg_offset,
  2288. le32_to_cpu(*image));
  2289. rc = iwl3945_verify_bsm(priv);
  2290. if (rc) {
  2291. iwl_release_nic_access(priv);
  2292. return rc;
  2293. }
  2294. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2295. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2296. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2297. IWL39_RTC_INST_LOWER_BOUND);
  2298. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2299. /* Load bootstrap code into instruction SRAM now,
  2300. * to prepare to load "initialize" uCode */
  2301. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2302. BSM_WR_CTRL_REG_BIT_START);
  2303. /* Wait for load of bootstrap uCode to finish */
  2304. for (i = 0; i < 100; i++) {
  2305. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2306. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2307. break;
  2308. udelay(10);
  2309. }
  2310. if (i < 100)
  2311. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  2312. else {
  2313. IWL_ERR(priv, "BSM write did not complete!\n");
  2314. return -EIO;
  2315. }
  2316. /* Enable future boot loads whenever power management unit triggers it
  2317. * (e.g. when powering back up after power-save shutdown) */
  2318. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2319. BSM_WR_CTRL_REG_BIT_START_EN);
  2320. iwl_release_nic_access(priv);
  2321. return 0;
  2322. }
  2323. static struct iwl_lib_ops iwl3945_lib = {
  2324. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2325. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2326. .txq_init = iwl3945_hw_tx_queue_init,
  2327. .load_ucode = iwl3945_load_bsm,
  2328. .apm_ops = {
  2329. .init = iwl3945_apm_init,
  2330. .reset = iwl3945_apm_reset,
  2331. .stop = iwl3945_apm_stop,
  2332. .config = iwl3945_nic_config,
  2333. .set_pwr_src = iwl3945_set_pwr_src,
  2334. },
  2335. .eeprom_ops = {
  2336. .regulatory_bands = {
  2337. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2338. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2339. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2340. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2341. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2342. IWL3945_EEPROM_IMG_SIZE,
  2343. IWL3945_EEPROM_IMG_SIZE,
  2344. },
  2345. .verify_signature = iwlcore_eeprom_verify_signature,
  2346. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2347. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2348. .query_addr = iwlcore_eeprom_query_addr,
  2349. },
  2350. .send_tx_power = iwl3945_send_tx_power,
  2351. };
  2352. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2353. .get_hcmd_size = iwl3945_get_hcmd_size,
  2354. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2355. };
  2356. static struct iwl_ops iwl3945_ops = {
  2357. .lib = &iwl3945_lib,
  2358. .utils = &iwl3945_hcmd_utils,
  2359. };
  2360. static struct iwl_cfg iwl3945_bg_cfg = {
  2361. .name = "3945BG",
  2362. .fw_name_pre = IWL3945_FW_PRE,
  2363. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2364. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2365. .sku = IWL_SKU_G,
  2366. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2367. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2368. .ops = &iwl3945_ops,
  2369. .mod_params = &iwl3945_mod_params
  2370. };
  2371. static struct iwl_cfg iwl3945_abg_cfg = {
  2372. .name = "3945ABG",
  2373. .fw_name_pre = IWL3945_FW_PRE,
  2374. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2375. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2376. .sku = IWL_SKU_A|IWL_SKU_G,
  2377. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2378. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2379. .ops = &iwl3945_ops,
  2380. .mod_params = &iwl3945_mod_params
  2381. };
  2382. struct pci_device_id iwl3945_hw_card_ids[] = {
  2383. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2384. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2385. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2386. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2387. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2388. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2389. {0}
  2390. };
  2391. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);