sky2.c 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TOTEST
  27. * - speed setting
  28. * - suspend/resume
  29. */
  30. #include <linux/config.h>
  31. #include <linux/crc32.h>
  32. #include <linux/kernel.h>
  33. #include <linux/version.h>
  34. #include <linux/module.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/pci.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/in.h>
  43. #include <linux/delay.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/if_vlan.h>
  46. #include <linux/mii.h>
  47. #include <asm/irq.h>
  48. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  49. #define SKY2_VLAN_TAG_USED 1
  50. #endif
  51. #include "sky2.h"
  52. #define DRV_NAME "sky2"
  53. #define DRV_VERSION "0.9"
  54. #define PFX DRV_NAME " "
  55. /*
  56. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  57. * that are organized into three (receive, transmit, status) different rings
  58. * similar to Tigon3. A transmit can require several elements;
  59. * a receive requires one (or two if using 64 bit dma).
  60. */
  61. #define is_ec_a1(hw) \
  62. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  63. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  64. #define RX_LE_SIZE 512
  65. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  66. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  67. #define RX_DEF_PENDING RX_MAX_PENDING
  68. #define TX_RING_SIZE 512
  69. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  70. #define TX_MIN_PENDING 64
  71. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  72. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  73. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  74. #define ETH_JUMBO_MTU 9000
  75. #define TX_WATCHDOG (5 * HZ)
  76. #define NAPI_WEIGHT 64
  77. #define PHY_RETRIES 1000
  78. static const u32 default_msg =
  79. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  80. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  81. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  82. static int debug = -1; /* defaults above */
  83. module_param(debug, int, 0);
  84. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  85. static int copybreak __read_mostly = 256;
  86. module_param(copybreak, int, 0);
  87. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  108. { 0 }
  109. };
  110. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  111. /* Avoid conditionals by using array */
  112. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  113. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  114. /* This driver supports yukon2 chipset only */
  115. static const char *yukon2_name[] = {
  116. "XL", /* 0xb3 */
  117. "EC Ultra", /* 0xb4 */
  118. "UNKNOWN", /* 0xb5 */
  119. "EC", /* 0xb6 */
  120. "FE", /* 0xb7 */
  121. };
  122. /* Access to external PHY */
  123. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  124. {
  125. int i;
  126. gma_write16(hw, port, GM_SMI_DATA, val);
  127. gma_write16(hw, port, GM_SMI_CTRL,
  128. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  129. for (i = 0; i < PHY_RETRIES; i++) {
  130. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  131. return 0;
  132. udelay(1);
  133. }
  134. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  135. return -ETIMEDOUT;
  136. }
  137. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  141. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  144. *val = gma_read16(hw, port, GM_SMI_DATA);
  145. return 0;
  146. }
  147. udelay(1);
  148. }
  149. return -ETIMEDOUT;
  150. }
  151. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  152. {
  153. u16 v;
  154. if (__gm_phy_read(hw, port, reg, &v) != 0)
  155. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  156. return v;
  157. }
  158. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  159. {
  160. u16 power_control;
  161. u32 reg1;
  162. int vaux;
  163. int ret = 0;
  164. pr_debug("sky2_set_power_state %d\n", state);
  165. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  166. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  167. vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  168. (power_control & PCI_PM_CAP_PME_D3cold);
  169. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  170. power_control |= PCI_PM_CTRL_PME_STATUS;
  171. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  172. switch (state) {
  173. case PCI_D0:
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. /* Turn off phy power saving */
  188. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  189. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  190. /* looks like this XL is back asswards .. */
  191. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  192. reg1 |= PCI_Y2_PHY1_COMA;
  193. if (hw->ports > 1)
  194. reg1 |= PCI_Y2_PHY2_COMA;
  195. }
  196. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  197. break;
  198. case PCI_D3hot:
  199. case PCI_D3cold:
  200. /* Turn on phy power saving */
  201. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  202. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  203. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  204. else
  205. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  206. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  207. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  208. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  209. else
  210. /* enable bits are inverted */
  211. sky2_write8(hw, B2_Y2_CLK_GATE,
  212. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  213. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  214. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  215. /* switch power to VAUX */
  216. if (vaux && state != PCI_D3cold)
  217. sky2_write8(hw, B0_POWER_CTRL,
  218. (PC_VAUX_ENA | PC_VCC_ENA |
  219. PC_VAUX_ON | PC_VCC_OFF));
  220. break;
  221. default:
  222. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  223. ret = -1;
  224. }
  225. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  226. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  227. return ret;
  228. }
  229. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. /* disable PHY IRQs */
  235. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  237. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  239. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  240. reg = gma_read16(hw, port, GM_RX_CTRL);
  241. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  242. gma_write16(hw, port, GM_RX_CTRL, reg);
  243. }
  244. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  245. {
  246. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  247. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  248. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  249. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  250. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  251. PHY_M_EC_MAC_S_MSK);
  252. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  253. if (hw->chip_id == CHIP_ID_YUKON_EC)
  254. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  255. else
  256. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  257. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  258. }
  259. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  260. if (hw->copper) {
  261. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  262. /* enable automatic crossover */
  263. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  264. } else {
  265. /* disable energy detect */
  266. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  267. /* enable automatic crossover */
  268. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  269. if (sky2->autoneg == AUTONEG_ENABLE &&
  270. hw->chip_id == CHIP_ID_YUKON_XL) {
  271. ctrl &= ~PHY_M_PC_DSC_MSK;
  272. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  273. }
  274. }
  275. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  276. } else {
  277. /* workaround for deviation #4.88 (CRC errors) */
  278. /* disable Automatic Crossover */
  279. ctrl &= ~PHY_M_PC_MDIX_MSK;
  280. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  281. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  282. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  283. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  284. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  285. ctrl &= ~PHY_M_MAC_MD_MSK;
  286. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  287. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  288. /* select page 1 to access Fiber registers */
  289. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  290. }
  291. }
  292. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  293. if (sky2->autoneg == AUTONEG_DISABLE)
  294. ctrl &= ~PHY_CT_ANE;
  295. else
  296. ctrl |= PHY_CT_ANE;
  297. ctrl |= PHY_CT_RESET;
  298. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  299. ctrl = 0;
  300. ct1000 = 0;
  301. adv = PHY_AN_CSMA;
  302. if (sky2->autoneg == AUTONEG_ENABLE) {
  303. if (hw->copper) {
  304. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  305. ct1000 |= PHY_M_1000C_AFD;
  306. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  307. ct1000 |= PHY_M_1000C_AHD;
  308. if (sky2->advertising & ADVERTISED_100baseT_Full)
  309. adv |= PHY_M_AN_100_FD;
  310. if (sky2->advertising & ADVERTISED_100baseT_Half)
  311. adv |= PHY_M_AN_100_HD;
  312. if (sky2->advertising & ADVERTISED_10baseT_Full)
  313. adv |= PHY_M_AN_10_FD;
  314. if (sky2->advertising & ADVERTISED_10baseT_Half)
  315. adv |= PHY_M_AN_10_HD;
  316. } else /* special defines for FIBER (88E1011S only) */
  317. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  318. /* Set Flow-control capabilities */
  319. if (sky2->tx_pause && sky2->rx_pause)
  320. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  321. else if (sky2->rx_pause && !sky2->tx_pause)
  322. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  323. else if (!sky2->rx_pause && sky2->tx_pause)
  324. adv |= PHY_AN_PAUSE_ASYM; /* local */
  325. /* Restart Auto-negotiation */
  326. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  327. } else {
  328. /* forced speed/duplex settings */
  329. ct1000 = PHY_M_1000C_MSE;
  330. if (sky2->duplex == DUPLEX_FULL)
  331. ctrl |= PHY_CT_DUP_MD;
  332. switch (sky2->speed) {
  333. case SPEED_1000:
  334. ctrl |= PHY_CT_SP1000;
  335. break;
  336. case SPEED_100:
  337. ctrl |= PHY_CT_SP100;
  338. break;
  339. }
  340. ctrl |= PHY_CT_RESET;
  341. }
  342. if (hw->chip_id != CHIP_ID_YUKON_FE)
  343. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  344. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  345. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  346. /* Setup Phy LED's */
  347. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  348. ledover = 0;
  349. switch (hw->chip_id) {
  350. case CHIP_ID_YUKON_FE:
  351. /* on 88E3082 these bits are at 11..9 (shifted left) */
  352. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  353. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  354. /* delete ACT LED control bits */
  355. ctrl &= ~PHY_M_FELP_LED1_MSK;
  356. /* change ACT LED control to blink mode */
  357. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  358. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  359. break;
  360. case CHIP_ID_YUKON_XL:
  361. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  362. /* select page 3 to access LED control register */
  363. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  364. /* set LED Function Control register */
  365. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  366. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  367. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  368. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  369. /* set Polarity Control register */
  370. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  371. (PHY_M_POLC_LS1_P_MIX(4) |
  372. PHY_M_POLC_IS0_P_MIX(4) |
  373. PHY_M_POLC_LOS_CTRL(2) |
  374. PHY_M_POLC_INIT_CTRL(2) |
  375. PHY_M_POLC_STA1_CTRL(2) |
  376. PHY_M_POLC_STA0_CTRL(2)));
  377. /* restore page register */
  378. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  379. break;
  380. default:
  381. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  382. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  383. /* turn off the Rx LED (LED_RX) */
  384. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  385. }
  386. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  387. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  388. /* turn on 100 Mbps LED (LED_LINK100) */
  389. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  390. }
  391. if (ledover)
  392. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  393. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  394. if (sky2->autoneg == AUTONEG_ENABLE)
  395. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  396. else
  397. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  398. }
  399. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  400. {
  401. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  402. u16 reg;
  403. int i;
  404. const u8 *addr = hw->dev[port]->dev_addr;
  405. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  406. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  407. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  408. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  409. /* WA DEV_472 -- looks like crossed wires on port 2 */
  410. /* clear GMAC 1 Control reset */
  411. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  412. do {
  413. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  414. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  415. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  416. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  417. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  418. }
  419. if (sky2->autoneg == AUTONEG_DISABLE) {
  420. reg = gma_read16(hw, port, GM_GP_CTRL);
  421. reg |= GM_GPCR_AU_ALL_DIS;
  422. gma_write16(hw, port, GM_GP_CTRL, reg);
  423. gma_read16(hw, port, GM_GP_CTRL);
  424. switch (sky2->speed) {
  425. case SPEED_1000:
  426. reg |= GM_GPCR_SPEED_1000;
  427. /* fallthru */
  428. case SPEED_100:
  429. reg |= GM_GPCR_SPEED_100;
  430. }
  431. if (sky2->duplex == DUPLEX_FULL)
  432. reg |= GM_GPCR_DUP_FULL;
  433. } else
  434. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  435. if (!sky2->tx_pause && !sky2->rx_pause) {
  436. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  437. reg |=
  438. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  439. } else if (sky2->tx_pause && !sky2->rx_pause) {
  440. /* disable Rx flow-control */
  441. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  442. }
  443. gma_write16(hw, port, GM_GP_CTRL, reg);
  444. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  445. down(&sky2->phy_sema);
  446. sky2_phy_init(hw, port);
  447. up(&sky2->phy_sema);
  448. /* MIB clear */
  449. reg = gma_read16(hw, port, GM_PHY_ADDR);
  450. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  451. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  452. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  453. gma_write16(hw, port, GM_PHY_ADDR, reg);
  454. /* transmit control */
  455. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  456. /* receive control reg: unicast + multicast + no FCS */
  457. gma_write16(hw, port, GM_RX_CTRL,
  458. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  459. /* transmit flow control */
  460. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  461. /* transmit parameter */
  462. gma_write16(hw, port, GM_TX_PARAM,
  463. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  464. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  465. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  466. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  467. /* serial mode register */
  468. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  469. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  470. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  471. reg |= GM_SMOD_JUMBO_ENA;
  472. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  473. /* virtual address for data */
  474. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  475. /* physical address: used for pause frames */
  476. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  477. /* ignore counter overflows */
  478. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  479. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  480. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  481. /* Configure Rx MAC FIFO */
  482. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  483. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  484. GMF_RX_CTRL_DEF);
  485. /* Flush Rx MAC FIFO on any flow control or error */
  486. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  487. /* Set threshold to 0xa (64 bytes)
  488. * ASF disabled so no need to do WA dev #4.30
  489. */
  490. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  491. /* Configure Tx MAC FIFO */
  492. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  493. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  494. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  495. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  496. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  497. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  498. /* set Tx GMAC FIFO Almost Empty Threshold */
  499. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  500. /* Disable Store & Forward mode for TX */
  501. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  502. }
  503. }
  504. }
  505. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  506. {
  507. u32 end;
  508. start /= 8;
  509. len /= 8;
  510. end = start + len - 1;
  511. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  512. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  513. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  514. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  515. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  516. if (q == Q_R1 || q == Q_R2) {
  517. u32 rxup, rxlo;
  518. rxlo = len/2;
  519. rxup = rxlo + len/4;
  520. /* Set thresholds on receive queue's */
  521. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  522. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  523. } else {
  524. /* Enable store & forward on Tx queue's because
  525. * Tx FIFO is only 1K on Yukon
  526. */
  527. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  528. }
  529. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  530. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  531. }
  532. /* Setup Bus Memory Interface */
  533. static void sky2_qset(struct sky2_hw *hw, u16 q)
  534. {
  535. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  536. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  537. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  538. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  539. }
  540. /* Setup prefetch unit registers. This is the interface between
  541. * hardware and driver list elements
  542. */
  543. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  544. u64 addr, u32 last)
  545. {
  546. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  547. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  548. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  549. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  550. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  551. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  552. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  553. }
  554. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  555. {
  556. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  557. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  558. return le;
  559. }
  560. /*
  561. * This is a workaround code taken from SysKonnect sk98lin driver
  562. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  563. */
  564. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  565. u16 idx, u16 *last, u16 size)
  566. {
  567. if (is_ec_a1(hw) && idx < *last) {
  568. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  569. if (hwget == 0) {
  570. /* Start prefetching again */
  571. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  572. goto setnew;
  573. }
  574. if (hwget == size - 1) {
  575. /* set watermark to one list element */
  576. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  577. /* set put index to first list element */
  578. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  579. } else /* have hardware go to end of list */
  580. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  581. size - 1);
  582. } else {
  583. setnew:
  584. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  585. }
  586. *last = idx;
  587. }
  588. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  589. {
  590. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  591. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  592. return le;
  593. }
  594. /* Return high part of DMA address (could be 32 or 64 bit) */
  595. static inline u32 high32(dma_addr_t a)
  596. {
  597. return (a >> 16) >> 16;
  598. }
  599. /* Build description to hardware about buffer */
  600. static inline void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  601. {
  602. struct sky2_rx_le *le;
  603. u32 hi = high32(map);
  604. u16 len = sky2->rx_bufsize;
  605. if (sky2->rx_addr64 != hi) {
  606. le = sky2_next_rx(sky2);
  607. le->addr = cpu_to_le32(hi);
  608. le->ctrl = 0;
  609. le->opcode = OP_ADDR64 | HW_OWNER;
  610. sky2->rx_addr64 = high32(map + len);
  611. }
  612. le = sky2_next_rx(sky2);
  613. le->addr = cpu_to_le32((u32) map);
  614. le->length = cpu_to_le16(len);
  615. le->ctrl = 0;
  616. le->opcode = OP_PACKET | HW_OWNER;
  617. }
  618. /* Tell chip where to start receive checksum.
  619. * Actually has two checksums, but set both same to avoid possible byte
  620. * order problems.
  621. */
  622. static void rx_set_checksum(struct sky2_port *sky2)
  623. {
  624. struct sky2_rx_le *le;
  625. le = sky2_next_rx(sky2);
  626. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  627. le->ctrl = 0;
  628. le->opcode = OP_TCPSTART | HW_OWNER;
  629. sky2_write32(sky2->hw,
  630. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  631. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  632. }
  633. /*
  634. * The RX Stop command will not work for Yukon-2 if the BMU does not
  635. * reach the end of packet and since we can't make sure that we have
  636. * incoming data, we must reset the BMU while it is not doing a DMA
  637. * transfer. Since it is possible that the RX path is still active,
  638. * the RX RAM buffer will be stopped first, so any possible incoming
  639. * data will not trigger a DMA. After the RAM buffer is stopped, the
  640. * BMU is polled until any DMA in progress is ended and only then it
  641. * will be reset.
  642. */
  643. static void sky2_rx_stop(struct sky2_port *sky2)
  644. {
  645. struct sky2_hw *hw = sky2->hw;
  646. unsigned rxq = rxqaddr[sky2->port];
  647. int i;
  648. /* disable the RAM Buffer receive queue */
  649. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  650. for (i = 0; i < 0xffff; i++)
  651. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  652. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  653. goto stopped;
  654. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  655. sky2->netdev->name);
  656. stopped:
  657. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  658. /* reset the Rx prefetch unit */
  659. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  660. }
  661. /* Clean out receive buffer area, assumes receiver hardware stopped */
  662. static void sky2_rx_clean(struct sky2_port *sky2)
  663. {
  664. unsigned i;
  665. memset(sky2->rx_le, 0, RX_LE_BYTES);
  666. for (i = 0; i < sky2->rx_pending; i++) {
  667. struct ring_info *re = sky2->rx_ring + i;
  668. if (re->skb) {
  669. pci_unmap_single(sky2->hw->pdev,
  670. re->mapaddr, sky2->rx_bufsize,
  671. PCI_DMA_FROMDEVICE);
  672. kfree_skb(re->skb);
  673. re->skb = NULL;
  674. }
  675. }
  676. }
  677. /* Basic MII support */
  678. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  679. {
  680. struct mii_ioctl_data *data = if_mii(ifr);
  681. struct sky2_port *sky2 = netdev_priv(dev);
  682. struct sky2_hw *hw = sky2->hw;
  683. int err = -EOPNOTSUPP;
  684. if (!netif_running(dev))
  685. return -ENODEV; /* Phy still in reset */
  686. switch(cmd) {
  687. case SIOCGMIIPHY:
  688. data->phy_id = PHY_ADDR_MARV;
  689. /* fallthru */
  690. case SIOCGMIIREG: {
  691. u16 val = 0;
  692. down(&sky2->phy_sema);
  693. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  694. up(&sky2->phy_sema);
  695. data->val_out = val;
  696. break;
  697. }
  698. case SIOCSMIIREG:
  699. if (!capable(CAP_NET_ADMIN))
  700. return -EPERM;
  701. down(&sky2->phy_sema);
  702. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  703. data->val_in);
  704. up(&sky2->phy_sema);
  705. break;
  706. }
  707. return err;
  708. }
  709. #ifdef SKY2_VLAN_TAG_USED
  710. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  711. {
  712. struct sky2_port *sky2 = netdev_priv(dev);
  713. struct sky2_hw *hw = sky2->hw;
  714. u16 port = sky2->port;
  715. spin_lock(&sky2->tx_lock);
  716. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  717. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  718. sky2->vlgrp = grp;
  719. spin_unlock(&sky2->tx_lock);
  720. }
  721. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  722. {
  723. struct sky2_port *sky2 = netdev_priv(dev);
  724. struct sky2_hw *hw = sky2->hw;
  725. u16 port = sky2->port;
  726. spin_lock(&sky2->tx_lock);
  727. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  728. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  729. if (sky2->vlgrp)
  730. sky2->vlgrp->vlan_devices[vid] = NULL;
  731. spin_unlock(&sky2->tx_lock);
  732. }
  733. #endif
  734. /*
  735. * Allocate and setup receiver buffer pool.
  736. * In case of 64 bit dma, there are 2X as many list elements
  737. * available as ring entries
  738. * and need to reserve one list element so we don't wrap around.
  739. *
  740. * It appears the hardware has a bug in the FIFO logic that
  741. * cause it to hang if the FIFO gets overrun and the receive buffer
  742. * is not aligned. This means we can't use skb_reserve to align
  743. * the IP header.
  744. */
  745. static int sky2_rx_start(struct sky2_port *sky2)
  746. {
  747. struct sky2_hw *hw = sky2->hw;
  748. unsigned rxq = rxqaddr[sky2->port];
  749. int i;
  750. sky2->rx_put = sky2->rx_next = 0;
  751. sky2_qset(hw, rxq);
  752. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  753. rx_set_checksum(sky2);
  754. for (i = 0; i < sky2->rx_pending; i++) {
  755. struct ring_info *re = sky2->rx_ring + i;
  756. re->skb = dev_alloc_skb(sky2->rx_bufsize);
  757. if (!re->skb)
  758. goto nomem;
  759. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  760. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  761. sky2_rx_add(sky2, re->mapaddr);
  762. }
  763. /* Tell chip about available buffers */
  764. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  765. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  766. return 0;
  767. nomem:
  768. sky2_rx_clean(sky2);
  769. return -ENOMEM;
  770. }
  771. /* Bring up network interface. */
  772. static int sky2_up(struct net_device *dev)
  773. {
  774. struct sky2_port *sky2 = netdev_priv(dev);
  775. struct sky2_hw *hw = sky2->hw;
  776. unsigned port = sky2->port;
  777. u32 ramsize, rxspace;
  778. int err = -ENOMEM;
  779. if (netif_msg_ifup(sky2))
  780. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  781. /* must be power of 2 */
  782. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  783. TX_RING_SIZE *
  784. sizeof(struct sky2_tx_le),
  785. &sky2->tx_le_map);
  786. if (!sky2->tx_le)
  787. goto err_out;
  788. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  789. GFP_KERNEL);
  790. if (!sky2->tx_ring)
  791. goto err_out;
  792. sky2->tx_prod = sky2->tx_cons = 0;
  793. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  794. &sky2->rx_le_map);
  795. if (!sky2->rx_le)
  796. goto err_out;
  797. memset(sky2->rx_le, 0, RX_LE_BYTES);
  798. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  799. GFP_KERNEL);
  800. if (!sky2->rx_ring)
  801. goto err_out;
  802. sky2_mac_init(hw, port);
  803. /* Configure RAM buffers */
  804. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  805. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  806. ramsize = 4096;
  807. else {
  808. u8 e0 = sky2_read8(hw, B2_E_0);
  809. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  810. }
  811. /* 2/3 for Rx */
  812. rxspace = (2 * ramsize) / 3;
  813. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  814. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  815. /* Make sure SyncQ is disabled */
  816. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  817. RB_RST_SET);
  818. sky2_qset(hw, txqaddr[port]);
  819. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  820. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  821. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  822. TX_RING_SIZE - 1);
  823. err = sky2_rx_start(sky2);
  824. if (err)
  825. goto err_out;
  826. /* Enable interrupts from phy/mac for port */
  827. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  828. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  829. return 0;
  830. err_out:
  831. if (sky2->rx_le)
  832. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  833. sky2->rx_le, sky2->rx_le_map);
  834. if (sky2->tx_le)
  835. pci_free_consistent(hw->pdev,
  836. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  837. sky2->tx_le, sky2->tx_le_map);
  838. if (sky2->tx_ring)
  839. kfree(sky2->tx_ring);
  840. if (sky2->rx_ring)
  841. kfree(sky2->rx_ring);
  842. return err;
  843. }
  844. /* Modular subtraction in ring */
  845. static inline int tx_dist(unsigned tail, unsigned head)
  846. {
  847. return (head - tail) % TX_RING_SIZE;
  848. }
  849. /* Number of list elements available for next tx */
  850. static inline int tx_avail(const struct sky2_port *sky2)
  851. {
  852. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  853. }
  854. /* Estimate of number of transmit list elements required */
  855. static inline unsigned tx_le_req(const struct sk_buff *skb)
  856. {
  857. unsigned count;
  858. count = sizeof(dma_addr_t) / sizeof(u32);
  859. count += skb_shinfo(skb)->nr_frags * count;
  860. if (skb_shinfo(skb)->tso_size)
  861. ++count;
  862. if (skb->ip_summed == CHECKSUM_HW)
  863. ++count;
  864. return count;
  865. }
  866. /*
  867. * Put one packet in ring for transmit.
  868. * A single packet can generate multiple list elements, and
  869. * the number of ring elements will probably be less than the number
  870. * of list elements used.
  871. *
  872. * No BH disabling for tx_lock here (like tg3)
  873. */
  874. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  875. {
  876. struct sky2_port *sky2 = netdev_priv(dev);
  877. struct sky2_hw *hw = sky2->hw;
  878. struct sky2_tx_le *le = NULL;
  879. struct tx_ring_info *re;
  880. unsigned i, len;
  881. dma_addr_t mapping;
  882. u32 addr64;
  883. u16 mss;
  884. u8 ctrl;
  885. if (!spin_trylock(&sky2->tx_lock))
  886. return NETDEV_TX_LOCKED;
  887. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  888. netif_stop_queue(dev);
  889. spin_unlock(&sky2->tx_lock);
  890. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  891. dev->name);
  892. return NETDEV_TX_BUSY;
  893. }
  894. if (unlikely(netif_msg_tx_queued(sky2)))
  895. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  896. dev->name, sky2->tx_prod, skb->len);
  897. len = skb_headlen(skb);
  898. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  899. addr64 = high32(mapping);
  900. re = sky2->tx_ring + sky2->tx_prod;
  901. /* Send high bits if changed or crosses boundary */
  902. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  903. le = get_tx_le(sky2);
  904. le->tx.addr = cpu_to_le32(addr64);
  905. le->ctrl = 0;
  906. le->opcode = OP_ADDR64 | HW_OWNER;
  907. sky2->tx_addr64 = high32(mapping + len);
  908. }
  909. /* Check for TCP Segmentation Offload */
  910. mss = skb_shinfo(skb)->tso_size;
  911. if (mss != 0) {
  912. /* just drop the packet if non-linear expansion fails */
  913. if (skb_header_cloned(skb) &&
  914. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  915. dev_kfree_skb_any(skb);
  916. goto out_unlock;
  917. }
  918. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  919. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  920. mss += ETH_HLEN;
  921. }
  922. if (mss != sky2->tx_last_mss) {
  923. le = get_tx_le(sky2);
  924. le->tx.tso.size = cpu_to_le16(mss);
  925. le->tx.tso.rsvd = 0;
  926. le->opcode = OP_LRGLEN | HW_OWNER;
  927. le->ctrl = 0;
  928. sky2->tx_last_mss = mss;
  929. }
  930. ctrl = 0;
  931. #ifdef SKY2_VLAN_TAG_USED
  932. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  933. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  934. if (!le) {
  935. le = get_tx_le(sky2);
  936. le->tx.addr = 0;
  937. le->opcode = OP_VLAN|HW_OWNER;
  938. le->ctrl = 0;
  939. } else
  940. le->opcode |= OP_VLAN;
  941. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  942. ctrl |= INS_VLAN;
  943. }
  944. #endif
  945. /* Handle TCP checksum offload */
  946. if (skb->ip_summed == CHECKSUM_HW) {
  947. u16 hdr = skb->h.raw - skb->data;
  948. u16 offset = hdr + skb->csum;
  949. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  950. if (skb->nh.iph->protocol == IPPROTO_UDP)
  951. ctrl |= UDPTCP;
  952. le = get_tx_le(sky2);
  953. le->tx.csum.start = cpu_to_le16(hdr);
  954. le->tx.csum.offset = cpu_to_le16(offset);
  955. le->length = 0; /* initial checksum value */
  956. le->ctrl = 1; /* one packet */
  957. le->opcode = OP_TCPLISW | HW_OWNER;
  958. }
  959. le = get_tx_le(sky2);
  960. le->tx.addr = cpu_to_le32((u32) mapping);
  961. le->length = cpu_to_le16(len);
  962. le->ctrl = ctrl;
  963. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  964. /* Record the transmit mapping info */
  965. re->skb = skb;
  966. pci_unmap_addr_set(re, mapaddr, mapping);
  967. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  968. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  969. struct tx_ring_info *fre;
  970. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  971. frag->size, PCI_DMA_TODEVICE);
  972. addr64 = (mapping >> 16) >> 16;
  973. if (addr64 != sky2->tx_addr64) {
  974. le = get_tx_le(sky2);
  975. le->tx.addr = cpu_to_le32(addr64);
  976. le->ctrl = 0;
  977. le->opcode = OP_ADDR64 | HW_OWNER;
  978. sky2->tx_addr64 = addr64;
  979. }
  980. le = get_tx_le(sky2);
  981. le->tx.addr = cpu_to_le32((u32) mapping);
  982. le->length = cpu_to_le16(frag->size);
  983. le->ctrl = ctrl;
  984. le->opcode = OP_BUFFER | HW_OWNER;
  985. fre = sky2->tx_ring
  986. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  987. pci_unmap_addr_set(fre, mapaddr, mapping);
  988. }
  989. re->idx = sky2->tx_prod;
  990. le->ctrl |= EOP;
  991. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  992. &sky2->tx_last_put, TX_RING_SIZE);
  993. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  994. netif_stop_queue(dev);
  995. out_unlock:
  996. mmiowb();
  997. spin_unlock(&sky2->tx_lock);
  998. dev->trans_start = jiffies;
  999. return NETDEV_TX_OK;
  1000. }
  1001. /*
  1002. * Free ring elements from starting at tx_cons until "done"
  1003. *
  1004. * NB: the hardware will tell us about partial completion of multi-part
  1005. * buffers; these are deferred until completion.
  1006. */
  1007. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1008. {
  1009. struct net_device *dev = sky2->netdev;
  1010. struct pci_dev *pdev = sky2->hw->pdev;
  1011. u16 nxt, put;
  1012. unsigned i;
  1013. BUG_ON(done >= TX_RING_SIZE);
  1014. if (unlikely(netif_msg_tx_done(sky2)))
  1015. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1016. dev->name, done);
  1017. for (put = sky2->tx_cons; put != done; put = nxt) {
  1018. struct tx_ring_info *re = sky2->tx_ring + put;
  1019. struct sk_buff *skb = re->skb;
  1020. nxt = re->idx;
  1021. BUG_ON(nxt >= TX_RING_SIZE);
  1022. /* Check for partial status */
  1023. if (tx_dist(put, done) < tx_dist(put, nxt))
  1024. break;
  1025. skb = re->skb;
  1026. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1027. skb_headlen(skb), PCI_DMA_TODEVICE);
  1028. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1029. struct tx_ring_info *fre;
  1030. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1031. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1032. skb_shinfo(skb)->frags[i].size,
  1033. PCI_DMA_TODEVICE);
  1034. }
  1035. dev_kfree_skb_any(skb);
  1036. }
  1037. spin_lock(&sky2->tx_lock);
  1038. sky2->tx_cons = put;
  1039. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1040. netif_wake_queue(dev);
  1041. spin_unlock(&sky2->tx_lock);
  1042. }
  1043. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1044. static void sky2_tx_clean(struct sky2_port *sky2)
  1045. {
  1046. sky2_tx_complete(sky2, sky2->tx_prod);
  1047. }
  1048. /* Network shutdown */
  1049. static int sky2_down(struct net_device *dev)
  1050. {
  1051. struct sky2_port *sky2 = netdev_priv(dev);
  1052. struct sky2_hw *hw = sky2->hw;
  1053. unsigned port = sky2->port;
  1054. u16 ctrl;
  1055. if (netif_msg_ifdown(sky2))
  1056. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1057. /* Stop more packets from being queued */
  1058. netif_stop_queue(dev);
  1059. /* Disable port IRQ */
  1060. local_irq_disable();
  1061. hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1062. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1063. local_irq_enable();
  1064. flush_scheduled_work();
  1065. sky2_phy_reset(hw, port);
  1066. /* Stop transmitter */
  1067. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1068. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1069. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1070. RB_RST_SET | RB_DIS_OP_MD);
  1071. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1072. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1073. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1074. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1075. /* Workaround shared GMAC reset */
  1076. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1077. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1078. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1079. /* Disable Force Sync bit and Enable Alloc bit */
  1080. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1081. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1082. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1083. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1084. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1085. /* Reset the PCI FIFO of the async Tx queue */
  1086. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1087. BMU_RST_SET | BMU_FIFO_RST);
  1088. /* Reset the Tx prefetch units */
  1089. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1090. PREF_UNIT_RST_SET);
  1091. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1092. sky2_rx_stop(sky2);
  1093. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1094. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1095. /* turn off LED's */
  1096. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1097. synchronize_irq(hw->pdev->irq);
  1098. sky2_tx_clean(sky2);
  1099. sky2_rx_clean(sky2);
  1100. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1101. sky2->rx_le, sky2->rx_le_map);
  1102. kfree(sky2->rx_ring);
  1103. pci_free_consistent(hw->pdev,
  1104. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1105. sky2->tx_le, sky2->tx_le_map);
  1106. kfree(sky2->tx_ring);
  1107. return 0;
  1108. }
  1109. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1110. {
  1111. if (!hw->copper)
  1112. return SPEED_1000;
  1113. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1114. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1115. switch (aux & PHY_M_PS_SPEED_MSK) {
  1116. case PHY_M_PS_SPEED_1000:
  1117. return SPEED_1000;
  1118. case PHY_M_PS_SPEED_100:
  1119. return SPEED_100;
  1120. default:
  1121. return SPEED_10;
  1122. }
  1123. }
  1124. static void sky2_link_up(struct sky2_port *sky2)
  1125. {
  1126. struct sky2_hw *hw = sky2->hw;
  1127. unsigned port = sky2->port;
  1128. u16 reg;
  1129. /* Enable Transmit FIFO Underrun */
  1130. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1131. reg = gma_read16(hw, port, GM_GP_CTRL);
  1132. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1133. reg |= GM_GPCR_DUP_FULL;
  1134. /* enable Rx/Tx */
  1135. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1136. gma_write16(hw, port, GM_GP_CTRL, reg);
  1137. gma_read16(hw, port, GM_GP_CTRL);
  1138. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1139. netif_carrier_on(sky2->netdev);
  1140. netif_wake_queue(sky2->netdev);
  1141. /* Turn on link LED */
  1142. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1143. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1144. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1145. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1146. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1147. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1148. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1149. SPEED_10 ? 7 : 0) |
  1150. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1151. SPEED_100 ? 7 : 0) |
  1152. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1153. SPEED_1000 ? 7 : 0));
  1154. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1155. }
  1156. if (netif_msg_link(sky2))
  1157. printk(KERN_INFO PFX
  1158. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1159. sky2->netdev->name, sky2->speed,
  1160. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1161. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1162. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1163. }
  1164. static void sky2_link_down(struct sky2_port *sky2)
  1165. {
  1166. struct sky2_hw *hw = sky2->hw;
  1167. unsigned port = sky2->port;
  1168. u16 reg;
  1169. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1170. reg = gma_read16(hw, port, GM_GP_CTRL);
  1171. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1172. gma_write16(hw, port, GM_GP_CTRL, reg);
  1173. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1174. if (sky2->rx_pause && !sky2->tx_pause) {
  1175. /* restore Asymmetric Pause bit */
  1176. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1177. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1178. | PHY_M_AN_ASP);
  1179. }
  1180. sky2_phy_reset(hw, port);
  1181. netif_carrier_off(sky2->netdev);
  1182. netif_stop_queue(sky2->netdev);
  1183. /* Turn on link LED */
  1184. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1185. if (netif_msg_link(sky2))
  1186. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1187. sky2_phy_init(hw, port);
  1188. }
  1189. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1190. {
  1191. struct sky2_hw *hw = sky2->hw;
  1192. unsigned port = sky2->port;
  1193. u16 lpa;
  1194. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1195. if (lpa & PHY_M_AN_RF) {
  1196. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1197. return -1;
  1198. }
  1199. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1200. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1201. printk(KERN_ERR PFX "%s: master/slave fault",
  1202. sky2->netdev->name);
  1203. return -1;
  1204. }
  1205. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1206. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1207. sky2->netdev->name);
  1208. return -1;
  1209. }
  1210. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1211. sky2->speed = sky2_phy_speed(hw, aux);
  1212. /* Pause bits are offset (9..8) */
  1213. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1214. aux >>= 6;
  1215. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1216. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1217. if ((sky2->tx_pause || sky2->rx_pause)
  1218. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1219. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1220. else
  1221. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1222. return 0;
  1223. }
  1224. /*
  1225. * Interrupt from PHY are handled outside of interrupt context
  1226. * because accessing phy registers requires spin wait which might
  1227. * cause excess interrupt latency.
  1228. */
  1229. static void sky2_phy_task(void *arg)
  1230. {
  1231. struct sky2_port *sky2 = arg;
  1232. struct sky2_hw *hw = sky2->hw;
  1233. u16 istatus, phystat;
  1234. down(&sky2->phy_sema);
  1235. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1236. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1237. if (netif_msg_intr(sky2))
  1238. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1239. sky2->netdev->name, istatus, phystat);
  1240. if (istatus & PHY_M_IS_AN_COMPL) {
  1241. if (sky2_autoneg_done(sky2, phystat) == 0)
  1242. sky2_link_up(sky2);
  1243. goto out;
  1244. }
  1245. if (istatus & PHY_M_IS_LSP_CHANGE)
  1246. sky2->speed = sky2_phy_speed(hw, phystat);
  1247. if (istatus & PHY_M_IS_DUP_CHANGE)
  1248. sky2->duplex =
  1249. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1250. if (istatus & PHY_M_IS_LST_CHANGE) {
  1251. if (phystat & PHY_M_PS_LINK_UP)
  1252. sky2_link_up(sky2);
  1253. else
  1254. sky2_link_down(sky2);
  1255. }
  1256. out:
  1257. up(&sky2->phy_sema);
  1258. local_irq_disable();
  1259. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1260. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1261. local_irq_enable();
  1262. }
  1263. static void sky2_tx_timeout(struct net_device *dev)
  1264. {
  1265. struct sky2_port *sky2 = netdev_priv(dev);
  1266. struct sky2_hw *hw = sky2->hw;
  1267. unsigned txq = txqaddr[sky2->port];
  1268. if (netif_msg_timer(sky2))
  1269. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1270. netif_stop_queue(dev);
  1271. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1272. sky2_read32(hw, Q_ADDR(txq, Q_CSR));
  1273. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1274. sky2_tx_clean(sky2);
  1275. sky2_qset(hw, txq);
  1276. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1277. netif_wake_queue(dev);
  1278. }
  1279. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  1280. /* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
  1281. static inline unsigned sky2_buf_size(int mtu)
  1282. {
  1283. return roundup(mtu + ETH_HLEN + 4, 8);
  1284. }
  1285. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1286. {
  1287. struct sky2_port *sky2 = netdev_priv(dev);
  1288. struct sky2_hw *hw = sky2->hw;
  1289. int err;
  1290. u16 ctl, mode;
  1291. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1292. return -EINVAL;
  1293. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1294. return -EINVAL;
  1295. if (!netif_running(dev)) {
  1296. dev->mtu = new_mtu;
  1297. return 0;
  1298. }
  1299. sky2_write32(hw, B0_IMSK, 0);
  1300. dev->trans_start = jiffies; /* prevent tx timeout */
  1301. netif_stop_queue(dev);
  1302. netif_poll_disable(hw->dev[0]);
  1303. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1304. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1305. sky2_rx_stop(sky2);
  1306. sky2_rx_clean(sky2);
  1307. dev->mtu = new_mtu;
  1308. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1309. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1310. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1311. if (dev->mtu > ETH_DATA_LEN)
  1312. mode |= GM_SMOD_JUMBO_ENA;
  1313. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1314. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1315. err = sky2_rx_start(sky2);
  1316. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1317. netif_poll_disable(hw->dev[0]);
  1318. netif_wake_queue(dev);
  1319. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1320. return err;
  1321. }
  1322. /*
  1323. * Receive one packet.
  1324. * For small packets or errors, just reuse existing skb.
  1325. * For larger packets, get new buffer.
  1326. */
  1327. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1328. u16 length, u32 status)
  1329. {
  1330. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1331. struct sk_buff *skb = NULL;
  1332. if (unlikely(netif_msg_rx_status(sky2)))
  1333. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1334. sky2->netdev->name, sky2->rx_next, status, length);
  1335. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1336. if (status & GMR_FS_ANY_ERR)
  1337. goto error;
  1338. if (!(status & GMR_FS_RX_OK))
  1339. goto resubmit;
  1340. if (length < copybreak) {
  1341. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1342. if (!skb)
  1343. goto resubmit;
  1344. skb_reserve(skb, 2);
  1345. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1346. length, PCI_DMA_FROMDEVICE);
  1347. memcpy(skb->data, re->skb->data, length);
  1348. skb->ip_summed = re->skb->ip_summed;
  1349. skb->csum = re->skb->csum;
  1350. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1351. length, PCI_DMA_FROMDEVICE);
  1352. } else {
  1353. struct sk_buff *nskb;
  1354. nskb = dev_alloc_skb(sky2->rx_bufsize);
  1355. if (!nskb)
  1356. goto resubmit;
  1357. skb = re->skb;
  1358. re->skb = nskb;
  1359. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1360. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1361. prefetch(skb->data);
  1362. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1363. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1364. }
  1365. skb_put(skb, length);
  1366. resubmit:
  1367. re->skb->ip_summed = CHECKSUM_NONE;
  1368. sky2_rx_add(sky2, re->mapaddr);
  1369. /* Tell receiver about new buffers. */
  1370. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1371. &sky2->rx_last_put, RX_LE_SIZE);
  1372. return skb;
  1373. error:
  1374. if (netif_msg_rx_err(sky2))
  1375. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1376. sky2->netdev->name, status, length);
  1377. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1378. sky2->net_stats.rx_length_errors++;
  1379. if (status & GMR_FS_FRAGMENT)
  1380. sky2->net_stats.rx_frame_errors++;
  1381. if (status & GMR_FS_CRC_ERR)
  1382. sky2->net_stats.rx_crc_errors++;
  1383. if (status & GMR_FS_RX_FF_OV)
  1384. sky2->net_stats.rx_fifo_errors++;
  1385. goto resubmit;
  1386. }
  1387. /*
  1388. * Check for transmit complete
  1389. */
  1390. #define TX_NO_STATUS 0xffff
  1391. static inline void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
  1392. {
  1393. if (last != TX_NO_STATUS) {
  1394. struct net_device *dev = hw->dev[port];
  1395. if (dev && netif_running(dev)) {
  1396. struct sky2_port *sky2 = netdev_priv(dev);
  1397. sky2_tx_complete(sky2, last);
  1398. }
  1399. }
  1400. }
  1401. /*
  1402. * Both ports share the same status interrupt, therefore there is only
  1403. * one poll routine.
  1404. */
  1405. static int sky2_poll(struct net_device *dev0, int *budget)
  1406. {
  1407. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1408. unsigned int to_do = min(dev0->quota, *budget);
  1409. unsigned int work_done = 0;
  1410. u16 hwidx;
  1411. u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
  1412. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1413. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1414. rmb();
  1415. while (hwidx != hw->st_idx) {
  1416. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1417. struct net_device *dev;
  1418. struct sky2_port *sky2;
  1419. struct sk_buff *skb;
  1420. u32 status;
  1421. u16 length;
  1422. u8 op;
  1423. le = hw->st_le + hw->st_idx;
  1424. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1425. prefetch(hw->st_le + hw->st_idx);
  1426. BUG_ON(le->link >= 2);
  1427. dev = hw->dev[le->link];
  1428. if (dev == NULL || !netif_running(dev))
  1429. continue;
  1430. sky2 = netdev_priv(dev);
  1431. status = le32_to_cpu(le->status);
  1432. length = le16_to_cpu(le->length);
  1433. op = le->opcode & ~HW_OWNER;
  1434. le->opcode = 0;
  1435. switch (op) {
  1436. case OP_RXSTAT:
  1437. skb = sky2_receive(sky2, length, status);
  1438. if (!skb)
  1439. break;
  1440. skb->dev = dev;
  1441. skb->protocol = eth_type_trans(skb, dev);
  1442. dev->last_rx = jiffies;
  1443. #ifdef SKY2_VLAN_TAG_USED
  1444. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1445. vlan_hwaccel_receive_skb(skb,
  1446. sky2->vlgrp,
  1447. be16_to_cpu(sky2->rx_tag));
  1448. } else
  1449. #endif
  1450. netif_receive_skb(skb);
  1451. if (++work_done >= to_do)
  1452. goto exit_loop;
  1453. break;
  1454. #ifdef SKY2_VLAN_TAG_USED
  1455. case OP_RXVLAN:
  1456. sky2->rx_tag = length;
  1457. break;
  1458. case OP_RXCHKSVLAN:
  1459. sky2->rx_tag = length;
  1460. /* fall through */
  1461. #endif
  1462. case OP_RXCHKS:
  1463. skb = sky2->rx_ring[sky2->rx_next].skb;
  1464. skb->ip_summed = CHECKSUM_HW;
  1465. skb->csum = le16_to_cpu(status);
  1466. break;
  1467. case OP_TXINDEXLE:
  1468. /* TX index reports status for both ports */
  1469. tx_done[0] = status & 0xffff;
  1470. tx_done[1] = ((status >> 24) & 0xff)
  1471. | (u16)(length & 0xf) << 8;
  1472. break;
  1473. default:
  1474. if (net_ratelimit())
  1475. printk(KERN_WARNING PFX
  1476. "unknown status opcode 0x%x\n", op);
  1477. break;
  1478. }
  1479. }
  1480. exit_loop:
  1481. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1482. mmiowb();
  1483. sky2_tx_check(hw, 0, tx_done[0]);
  1484. sky2_tx_check(hw, 1, tx_done[1]);
  1485. if (sky2_read16(hw, STAT_PUT_IDX) == hw->st_idx) {
  1486. /* need to restart TX timer */
  1487. if (is_ec_a1(hw)) {
  1488. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1489. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1490. }
  1491. netif_rx_complete(dev0);
  1492. hw->intr_mask |= Y2_IS_STAT_BMU;
  1493. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1494. mmiowb();
  1495. return 0;
  1496. } else {
  1497. *budget -= work_done;
  1498. dev0->quota -= work_done;
  1499. return 1;
  1500. }
  1501. }
  1502. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1503. {
  1504. struct net_device *dev = hw->dev[port];
  1505. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1506. dev->name, status);
  1507. if (status & Y2_IS_PAR_RD1) {
  1508. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1509. dev->name);
  1510. /* Clear IRQ */
  1511. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1512. }
  1513. if (status & Y2_IS_PAR_WR1) {
  1514. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1515. dev->name);
  1516. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1517. }
  1518. if (status & Y2_IS_PAR_MAC1) {
  1519. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1520. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1521. }
  1522. if (status & Y2_IS_PAR_RX1) {
  1523. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1524. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1525. }
  1526. if (status & Y2_IS_TCP_TXA1) {
  1527. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1528. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1529. }
  1530. }
  1531. static void sky2_hw_intr(struct sky2_hw *hw)
  1532. {
  1533. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1534. if (status & Y2_IS_TIST_OV)
  1535. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1536. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1537. u16 pci_err;
  1538. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1539. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1540. pci_name(hw->pdev), pci_err);
  1541. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1542. pci_write_config_word(hw->pdev, PCI_STATUS,
  1543. pci_err | PCI_STATUS_ERROR_BITS);
  1544. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1545. }
  1546. if (status & Y2_IS_PCI_EXP) {
  1547. /* PCI-Express uncorrectable Error occurred */
  1548. u32 pex_err;
  1549. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1550. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1551. pci_name(hw->pdev), pex_err);
  1552. /* clear the interrupt */
  1553. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1554. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1555. 0xffffffffUL);
  1556. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1557. if (pex_err & PEX_FATAL_ERRORS) {
  1558. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1559. hwmsk &= ~Y2_IS_PCI_EXP;
  1560. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1561. }
  1562. }
  1563. if (status & Y2_HWE_L1_MASK)
  1564. sky2_hw_error(hw, 0, status);
  1565. status >>= 8;
  1566. if (status & Y2_HWE_L1_MASK)
  1567. sky2_hw_error(hw, 1, status);
  1568. }
  1569. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1570. {
  1571. struct net_device *dev = hw->dev[port];
  1572. struct sky2_port *sky2 = netdev_priv(dev);
  1573. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1574. if (netif_msg_intr(sky2))
  1575. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1576. dev->name, status);
  1577. if (status & GM_IS_RX_FF_OR) {
  1578. ++sky2->net_stats.rx_fifo_errors;
  1579. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1580. }
  1581. if (status & GM_IS_TX_FF_UR) {
  1582. ++sky2->net_stats.tx_fifo_errors;
  1583. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1584. }
  1585. }
  1586. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1587. {
  1588. struct net_device *dev = hw->dev[port];
  1589. struct sky2_port *sky2 = netdev_priv(dev);
  1590. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1591. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1592. schedule_work(&sky2->phy_task);
  1593. }
  1594. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1595. {
  1596. struct sky2_hw *hw = dev_id;
  1597. struct net_device *dev0 = hw->dev[0];
  1598. u32 status;
  1599. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1600. if (status == 0 || status == ~0)
  1601. return IRQ_NONE;
  1602. if (status & Y2_IS_HW_ERR)
  1603. sky2_hw_intr(hw);
  1604. /* Do NAPI for Rx and Tx status */
  1605. if (status & Y2_IS_STAT_BMU) {
  1606. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1607. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1608. if (likely(__netif_rx_schedule_prep(dev0))) {
  1609. prefetch(&hw->st_le[hw->st_idx]);
  1610. __netif_rx_schedule(dev0);
  1611. }
  1612. }
  1613. if (status & Y2_IS_IRQ_PHY1)
  1614. sky2_phy_intr(hw, 0);
  1615. if (status & Y2_IS_IRQ_PHY2)
  1616. sky2_phy_intr(hw, 1);
  1617. if (status & Y2_IS_IRQ_MAC1)
  1618. sky2_mac_intr(hw, 0);
  1619. if (status & Y2_IS_IRQ_MAC2)
  1620. sky2_mac_intr(hw, 1);
  1621. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1622. sky2_read32(hw, B0_IMSK);
  1623. return IRQ_HANDLED;
  1624. }
  1625. #ifdef CONFIG_NET_POLL_CONTROLLER
  1626. static void sky2_netpoll(struct net_device *dev)
  1627. {
  1628. struct sky2_port *sky2 = netdev_priv(dev);
  1629. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1630. }
  1631. #endif
  1632. /* Chip internal frequency for clock calculations */
  1633. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1634. {
  1635. switch (hw->chip_id) {
  1636. case CHIP_ID_YUKON_EC:
  1637. case CHIP_ID_YUKON_EC_U:
  1638. return 125; /* 125 Mhz */
  1639. case CHIP_ID_YUKON_FE:
  1640. return 100; /* 100 Mhz */
  1641. default: /* YUKON_XL */
  1642. return 156; /* 156 Mhz */
  1643. }
  1644. }
  1645. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1646. {
  1647. return sky2_mhz(hw) * us;
  1648. }
  1649. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1650. {
  1651. return clk / sky2_mhz(hw);
  1652. }
  1653. static int sky2_reset(struct sky2_hw *hw)
  1654. {
  1655. u32 ctst;
  1656. u16 status;
  1657. u8 t8, pmd_type;
  1658. int i;
  1659. ctst = sky2_read32(hw, B0_CTST);
  1660. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1661. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1662. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1663. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1664. pci_name(hw->pdev), hw->chip_id);
  1665. return -EOPNOTSUPP;
  1666. }
  1667. /* ring for status responses */
  1668. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1669. &hw->st_dma);
  1670. if (!hw->st_le)
  1671. return -ENOMEM;
  1672. /* disable ASF */
  1673. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1674. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1675. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1676. }
  1677. /* do a SW reset */
  1678. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1679. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1680. /* clear PCI errors, if any */
  1681. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1682. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1683. pci_write_config_word(hw->pdev, PCI_STATUS,
  1684. status | PCI_STATUS_ERROR_BITS);
  1685. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1686. /* clear any PEX errors */
  1687. if (is_pciex(hw)) {
  1688. u16 lstat;
  1689. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1690. 0xffffffffUL);
  1691. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1692. }
  1693. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1694. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1695. hw->ports = 1;
  1696. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1697. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1698. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1699. ++hw->ports;
  1700. }
  1701. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1702. sky2_set_power_state(hw, PCI_D0);
  1703. for (i = 0; i < hw->ports; i++) {
  1704. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1705. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1706. }
  1707. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1708. /* Clear I2C IRQ noise */
  1709. sky2_write32(hw, B2_I2C_IRQ, 1);
  1710. /* turn off hardware timer (unused) */
  1711. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1712. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1713. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1714. /* Turn off descriptor polling */
  1715. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1716. /* Turn off receive timestamp */
  1717. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1718. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1719. /* enable the Tx Arbiters */
  1720. for (i = 0; i < hw->ports; i++)
  1721. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1722. /* Initialize ram interface */
  1723. for (i = 0; i < hw->ports; i++) {
  1724. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1725. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1726. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1727. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1728. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1729. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1730. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1731. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1732. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1733. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1734. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1735. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1736. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1737. }
  1738. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1739. for (i = 0; i < hw->ports; i++)
  1740. sky2_phy_reset(hw, i);
  1741. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1742. hw->st_idx = 0;
  1743. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1744. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1745. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1746. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1747. /* Set the list last index */
  1748. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1749. /* These status setup values are copied from SysKonnect's driver */
  1750. if (is_ec_a1(hw)) {
  1751. /* WA for dev. #4.3 */
  1752. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1753. /* set Status-FIFO watermark */
  1754. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1755. /* set Status-FIFO ISR watermark */
  1756. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1757. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
  1758. } else {
  1759. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1760. sky2_write8(hw, STAT_FIFO_WM, 16);
  1761. /* set Status-FIFO ISR watermark */
  1762. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1763. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1764. else
  1765. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1766. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1767. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1768. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1769. }
  1770. /* enable status unit */
  1771. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1772. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1773. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1774. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1775. return 0;
  1776. }
  1777. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1778. {
  1779. u32 modes;
  1780. if (hw->copper) {
  1781. modes = SUPPORTED_10baseT_Half
  1782. | SUPPORTED_10baseT_Full
  1783. | SUPPORTED_100baseT_Half
  1784. | SUPPORTED_100baseT_Full
  1785. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1786. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1787. modes |= SUPPORTED_1000baseT_Half
  1788. | SUPPORTED_1000baseT_Full;
  1789. } else
  1790. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1791. | SUPPORTED_Autoneg;
  1792. return modes;
  1793. }
  1794. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1795. {
  1796. struct sky2_port *sky2 = netdev_priv(dev);
  1797. struct sky2_hw *hw = sky2->hw;
  1798. ecmd->transceiver = XCVR_INTERNAL;
  1799. ecmd->supported = sky2_supported_modes(hw);
  1800. ecmd->phy_address = PHY_ADDR_MARV;
  1801. if (hw->copper) {
  1802. ecmd->supported = SUPPORTED_10baseT_Half
  1803. | SUPPORTED_10baseT_Full
  1804. | SUPPORTED_100baseT_Half
  1805. | SUPPORTED_100baseT_Full
  1806. | SUPPORTED_1000baseT_Half
  1807. | SUPPORTED_1000baseT_Full
  1808. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1809. ecmd->port = PORT_TP;
  1810. } else
  1811. ecmd->port = PORT_FIBRE;
  1812. ecmd->advertising = sky2->advertising;
  1813. ecmd->autoneg = sky2->autoneg;
  1814. ecmd->speed = sky2->speed;
  1815. ecmd->duplex = sky2->duplex;
  1816. return 0;
  1817. }
  1818. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1819. {
  1820. struct sky2_port *sky2 = netdev_priv(dev);
  1821. const struct sky2_hw *hw = sky2->hw;
  1822. u32 supported = sky2_supported_modes(hw);
  1823. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1824. ecmd->advertising = supported;
  1825. sky2->duplex = -1;
  1826. sky2->speed = -1;
  1827. } else {
  1828. u32 setting;
  1829. switch (ecmd->speed) {
  1830. case SPEED_1000:
  1831. if (ecmd->duplex == DUPLEX_FULL)
  1832. setting = SUPPORTED_1000baseT_Full;
  1833. else if (ecmd->duplex == DUPLEX_HALF)
  1834. setting = SUPPORTED_1000baseT_Half;
  1835. else
  1836. return -EINVAL;
  1837. break;
  1838. case SPEED_100:
  1839. if (ecmd->duplex == DUPLEX_FULL)
  1840. setting = SUPPORTED_100baseT_Full;
  1841. else if (ecmd->duplex == DUPLEX_HALF)
  1842. setting = SUPPORTED_100baseT_Half;
  1843. else
  1844. return -EINVAL;
  1845. break;
  1846. case SPEED_10:
  1847. if (ecmd->duplex == DUPLEX_FULL)
  1848. setting = SUPPORTED_10baseT_Full;
  1849. else if (ecmd->duplex == DUPLEX_HALF)
  1850. setting = SUPPORTED_10baseT_Half;
  1851. else
  1852. return -EINVAL;
  1853. break;
  1854. default:
  1855. return -EINVAL;
  1856. }
  1857. if ((setting & supported) == 0)
  1858. return -EINVAL;
  1859. sky2->speed = ecmd->speed;
  1860. sky2->duplex = ecmd->duplex;
  1861. }
  1862. sky2->autoneg = ecmd->autoneg;
  1863. sky2->advertising = ecmd->advertising;
  1864. if (netif_running(dev)) {
  1865. sky2_down(dev);
  1866. sky2_up(dev);
  1867. }
  1868. return 0;
  1869. }
  1870. static void sky2_get_drvinfo(struct net_device *dev,
  1871. struct ethtool_drvinfo *info)
  1872. {
  1873. struct sky2_port *sky2 = netdev_priv(dev);
  1874. strcpy(info->driver, DRV_NAME);
  1875. strcpy(info->version, DRV_VERSION);
  1876. strcpy(info->fw_version, "N/A");
  1877. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1878. }
  1879. static const struct sky2_stat {
  1880. char name[ETH_GSTRING_LEN];
  1881. u16 offset;
  1882. } sky2_stats[] = {
  1883. { "tx_bytes", GM_TXO_OK_HI },
  1884. { "rx_bytes", GM_RXO_OK_HI },
  1885. { "tx_broadcast", GM_TXF_BC_OK },
  1886. { "rx_broadcast", GM_RXF_BC_OK },
  1887. { "tx_multicast", GM_TXF_MC_OK },
  1888. { "rx_multicast", GM_RXF_MC_OK },
  1889. { "tx_unicast", GM_TXF_UC_OK },
  1890. { "rx_unicast", GM_RXF_UC_OK },
  1891. { "tx_mac_pause", GM_TXF_MPAUSE },
  1892. { "rx_mac_pause", GM_RXF_MPAUSE },
  1893. { "collisions", GM_TXF_SNG_COL },
  1894. { "late_collision",GM_TXF_LAT_COL },
  1895. { "aborted", GM_TXF_ABO_COL },
  1896. { "multi_collisions", GM_TXF_MUL_COL },
  1897. { "fifo_underrun", GM_TXE_FIFO_UR },
  1898. { "fifo_overflow", GM_RXE_FIFO_OV },
  1899. { "rx_toolong", GM_RXF_LNG_ERR },
  1900. { "rx_jabber", GM_RXF_JAB_PKT },
  1901. { "rx_runt", GM_RXE_FRAG },
  1902. { "rx_too_long", GM_RXF_LNG_ERR },
  1903. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1904. };
  1905. static u32 sky2_get_rx_csum(struct net_device *dev)
  1906. {
  1907. struct sky2_port *sky2 = netdev_priv(dev);
  1908. return sky2->rx_csum;
  1909. }
  1910. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1911. {
  1912. struct sky2_port *sky2 = netdev_priv(dev);
  1913. sky2->rx_csum = data;
  1914. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1915. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1916. return 0;
  1917. }
  1918. static u32 sky2_get_msglevel(struct net_device *netdev)
  1919. {
  1920. struct sky2_port *sky2 = netdev_priv(netdev);
  1921. return sky2->msg_enable;
  1922. }
  1923. static int sky2_nway_reset(struct net_device *dev)
  1924. {
  1925. struct sky2_port *sky2 = netdev_priv(dev);
  1926. struct sky2_hw *hw = sky2->hw;
  1927. if (sky2->autoneg != AUTONEG_ENABLE)
  1928. return -EINVAL;
  1929. netif_stop_queue(dev);
  1930. down(&sky2->phy_sema);
  1931. sky2_phy_reset(hw, sky2->port);
  1932. sky2_phy_init(hw, sky2->port);
  1933. up(&sky2->phy_sema);
  1934. return 0;
  1935. }
  1936. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1937. {
  1938. struct sky2_hw *hw = sky2->hw;
  1939. unsigned port = sky2->port;
  1940. int i;
  1941. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1942. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1943. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1944. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1945. for (i = 2; i < count; i++)
  1946. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1947. }
  1948. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1949. {
  1950. struct sky2_port *sky2 = netdev_priv(netdev);
  1951. sky2->msg_enable = value;
  1952. }
  1953. static int sky2_get_stats_count(struct net_device *dev)
  1954. {
  1955. return ARRAY_SIZE(sky2_stats);
  1956. }
  1957. static void sky2_get_ethtool_stats(struct net_device *dev,
  1958. struct ethtool_stats *stats, u64 * data)
  1959. {
  1960. struct sky2_port *sky2 = netdev_priv(dev);
  1961. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1962. }
  1963. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1964. {
  1965. int i;
  1966. switch (stringset) {
  1967. case ETH_SS_STATS:
  1968. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1969. memcpy(data + i * ETH_GSTRING_LEN,
  1970. sky2_stats[i].name, ETH_GSTRING_LEN);
  1971. break;
  1972. }
  1973. }
  1974. /* Use hardware MIB variables for critical path statistics and
  1975. * transmit feedback not reported at interrupt.
  1976. * Other errors are accounted for in interrupt handler.
  1977. */
  1978. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1979. {
  1980. struct sky2_port *sky2 = netdev_priv(dev);
  1981. u64 data[13];
  1982. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1983. sky2->net_stats.tx_bytes = data[0];
  1984. sky2->net_stats.rx_bytes = data[1];
  1985. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1986. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1987. sky2->net_stats.multicast = data[5] + data[7];
  1988. sky2->net_stats.collisions = data[10];
  1989. sky2->net_stats.tx_aborted_errors = data[12];
  1990. return &sky2->net_stats;
  1991. }
  1992. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1993. {
  1994. struct sky2_port *sky2 = netdev_priv(dev);
  1995. struct sockaddr *addr = p;
  1996. int err = 0;
  1997. if (!is_valid_ether_addr(addr->sa_data))
  1998. return -EADDRNOTAVAIL;
  1999. sky2_down(dev);
  2000. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2001. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  2002. dev->dev_addr, ETH_ALEN);
  2003. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  2004. dev->dev_addr, ETH_ALEN);
  2005. if (dev->flags & IFF_UP)
  2006. err = sky2_up(dev);
  2007. return err;
  2008. }
  2009. static void sky2_set_multicast(struct net_device *dev)
  2010. {
  2011. struct sky2_port *sky2 = netdev_priv(dev);
  2012. struct sky2_hw *hw = sky2->hw;
  2013. unsigned port = sky2->port;
  2014. struct dev_mc_list *list = dev->mc_list;
  2015. u16 reg;
  2016. u8 filter[8];
  2017. memset(filter, 0, sizeof(filter));
  2018. reg = gma_read16(hw, port, GM_RX_CTRL);
  2019. reg |= GM_RXCR_UCF_ENA;
  2020. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2021. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2022. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2023. memset(filter, 0xff, sizeof(filter));
  2024. else if (dev->mc_count == 0) /* no multicast */
  2025. reg &= ~GM_RXCR_MCF_ENA;
  2026. else {
  2027. int i;
  2028. reg |= GM_RXCR_MCF_ENA;
  2029. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2030. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2031. filter[bit / 8] |= 1 << (bit % 8);
  2032. }
  2033. }
  2034. gma_write16(hw, port, GM_MC_ADDR_H1,
  2035. (u16) filter[0] | ((u16) filter[1] << 8));
  2036. gma_write16(hw, port, GM_MC_ADDR_H2,
  2037. (u16) filter[2] | ((u16) filter[3] << 8));
  2038. gma_write16(hw, port, GM_MC_ADDR_H3,
  2039. (u16) filter[4] | ((u16) filter[5] << 8));
  2040. gma_write16(hw, port, GM_MC_ADDR_H4,
  2041. (u16) filter[6] | ((u16) filter[7] << 8));
  2042. gma_write16(hw, port, GM_RX_CTRL, reg);
  2043. }
  2044. /* Can have one global because blinking is controlled by
  2045. * ethtool and that is always under RTNL mutex
  2046. */
  2047. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2048. {
  2049. u16 pg;
  2050. switch (hw->chip_id) {
  2051. case CHIP_ID_YUKON_XL:
  2052. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2053. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2054. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2055. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2056. PHY_M_LEDC_INIT_CTRL(7) |
  2057. PHY_M_LEDC_STA1_CTRL(7) |
  2058. PHY_M_LEDC_STA0_CTRL(7))
  2059. : 0);
  2060. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2061. break;
  2062. default:
  2063. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2064. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2065. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2066. PHY_M_LED_MO_10(MO_LED_ON) |
  2067. PHY_M_LED_MO_100(MO_LED_ON) |
  2068. PHY_M_LED_MO_1000(MO_LED_ON) |
  2069. PHY_M_LED_MO_RX(MO_LED_ON)
  2070. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2071. PHY_M_LED_MO_10(MO_LED_OFF) |
  2072. PHY_M_LED_MO_100(MO_LED_OFF) |
  2073. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2074. PHY_M_LED_MO_RX(MO_LED_OFF));
  2075. }
  2076. }
  2077. /* blink LED's for finding board */
  2078. static int sky2_phys_id(struct net_device *dev, u32 data)
  2079. {
  2080. struct sky2_port *sky2 = netdev_priv(dev);
  2081. struct sky2_hw *hw = sky2->hw;
  2082. unsigned port = sky2->port;
  2083. u16 ledctrl, ledover = 0;
  2084. long ms;
  2085. int interrupted;
  2086. int onoff = 1;
  2087. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2088. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2089. else
  2090. ms = data * 1000;
  2091. /* save initial values */
  2092. down(&sky2->phy_sema);
  2093. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2094. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2095. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2096. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2097. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2098. } else {
  2099. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2100. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2101. }
  2102. interrupted = 0;
  2103. while (!interrupted && ms > 0) {
  2104. sky2_led(hw, port, onoff);
  2105. onoff = !onoff;
  2106. up(&sky2->phy_sema);
  2107. interrupted = msleep_interruptible(250);
  2108. down(&sky2->phy_sema);
  2109. ms -= 250;
  2110. }
  2111. /* resume regularly scheduled programming */
  2112. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2113. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2114. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2115. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2116. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2117. } else {
  2118. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2119. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2120. }
  2121. up(&sky2->phy_sema);
  2122. return 0;
  2123. }
  2124. static void sky2_get_pauseparam(struct net_device *dev,
  2125. struct ethtool_pauseparam *ecmd)
  2126. {
  2127. struct sky2_port *sky2 = netdev_priv(dev);
  2128. ecmd->tx_pause = sky2->tx_pause;
  2129. ecmd->rx_pause = sky2->rx_pause;
  2130. ecmd->autoneg = sky2->autoneg;
  2131. }
  2132. static int sky2_set_pauseparam(struct net_device *dev,
  2133. struct ethtool_pauseparam *ecmd)
  2134. {
  2135. struct sky2_port *sky2 = netdev_priv(dev);
  2136. int err = 0;
  2137. sky2->autoneg = ecmd->autoneg;
  2138. sky2->tx_pause = ecmd->tx_pause != 0;
  2139. sky2->rx_pause = ecmd->rx_pause != 0;
  2140. if (netif_running(dev)) {
  2141. sky2_down(dev);
  2142. err = sky2_up(dev);
  2143. }
  2144. return err;
  2145. }
  2146. #ifdef CONFIG_PM
  2147. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2148. {
  2149. struct sky2_port *sky2 = netdev_priv(dev);
  2150. wol->supported = WAKE_MAGIC;
  2151. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2152. }
  2153. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2154. {
  2155. struct sky2_port *sky2 = netdev_priv(dev);
  2156. struct sky2_hw *hw = sky2->hw;
  2157. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2158. return -EOPNOTSUPP;
  2159. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2160. if (sky2->wol) {
  2161. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2162. sky2_write16(hw, WOL_CTRL_STAT,
  2163. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2164. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2165. } else
  2166. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2167. return 0;
  2168. }
  2169. #endif
  2170. static int sky2_get_coalesce(struct net_device *dev,
  2171. struct ethtool_coalesce *ecmd)
  2172. {
  2173. struct sky2_port *sky2 = netdev_priv(dev);
  2174. struct sky2_hw *hw = sky2->hw;
  2175. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2176. ecmd->tx_coalesce_usecs = 0;
  2177. else {
  2178. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2179. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2180. }
  2181. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2182. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2183. ecmd->rx_coalesce_usecs = 0;
  2184. else {
  2185. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2186. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2187. }
  2188. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2189. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2190. ecmd->rx_coalesce_usecs_irq = 0;
  2191. else {
  2192. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2193. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2194. }
  2195. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2196. return 0;
  2197. }
  2198. /* Note: this affect both ports */
  2199. static int sky2_set_coalesce(struct net_device *dev,
  2200. struct ethtool_coalesce *ecmd)
  2201. {
  2202. struct sky2_port *sky2 = netdev_priv(dev);
  2203. struct sky2_hw *hw = sky2->hw;
  2204. const u32 tmin = sky2_clk2us(hw, 1);
  2205. const u32 tmax = 5000;
  2206. if (ecmd->tx_coalesce_usecs != 0 &&
  2207. (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
  2208. return -EINVAL;
  2209. if (ecmd->rx_coalesce_usecs != 0 &&
  2210. (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
  2211. return -EINVAL;
  2212. if (ecmd->rx_coalesce_usecs_irq != 0 &&
  2213. (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
  2214. return -EINVAL;
  2215. if (ecmd->tx_max_coalesced_frames > 0xffff)
  2216. return -EINVAL;
  2217. if (ecmd->rx_max_coalesced_frames > 0xff)
  2218. return -EINVAL;
  2219. if (ecmd->rx_max_coalesced_frames_irq > 0xff)
  2220. return -EINVAL;
  2221. if (ecmd->tx_coalesce_usecs == 0)
  2222. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2223. else {
  2224. sky2_write32(hw, STAT_TX_TIMER_INI,
  2225. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2226. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2227. }
  2228. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2229. if (ecmd->rx_coalesce_usecs == 0)
  2230. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2231. else {
  2232. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2233. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2234. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2235. }
  2236. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2237. if (ecmd->rx_coalesce_usecs_irq == 0)
  2238. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2239. else {
  2240. sky2_write32(hw, STAT_TX_TIMER_INI,
  2241. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2242. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2243. }
  2244. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2245. return 0;
  2246. }
  2247. static void sky2_get_ringparam(struct net_device *dev,
  2248. struct ethtool_ringparam *ering)
  2249. {
  2250. struct sky2_port *sky2 = netdev_priv(dev);
  2251. ering->rx_max_pending = RX_MAX_PENDING;
  2252. ering->rx_mini_max_pending = 0;
  2253. ering->rx_jumbo_max_pending = 0;
  2254. ering->tx_max_pending = TX_RING_SIZE - 1;
  2255. ering->rx_pending = sky2->rx_pending;
  2256. ering->rx_mini_pending = 0;
  2257. ering->rx_jumbo_pending = 0;
  2258. ering->tx_pending = sky2->tx_pending;
  2259. }
  2260. static int sky2_set_ringparam(struct net_device *dev,
  2261. struct ethtool_ringparam *ering)
  2262. {
  2263. struct sky2_port *sky2 = netdev_priv(dev);
  2264. int err = 0;
  2265. if (ering->rx_pending > RX_MAX_PENDING ||
  2266. ering->rx_pending < 8 ||
  2267. ering->tx_pending < MAX_SKB_TX_LE ||
  2268. ering->tx_pending > TX_RING_SIZE - 1)
  2269. return -EINVAL;
  2270. if (netif_running(dev))
  2271. sky2_down(dev);
  2272. sky2->rx_pending = ering->rx_pending;
  2273. sky2->tx_pending = ering->tx_pending;
  2274. if (netif_running(dev))
  2275. err = sky2_up(dev);
  2276. return err;
  2277. }
  2278. static int sky2_get_regs_len(struct net_device *dev)
  2279. {
  2280. return 0x4000;
  2281. }
  2282. /*
  2283. * Returns copy of control register region
  2284. * Note: access to the RAM address register set will cause timeouts.
  2285. */
  2286. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2287. void *p)
  2288. {
  2289. const struct sky2_port *sky2 = netdev_priv(dev);
  2290. const void __iomem *io = sky2->hw->regs;
  2291. BUG_ON(regs->len < B3_RI_WTO_R1);
  2292. regs->version = 1;
  2293. memset(p, 0, regs->len);
  2294. memcpy_fromio(p, io, B3_RAM_ADDR);
  2295. memcpy_fromio(p + B3_RI_WTO_R1,
  2296. io + B3_RI_WTO_R1,
  2297. regs->len - B3_RI_WTO_R1);
  2298. }
  2299. static struct ethtool_ops sky2_ethtool_ops = {
  2300. .get_settings = sky2_get_settings,
  2301. .set_settings = sky2_set_settings,
  2302. .get_drvinfo = sky2_get_drvinfo,
  2303. .get_msglevel = sky2_get_msglevel,
  2304. .set_msglevel = sky2_set_msglevel,
  2305. .nway_reset = sky2_nway_reset,
  2306. .get_regs_len = sky2_get_regs_len,
  2307. .get_regs = sky2_get_regs,
  2308. .get_link = ethtool_op_get_link,
  2309. .get_sg = ethtool_op_get_sg,
  2310. .set_sg = ethtool_op_set_sg,
  2311. .get_tx_csum = ethtool_op_get_tx_csum,
  2312. .set_tx_csum = ethtool_op_set_tx_csum,
  2313. .get_tso = ethtool_op_get_tso,
  2314. .set_tso = ethtool_op_set_tso,
  2315. .get_rx_csum = sky2_get_rx_csum,
  2316. .set_rx_csum = sky2_set_rx_csum,
  2317. .get_strings = sky2_get_strings,
  2318. .get_coalesce = sky2_get_coalesce,
  2319. .set_coalesce = sky2_set_coalesce,
  2320. .get_ringparam = sky2_get_ringparam,
  2321. .set_ringparam = sky2_set_ringparam,
  2322. .get_pauseparam = sky2_get_pauseparam,
  2323. .set_pauseparam = sky2_set_pauseparam,
  2324. #ifdef CONFIG_PM
  2325. .get_wol = sky2_get_wol,
  2326. .set_wol = sky2_set_wol,
  2327. #endif
  2328. .phys_id = sky2_phys_id,
  2329. .get_stats_count = sky2_get_stats_count,
  2330. .get_ethtool_stats = sky2_get_ethtool_stats,
  2331. .get_perm_addr = ethtool_op_get_perm_addr,
  2332. };
  2333. /* Initialize network device */
  2334. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2335. unsigned port, int highmem)
  2336. {
  2337. struct sky2_port *sky2;
  2338. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2339. if (!dev) {
  2340. printk(KERN_ERR "sky2 etherdev alloc failed");
  2341. return NULL;
  2342. }
  2343. SET_MODULE_OWNER(dev);
  2344. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2345. dev->irq = hw->pdev->irq;
  2346. dev->open = sky2_up;
  2347. dev->stop = sky2_down;
  2348. dev->do_ioctl = sky2_ioctl;
  2349. dev->hard_start_xmit = sky2_xmit_frame;
  2350. dev->get_stats = sky2_get_stats;
  2351. dev->set_multicast_list = sky2_set_multicast;
  2352. dev->set_mac_address = sky2_set_mac_address;
  2353. dev->change_mtu = sky2_change_mtu;
  2354. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2355. dev->tx_timeout = sky2_tx_timeout;
  2356. dev->watchdog_timeo = TX_WATCHDOG;
  2357. if (port == 0)
  2358. dev->poll = sky2_poll;
  2359. dev->weight = NAPI_WEIGHT;
  2360. #ifdef CONFIG_NET_POLL_CONTROLLER
  2361. dev->poll_controller = sky2_netpoll;
  2362. #endif
  2363. sky2 = netdev_priv(dev);
  2364. sky2->netdev = dev;
  2365. sky2->hw = hw;
  2366. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2367. spin_lock_init(&sky2->tx_lock);
  2368. /* Auto speed and flow control */
  2369. sky2->autoneg = AUTONEG_ENABLE;
  2370. sky2->tx_pause = 0;
  2371. sky2->rx_pause = 1;
  2372. sky2->duplex = -1;
  2373. sky2->speed = -1;
  2374. sky2->advertising = sky2_supported_modes(hw);
  2375. sky2->rx_csum = 1;
  2376. INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
  2377. init_MUTEX(&sky2->phy_sema);
  2378. sky2->tx_pending = TX_DEF_PENDING;
  2379. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2380. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2381. hw->dev[port] = dev;
  2382. sky2->port = port;
  2383. dev->features |= NETIF_F_LLTX;
  2384. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2385. dev->features |= NETIF_F_TSO;
  2386. if (highmem)
  2387. dev->features |= NETIF_F_HIGHDMA;
  2388. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2389. #ifdef SKY2_VLAN_TAG_USED
  2390. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2391. dev->vlan_rx_register = sky2_vlan_rx_register;
  2392. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2393. #endif
  2394. /* read the mac address */
  2395. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2396. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2397. /* device is off until link detection */
  2398. netif_carrier_off(dev);
  2399. netif_stop_queue(dev);
  2400. return dev;
  2401. }
  2402. static inline void sky2_show_addr(struct net_device *dev)
  2403. {
  2404. const struct sky2_port *sky2 = netdev_priv(dev);
  2405. if (netif_msg_probe(sky2))
  2406. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2407. dev->name,
  2408. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2409. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2410. }
  2411. static int __devinit sky2_probe(struct pci_dev *pdev,
  2412. const struct pci_device_id *ent)
  2413. {
  2414. struct net_device *dev, *dev1 = NULL;
  2415. struct sky2_hw *hw;
  2416. int err, pm_cap, using_dac = 0;
  2417. err = pci_enable_device(pdev);
  2418. if (err) {
  2419. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2420. pci_name(pdev));
  2421. goto err_out;
  2422. }
  2423. err = pci_request_regions(pdev, DRV_NAME);
  2424. if (err) {
  2425. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2426. pci_name(pdev));
  2427. goto err_out;
  2428. }
  2429. pci_set_master(pdev);
  2430. /* Find power-management capability. */
  2431. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2432. if (pm_cap == 0) {
  2433. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2434. "aborting.\n");
  2435. err = -EIO;
  2436. goto err_out_free_regions;
  2437. }
  2438. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2439. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2440. if (!err)
  2441. using_dac = 1;
  2442. }
  2443. if (!using_dac) {
  2444. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2445. if (err) {
  2446. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2447. pci_name(pdev));
  2448. goto err_out_free_regions;
  2449. }
  2450. }
  2451. #ifdef __BIG_ENDIAN
  2452. /* byte swap descriptors in hardware */
  2453. {
  2454. u32 reg;
  2455. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2456. reg |= PCI_REV_DESC;
  2457. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2458. }
  2459. #endif
  2460. err = -ENOMEM;
  2461. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2462. if (!hw) {
  2463. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2464. pci_name(pdev));
  2465. goto err_out_free_regions;
  2466. }
  2467. memset(hw, 0, sizeof(*hw));
  2468. hw->pdev = pdev;
  2469. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2470. if (!hw->regs) {
  2471. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2472. pci_name(pdev));
  2473. goto err_out_free_hw;
  2474. }
  2475. hw->pm_cap = pm_cap;
  2476. err = sky2_reset(hw);
  2477. if (err)
  2478. goto err_out_iounmap;
  2479. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2480. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2481. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2482. hw->chip_id, hw->chip_rev);
  2483. dev = sky2_init_netdev(hw, 0, using_dac);
  2484. if (!dev)
  2485. goto err_out_free_pci;
  2486. err = register_netdev(dev);
  2487. if (err) {
  2488. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2489. pci_name(pdev));
  2490. goto err_out_free_netdev;
  2491. }
  2492. sky2_show_addr(dev);
  2493. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2494. if (register_netdev(dev1) == 0)
  2495. sky2_show_addr(dev1);
  2496. else {
  2497. /* Failure to register second port need not be fatal */
  2498. printk(KERN_WARNING PFX
  2499. "register of second port failed\n");
  2500. hw->dev[1] = NULL;
  2501. free_netdev(dev1);
  2502. }
  2503. }
  2504. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2505. if (err) {
  2506. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2507. pci_name(pdev), pdev->irq);
  2508. goto err_out_unregister;
  2509. }
  2510. hw->intr_mask = Y2_IS_BASE;
  2511. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2512. pci_set_drvdata(pdev, hw);
  2513. return 0;
  2514. err_out_unregister:
  2515. if (dev1) {
  2516. unregister_netdev(dev1);
  2517. free_netdev(dev1);
  2518. }
  2519. unregister_netdev(dev);
  2520. err_out_free_netdev:
  2521. free_netdev(dev);
  2522. err_out_free_pci:
  2523. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2524. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2525. err_out_iounmap:
  2526. iounmap(hw->regs);
  2527. err_out_free_hw:
  2528. kfree(hw);
  2529. err_out_free_regions:
  2530. pci_release_regions(pdev);
  2531. pci_disable_device(pdev);
  2532. err_out:
  2533. return err;
  2534. }
  2535. static void __devexit sky2_remove(struct pci_dev *pdev)
  2536. {
  2537. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2538. struct net_device *dev0, *dev1;
  2539. if (!hw)
  2540. return;
  2541. dev0 = hw->dev[0];
  2542. dev1 = hw->dev[1];
  2543. if (dev1)
  2544. unregister_netdev(dev1);
  2545. unregister_netdev(dev0);
  2546. sky2_write32(hw, B0_IMSK, 0);
  2547. sky2_set_power_state(hw, PCI_D3hot);
  2548. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2549. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2550. sky2_read8(hw, B0_CTST);
  2551. free_irq(pdev->irq, hw);
  2552. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2553. pci_release_regions(pdev);
  2554. pci_disable_device(pdev);
  2555. if (dev1)
  2556. free_netdev(dev1);
  2557. free_netdev(dev0);
  2558. iounmap(hw->regs);
  2559. kfree(hw);
  2560. pci_set_drvdata(pdev, NULL);
  2561. }
  2562. #ifdef CONFIG_PM
  2563. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2564. {
  2565. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2566. int i;
  2567. for (i = 0; i < 2; i++) {
  2568. struct net_device *dev = hw->dev[i];
  2569. if (dev) {
  2570. if (!netif_running(dev))
  2571. continue;
  2572. sky2_down(dev);
  2573. netif_device_detach(dev);
  2574. }
  2575. }
  2576. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2577. }
  2578. static int sky2_resume(struct pci_dev *pdev)
  2579. {
  2580. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2581. int i;
  2582. pci_restore_state(pdev);
  2583. pci_enable_wake(pdev, PCI_D0, 0);
  2584. sky2_set_power_state(hw, PCI_D0);
  2585. sky2_reset(hw);
  2586. for (i = 0; i < 2; i++) {
  2587. struct net_device *dev = hw->dev[i];
  2588. if (dev) {
  2589. if (netif_running(dev)) {
  2590. netif_device_attach(dev);
  2591. sky2_up(dev);
  2592. }
  2593. }
  2594. }
  2595. return 0;
  2596. }
  2597. #endif
  2598. static struct pci_driver sky2_driver = {
  2599. .name = DRV_NAME,
  2600. .id_table = sky2_id_table,
  2601. .probe = sky2_probe,
  2602. .remove = __devexit_p(sky2_remove),
  2603. #ifdef CONFIG_PM
  2604. .suspend = sky2_suspend,
  2605. .resume = sky2_resume,
  2606. #endif
  2607. };
  2608. static int __init sky2_init_module(void)
  2609. {
  2610. return pci_register_driver(&sky2_driver);
  2611. }
  2612. static void __exit sky2_cleanup_module(void)
  2613. {
  2614. pci_unregister_driver(&sky2_driver);
  2615. }
  2616. module_init(sky2_init_module);
  2617. module_exit(sky2_cleanup_module);
  2618. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2619. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2620. MODULE_LICENSE("GPL");
  2621. MODULE_VERSION(DRV_VERSION);