bnx2x_cmn.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /* bnx2x_cmn.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #ifndef BNX2X_CMN_H
  18. #define BNX2X_CMN_H
  19. #include <linux/types.h>
  20. #include <linux/pci.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include "bnx2x.h"
  24. /* This is used as a replacement for an MCP if it's not present */
  25. extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  26. extern int num_queues;
  27. extern int int_mode;
  28. /************************ Macros ********************************/
  29. #define BNX2X_PCI_FREE(x, y, size) \
  30. do { \
  31. if (x) { \
  32. dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  33. x = NULL; \
  34. y = 0; \
  35. } \
  36. } while (0)
  37. #define BNX2X_FREE(x) \
  38. do { \
  39. if (x) { \
  40. kfree((void *)x); \
  41. x = NULL; \
  42. } \
  43. } while (0)
  44. #define BNX2X_PCI_ALLOC(x, y, size) \
  45. do { \
  46. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  47. if (x == NULL) \
  48. goto alloc_mem_err; \
  49. memset((void *)x, 0, size); \
  50. } while (0)
  51. #define BNX2X_ALLOC(x, size) \
  52. do { \
  53. x = kzalloc(size, GFP_KERNEL); \
  54. if (x == NULL) \
  55. goto alloc_mem_err; \
  56. } while (0)
  57. /*********************** Interfaces ****************************
  58. * Functions that need to be implemented by each driver version
  59. */
  60. /* Init */
  61. /**
  62. * bnx2x_send_unload_req - request unload mode from the MCP.
  63. *
  64. * @bp: driver handle
  65. * @unload_mode: requested function's unload mode
  66. *
  67. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  68. */
  69. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  70. /**
  71. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  72. *
  73. * @bp: driver handle
  74. * @keep_link: true iff link should be kept up
  75. */
  76. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
  77. /**
  78. * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  79. *
  80. * @bp: driver handle
  81. * @rss_obj: RSS object to use
  82. * @ind_table: indirection table to configure
  83. * @config_hash: re-configure RSS hash keys configuration
  84. */
  85. int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
  86. bool config_hash);
  87. /**
  88. * bnx2x__init_func_obj - init function object
  89. *
  90. * @bp: driver handle
  91. *
  92. * Initializes the Function Object with the appropriate
  93. * parameters which include a function slow path driver
  94. * interface.
  95. */
  96. void bnx2x__init_func_obj(struct bnx2x *bp);
  97. /**
  98. * bnx2x_setup_queue - setup eth queue.
  99. *
  100. * @bp: driver handle
  101. * @fp: pointer to the fastpath structure
  102. * @leading: boolean
  103. *
  104. */
  105. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  106. bool leading);
  107. /**
  108. * bnx2x_setup_leading - bring up a leading eth queue.
  109. *
  110. * @bp: driver handle
  111. */
  112. int bnx2x_setup_leading(struct bnx2x *bp);
  113. /**
  114. * bnx2x_fw_command - send the MCP a request
  115. *
  116. * @bp: driver handle
  117. * @command: request
  118. * @param: request's parameter
  119. *
  120. * block until there is a reply
  121. */
  122. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  123. /**
  124. * bnx2x_initial_phy_init - initialize link parameters structure variables.
  125. *
  126. * @bp: driver handle
  127. * @load_mode: current mode
  128. */
  129. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
  130. /**
  131. * bnx2x_link_set - configure hw according to link parameters structure.
  132. *
  133. * @bp: driver handle
  134. */
  135. void bnx2x_link_set(struct bnx2x *bp);
  136. /**
  137. * bnx2x_force_link_reset - Forces link reset, and put the PHY
  138. * in reset as well.
  139. *
  140. * @bp: driver handle
  141. */
  142. void bnx2x_force_link_reset(struct bnx2x *bp);
  143. /**
  144. * bnx2x_link_test - query link status.
  145. *
  146. * @bp: driver handle
  147. * @is_serdes: bool
  148. *
  149. * Returns 0 if link is UP.
  150. */
  151. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
  152. /**
  153. * bnx2x_drv_pulse - write driver pulse to shmem
  154. *
  155. * @bp: driver handle
  156. *
  157. * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
  158. * in the shmem.
  159. */
  160. void bnx2x_drv_pulse(struct bnx2x *bp);
  161. /**
  162. * bnx2x_igu_ack_sb - update IGU with current SB value
  163. *
  164. * @bp: driver handle
  165. * @igu_sb_id: SB id
  166. * @segment: SB segment
  167. * @index: SB index
  168. * @op: SB operation
  169. * @update: is HW update required
  170. */
  171. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  172. u16 index, u8 op, u8 update);
  173. /* Disable transactions from chip to host */
  174. void bnx2x_pf_disable(struct bnx2x *bp);
  175. /**
  176. * bnx2x__link_status_update - handles link status change.
  177. *
  178. * @bp: driver handle
  179. */
  180. void bnx2x__link_status_update(struct bnx2x *bp);
  181. /**
  182. * bnx2x_link_report - report link status to upper layer.
  183. *
  184. * @bp: driver handle
  185. */
  186. void bnx2x_link_report(struct bnx2x *bp);
  187. /* None-atomic version of bnx2x_link_report() */
  188. void __bnx2x_link_report(struct bnx2x *bp);
  189. /**
  190. * bnx2x_get_mf_speed - calculate MF speed.
  191. *
  192. * @bp: driver handle
  193. *
  194. * Takes into account current linespeed and MF configuration.
  195. */
  196. u16 bnx2x_get_mf_speed(struct bnx2x *bp);
  197. /**
  198. * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
  199. *
  200. * @irq: irq number
  201. * @dev_instance: private instance
  202. */
  203. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
  204. /**
  205. * bnx2x_interrupt - non MSI-X interrupt handler
  206. *
  207. * @irq: irq number
  208. * @dev_instance: private instance
  209. */
  210. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
  211. /**
  212. * bnx2x_cnic_notify - send command to cnic driver
  213. *
  214. * @bp: driver handle
  215. * @cmd: command
  216. */
  217. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
  218. /**
  219. * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
  220. *
  221. * @bp: driver handle
  222. */
  223. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
  224. /**
  225. * bnx2x_setup_cnic_info - provides cnic with updated info
  226. *
  227. * @bp: driver handle
  228. */
  229. void bnx2x_setup_cnic_info(struct bnx2x *bp);
  230. /**
  231. * bnx2x_int_enable - enable HW interrupts.
  232. *
  233. * @bp: driver handle
  234. */
  235. void bnx2x_int_enable(struct bnx2x *bp);
  236. /**
  237. * bnx2x_int_disable_sync - disable interrupts.
  238. *
  239. * @bp: driver handle
  240. * @disable_hw: true, disable HW interrupts.
  241. *
  242. * This function ensures that there are no
  243. * ISRs or SP DPCs (sp_task) are running after it returns.
  244. */
  245. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
  246. /**
  247. * bnx2x_nic_init_cnic - init driver internals for cnic.
  248. *
  249. * @bp: driver handle
  250. * @load_code: COMMON, PORT or FUNCTION
  251. *
  252. * Initializes:
  253. * - rings
  254. * - status blocks
  255. * - etc.
  256. */
  257. void bnx2x_nic_init_cnic(struct bnx2x *bp);
  258. /**
  259. * bnx2x_nic_init - init driver internals.
  260. *
  261. * @bp: driver handle
  262. *
  263. * Initializes:
  264. * - rings
  265. * - status blocks
  266. * - etc.
  267. */
  268. void bnx2x_nic_init(struct bnx2x *bp, u32 load_code);
  269. /**
  270. * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
  271. *
  272. * @bp: driver handle
  273. */
  274. int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
  275. /**
  276. * bnx2x_alloc_mem - allocate driver's memory.
  277. *
  278. * @bp: driver handle
  279. */
  280. int bnx2x_alloc_mem(struct bnx2x *bp);
  281. /**
  282. * bnx2x_free_mem_cnic - release driver's memory for cnic.
  283. *
  284. * @bp: driver handle
  285. */
  286. void bnx2x_free_mem_cnic(struct bnx2x *bp);
  287. /**
  288. * bnx2x_free_mem - release driver's memory.
  289. *
  290. * @bp: driver handle
  291. */
  292. void bnx2x_free_mem(struct bnx2x *bp);
  293. /**
  294. * bnx2x_set_num_queues - set number of queues according to mode.
  295. *
  296. * @bp: driver handle
  297. */
  298. void bnx2x_set_num_queues(struct bnx2x *bp);
  299. /**
  300. * bnx2x_chip_cleanup - cleanup chip internals.
  301. *
  302. * @bp: driver handle
  303. * @unload_mode: COMMON, PORT, FUNCTION
  304. * @keep_link: true iff link should be kept up.
  305. *
  306. * - Cleanup MAC configuration.
  307. * - Closes clients.
  308. * - etc.
  309. */
  310. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
  311. /**
  312. * bnx2x_acquire_hw_lock - acquire HW lock.
  313. *
  314. * @bp: driver handle
  315. * @resource: resource bit which was locked
  316. */
  317. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
  318. /**
  319. * bnx2x_release_hw_lock - release HW lock.
  320. *
  321. * @bp: driver handle
  322. * @resource: resource bit which was locked
  323. */
  324. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
  325. /**
  326. * bnx2x_release_leader_lock - release recovery leader lock
  327. *
  328. * @bp: driver handle
  329. */
  330. int bnx2x_release_leader_lock(struct bnx2x *bp);
  331. /**
  332. * bnx2x_set_eth_mac - configure eth MAC address in the HW
  333. *
  334. * @bp: driver handle
  335. * @set: set or clear
  336. *
  337. * Configures according to the value in netdev->dev_addr.
  338. */
  339. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
  340. /**
  341. * bnx2x_set_rx_mode - set MAC filtering configurations.
  342. *
  343. * @dev: netdevice
  344. *
  345. * called with netif_tx_lock from dev_mcast.c
  346. * If bp->state is OPEN, should be called with
  347. * netif_addr_lock_bh()
  348. */
  349. void bnx2x_set_rx_mode(struct net_device *dev);
  350. /**
  351. * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
  352. *
  353. * @bp: driver handle
  354. *
  355. * If bp->state is OPEN, should be called with
  356. * netif_addr_lock_bh().
  357. */
  358. void bnx2x_set_storm_rx_mode(struct bnx2x *bp);
  359. /**
  360. * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
  361. *
  362. * @bp: driver handle
  363. * @cl_id: client id
  364. * @rx_mode_flags: rx mode configuration
  365. * @rx_accept_flags: rx accept configuration
  366. * @tx_accept_flags: tx accept configuration (tx switch)
  367. * @ramrod_flags: ramrod configuration
  368. */
  369. void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  370. unsigned long rx_mode_flags,
  371. unsigned long rx_accept_flags,
  372. unsigned long tx_accept_flags,
  373. unsigned long ramrod_flags);
  374. /* Parity errors related */
  375. void bnx2x_set_pf_load(struct bnx2x *bp);
  376. bool bnx2x_clear_pf_load(struct bnx2x *bp);
  377. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
  378. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
  379. void bnx2x_set_reset_in_progress(struct bnx2x *bp);
  380. void bnx2x_set_reset_global(struct bnx2x *bp);
  381. void bnx2x_disable_close_the_gate(struct bnx2x *bp);
  382. int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
  383. /**
  384. * bnx2x_sp_event - handle ramrods completion.
  385. *
  386. * @fp: fastpath handle for the event
  387. * @rr_cqe: eth_rx_cqe
  388. */
  389. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
  390. /**
  391. * bnx2x_ilt_set_info - prepare ILT configurations.
  392. *
  393. * @bp: driver handle
  394. */
  395. void bnx2x_ilt_set_info(struct bnx2x *bp);
  396. /**
  397. * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
  398. * and TM.
  399. *
  400. * @bp: driver handle
  401. */
  402. void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
  403. /**
  404. * bnx2x_dcbx_init - initialize dcbx protocol.
  405. *
  406. * @bp: driver handle
  407. */
  408. void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
  409. /**
  410. * bnx2x_set_power_state - set power state to the requested value.
  411. *
  412. * @bp: driver handle
  413. * @state: required state D0 or D3hot
  414. *
  415. * Currently only D0 and D3hot are supported.
  416. */
  417. int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
  418. /**
  419. * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
  420. *
  421. * @bp: driver handle
  422. * @value: new value
  423. */
  424. void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
  425. /* Error handling */
  426. void bnx2x_panic_dump(struct bnx2x *bp);
  427. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
  428. /* validate currect fw is loaded */
  429. bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
  430. /* dev_close main block */
  431. int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
  432. /* dev_open main block */
  433. int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
  434. /* hard_xmit callback */
  435. netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
  436. /* setup_tc callback */
  437. int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
  438. /* select_queue callback */
  439. u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
  440. static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
  441. struct bnx2x_fastpath *fp,
  442. u16 bd_prod, u16 rx_comp_prod,
  443. u16 rx_sge_prod)
  444. {
  445. struct ustorm_eth_rx_producers rx_prods = {0};
  446. u32 i;
  447. /* Update producers */
  448. rx_prods.bd_prod = bd_prod;
  449. rx_prods.cqe_prod = rx_comp_prod;
  450. rx_prods.sge_prod = rx_sge_prod;
  451. /* Make sure that the BD and SGE data is updated before updating the
  452. * producers since FW might read the BD/SGE right after the producer
  453. * is updated.
  454. * This is only applicable for weak-ordered memory model archs such
  455. * as IA-64. The following barrier is also mandatory since FW will
  456. * assumes BDs must have buffers.
  457. */
  458. wmb();
  459. for (i = 0; i < sizeof(rx_prods)/4; i++)
  460. REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
  461. ((u32 *)&rx_prods)[i]);
  462. mmiowb(); /* keep prod updates ordered */
  463. DP(NETIF_MSG_RX_STATUS,
  464. "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
  465. fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
  466. }
  467. /* reload helper */
  468. int bnx2x_reload_if_running(struct net_device *dev);
  469. int bnx2x_change_mac_addr(struct net_device *dev, void *p);
  470. /* NAPI poll Rx part */
  471. int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
  472. /* NAPI poll Tx part */
  473. int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
  474. /* suspend/resume callbacks */
  475. int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
  476. int bnx2x_resume(struct pci_dev *pdev);
  477. /* Release IRQ vectors */
  478. void bnx2x_free_irq(struct bnx2x *bp);
  479. void bnx2x_free_fp_mem_cnic(struct bnx2x *bp);
  480. void bnx2x_free_fp_mem(struct bnx2x *bp);
  481. int bnx2x_alloc_fp_mem_cnic(struct bnx2x *bp);
  482. int bnx2x_alloc_fp_mem(struct bnx2x *bp);
  483. void bnx2x_init_rx_rings(struct bnx2x *bp);
  484. void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
  485. void bnx2x_free_skbs_cnic(struct bnx2x *bp);
  486. void bnx2x_free_skbs(struct bnx2x *bp);
  487. void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
  488. void bnx2x_netif_start(struct bnx2x *bp);
  489. int bnx2x_load_cnic(struct bnx2x *bp);
  490. /**
  491. * bnx2x_enable_msix - set msix configuration.
  492. *
  493. * @bp: driver handle
  494. *
  495. * fills msix_table, requests vectors, updates num_queues
  496. * according to number of available vectors.
  497. */
  498. int bnx2x_enable_msix(struct bnx2x *bp);
  499. /**
  500. * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
  501. *
  502. * @bp: driver handle
  503. */
  504. int bnx2x_enable_msi(struct bnx2x *bp);
  505. /**
  506. * bnx2x_poll - NAPI callback
  507. *
  508. * @napi: napi structure
  509. * @budget:
  510. *
  511. */
  512. int bnx2x_poll(struct napi_struct *napi, int budget);
  513. /**
  514. * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
  515. *
  516. * @bp: driver handle
  517. */
  518. int bnx2x_alloc_mem_bp(struct bnx2x *bp);
  519. /**
  520. * bnx2x_free_mem_bp - release memories outsize main driver structure
  521. *
  522. * @bp: driver handle
  523. */
  524. void bnx2x_free_mem_bp(struct bnx2x *bp);
  525. /**
  526. * bnx2x_change_mtu - change mtu netdev callback
  527. *
  528. * @dev: net device
  529. * @new_mtu: requested mtu
  530. *
  531. */
  532. int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
  533. #ifdef NETDEV_FCOE_WWNN
  534. /**
  535. * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
  536. *
  537. * @dev: net_device
  538. * @wwn: output buffer
  539. * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
  540. *
  541. */
  542. int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
  543. #endif
  544. netdev_features_t bnx2x_fix_features(struct net_device *dev,
  545. netdev_features_t features);
  546. int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
  547. /**
  548. * bnx2x_tx_timeout - tx timeout netdev callback
  549. *
  550. * @dev: net device
  551. */
  552. void bnx2x_tx_timeout(struct net_device *dev);
  553. /*********************** Inlines **********************************/
  554. /*********************** Fast path ********************************/
  555. static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
  556. {
  557. barrier(); /* status block is written to by the chip */
  558. fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
  559. }
  560. static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
  561. u8 segment, u16 index, u8 op,
  562. u8 update, u32 igu_addr)
  563. {
  564. struct igu_regular cmd_data = {0};
  565. cmd_data.sb_id_and_flags =
  566. ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
  567. (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
  568. (update << IGU_REGULAR_BUPDATE_SHIFT) |
  569. (op << IGU_REGULAR_ENABLE_INT_SHIFT));
  570. DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
  571. cmd_data.sb_id_and_flags, igu_addr);
  572. REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
  573. /* Make sure that ACK is written */
  574. mmiowb();
  575. barrier();
  576. }
  577. static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
  578. u8 storm, u16 index, u8 op, u8 update)
  579. {
  580. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  581. COMMAND_REG_INT_ACK);
  582. struct igu_ack_register igu_ack;
  583. igu_ack.status_block_index = index;
  584. igu_ack.sb_id_and_flags =
  585. ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
  586. (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
  587. (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
  588. (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
  589. REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
  590. /* Make sure that ACK is written */
  591. mmiowb();
  592. barrier();
  593. }
  594. static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
  595. u16 index, u8 op, u8 update)
  596. {
  597. if (bp->common.int_block == INT_BLOCK_HC)
  598. bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
  599. else {
  600. u8 segment;
  601. if (CHIP_INT_MODE_IS_BC(bp))
  602. segment = storm;
  603. else if (igu_sb_id != bp->igu_dsb_id)
  604. segment = IGU_SEG_ACCESS_DEF;
  605. else if (storm == ATTENTION_ID)
  606. segment = IGU_SEG_ACCESS_ATTN;
  607. else
  608. segment = IGU_SEG_ACCESS_DEF;
  609. bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
  610. }
  611. }
  612. static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
  613. {
  614. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  615. COMMAND_REG_SIMD_MASK);
  616. u32 result = REG_RD(bp, hc_addr);
  617. barrier();
  618. return result;
  619. }
  620. static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
  621. {
  622. u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
  623. u32 result = REG_RD(bp, igu_addr);
  624. DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
  625. result, igu_addr);
  626. barrier();
  627. return result;
  628. }
  629. static inline u16 bnx2x_ack_int(struct bnx2x *bp)
  630. {
  631. barrier();
  632. if (bp->common.int_block == INT_BLOCK_HC)
  633. return bnx2x_hc_ack_int(bp);
  634. else
  635. return bnx2x_igu_ack_int(bp);
  636. }
  637. static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
  638. {
  639. /* Tell compiler that consumer and producer can change */
  640. barrier();
  641. return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
  642. }
  643. static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
  644. struct bnx2x_fp_txdata *txdata)
  645. {
  646. s16 used;
  647. u16 prod;
  648. u16 cons;
  649. prod = txdata->tx_bd_prod;
  650. cons = txdata->tx_bd_cons;
  651. used = SUB_S16(prod, cons);
  652. #ifdef BNX2X_STOP_ON_ERROR
  653. WARN_ON(used < 0);
  654. WARN_ON(used > txdata->tx_ring_size);
  655. WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
  656. #endif
  657. return (s16)(txdata->tx_ring_size) - used;
  658. }
  659. static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
  660. {
  661. u16 hw_cons;
  662. /* Tell compiler that status block fields can change */
  663. barrier();
  664. hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
  665. return hw_cons != txdata->tx_pkt_cons;
  666. }
  667. static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
  668. {
  669. u8 cos;
  670. for_each_cos_in_tx_queue(fp, cos)
  671. if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
  672. return true;
  673. return false;
  674. }
  675. static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
  676. {
  677. u16 rx_cons_sb;
  678. /* Tell compiler that status block fields can change */
  679. barrier();
  680. rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
  681. if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
  682. rx_cons_sb++;
  683. return (fp->rx_comp_cons != rx_cons_sb);
  684. }
  685. /**
  686. * bnx2x_tx_disable - disables tx from stack point of view
  687. *
  688. * @bp: driver handle
  689. */
  690. static inline void bnx2x_tx_disable(struct bnx2x *bp)
  691. {
  692. netif_tx_disable(bp->dev);
  693. netif_carrier_off(bp->dev);
  694. }
  695. static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
  696. struct bnx2x_fastpath *fp, u16 index)
  697. {
  698. struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
  699. struct page *page = sw_buf->page;
  700. struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
  701. /* Skip "next page" elements */
  702. if (!page)
  703. return;
  704. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
  705. SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
  706. __free_pages(page, PAGES_PER_SGE_SHIFT);
  707. sw_buf->page = NULL;
  708. sge->addr_hi = 0;
  709. sge->addr_lo = 0;
  710. }
  711. static inline void bnx2x_add_all_napi_cnic(struct bnx2x *bp)
  712. {
  713. int i;
  714. /* Add NAPI objects */
  715. for_each_rx_queue_cnic(bp, i)
  716. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  717. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  718. }
  719. static inline void bnx2x_add_all_napi(struct bnx2x *bp)
  720. {
  721. int i;
  722. /* Add NAPI objects */
  723. for_each_eth_queue(bp, i)
  724. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  725. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  726. }
  727. static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
  728. {
  729. int i;
  730. for_each_rx_queue_cnic(bp, i)
  731. netif_napi_del(&bnx2x_fp(bp, i, napi));
  732. }
  733. static inline void bnx2x_del_all_napi(struct bnx2x *bp)
  734. {
  735. int i;
  736. for_each_eth_queue(bp, i)
  737. netif_napi_del(&bnx2x_fp(bp, i, napi));
  738. }
  739. int bnx2x_set_int_mode(struct bnx2x *bp);
  740. static inline void bnx2x_disable_msi(struct bnx2x *bp)
  741. {
  742. if (bp->flags & USING_MSIX_FLAG) {
  743. pci_disable_msix(bp->pdev);
  744. bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
  745. } else if (bp->flags & USING_MSI_FLAG) {
  746. pci_disable_msi(bp->pdev);
  747. bp->flags &= ~USING_MSI_FLAG;
  748. }
  749. }
  750. static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
  751. {
  752. return num_queues ?
  753. min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
  754. min_t(int, netif_get_num_default_rss_queues(),
  755. BNX2X_MAX_QUEUES(bp));
  756. }
  757. static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
  758. {
  759. int i, j;
  760. for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
  761. int idx = RX_SGE_CNT * i - 1;
  762. for (j = 0; j < 2; j++) {
  763. BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
  764. idx--;
  765. }
  766. }
  767. }
  768. static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
  769. {
  770. /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
  771. memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
  772. /* Clear the two last indices in the page to 1:
  773. these are the indices that correspond to the "next" element,
  774. hence will never be indicated and should be removed from
  775. the calculations. */
  776. bnx2x_clear_sge_mask_next_elems(fp);
  777. }
  778. /* note that we are not allocating a new buffer,
  779. * we are just moving one from cons to prod
  780. * we are not creating a new mapping,
  781. * so there is no need to check for dma_mapping_error().
  782. */
  783. static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
  784. u16 cons, u16 prod)
  785. {
  786. struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
  787. struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
  788. struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
  789. struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
  790. dma_unmap_addr_set(prod_rx_buf, mapping,
  791. dma_unmap_addr(cons_rx_buf, mapping));
  792. prod_rx_buf->data = cons_rx_buf->data;
  793. *prod_bd = *cons_bd;
  794. }
  795. /************************* Init ******************************************/
  796. /* returns func by VN for current port */
  797. static inline int func_by_vn(struct bnx2x *bp, int vn)
  798. {
  799. return 2 * vn + BP_PORT(bp);
  800. }
  801. static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
  802. {
  803. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
  804. }
  805. /**
  806. * bnx2x_func_start - init function
  807. *
  808. * @bp: driver handle
  809. *
  810. * Must be called before sending CLIENT_SETUP for the first client.
  811. */
  812. static inline int bnx2x_func_start(struct bnx2x *bp)
  813. {
  814. struct bnx2x_func_state_params func_params = {NULL};
  815. struct bnx2x_func_start_params *start_params =
  816. &func_params.params.start;
  817. /* Prepare parameters for function state transitions */
  818. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  819. func_params.f_obj = &bp->func_obj;
  820. func_params.cmd = BNX2X_F_CMD_START;
  821. /* Function parameters */
  822. start_params->mf_mode = bp->mf_mode;
  823. start_params->sd_vlan_tag = bp->mf_ov;
  824. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
  825. start_params->network_cos_mode = STATIC_COS;
  826. else /* CHIP_IS_E1X */
  827. start_params->network_cos_mode = FW_WRR;
  828. return bnx2x_func_state_change(bp, &func_params);
  829. }
  830. /**
  831. * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
  832. *
  833. * @fw_hi: pointer to upper part
  834. * @fw_mid: pointer to middle part
  835. * @fw_lo: pointer to lower part
  836. * @mac: pointer to MAC address
  837. */
  838. static inline void bnx2x_set_fw_mac_addr(u16 *fw_hi, u16 *fw_mid, u16 *fw_lo,
  839. u8 *mac)
  840. {
  841. ((u8 *)fw_hi)[0] = mac[1];
  842. ((u8 *)fw_hi)[1] = mac[0];
  843. ((u8 *)fw_mid)[0] = mac[3];
  844. ((u8 *)fw_mid)[1] = mac[2];
  845. ((u8 *)fw_lo)[0] = mac[5];
  846. ((u8 *)fw_lo)[1] = mac[4];
  847. }
  848. static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
  849. struct bnx2x_fastpath *fp, int last)
  850. {
  851. int i;
  852. if (fp->disable_tpa)
  853. return;
  854. for (i = 0; i < last; i++)
  855. bnx2x_free_rx_sge(bp, fp, i);
  856. }
  857. static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
  858. {
  859. int i;
  860. for (i = 1; i <= NUM_RX_RINGS; i++) {
  861. struct eth_rx_bd *rx_bd;
  862. rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
  863. rx_bd->addr_hi =
  864. cpu_to_le32(U64_HI(fp->rx_desc_mapping +
  865. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  866. rx_bd->addr_lo =
  867. cpu_to_le32(U64_LO(fp->rx_desc_mapping +
  868. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  869. }
  870. }
  871. /* Statistics ID are global per chip/path, while Client IDs for E1x are per
  872. * port.
  873. */
  874. static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
  875. {
  876. struct bnx2x *bp = fp->bp;
  877. if (!CHIP_IS_E1x(bp)) {
  878. /* there are special statistics counters for FCoE 136..140 */
  879. if (IS_FCOE_FP(fp))
  880. return bp->cnic_base_cl_id + (bp->pf_num >> 1);
  881. return fp->cl_id;
  882. }
  883. return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
  884. }
  885. static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
  886. bnx2x_obj_type obj_type)
  887. {
  888. struct bnx2x *bp = fp->bp;
  889. /* Configure classification DBs */
  890. bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
  891. fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
  892. bnx2x_sp_mapping(bp, mac_rdata),
  893. BNX2X_FILTER_MAC_PENDING,
  894. &bp->sp_state, obj_type,
  895. &bp->macs_pool);
  896. }
  897. /**
  898. * bnx2x_get_path_func_num - get number of active functions
  899. *
  900. * @bp: driver handle
  901. *
  902. * Calculates the number of active (not hidden) functions on the
  903. * current path.
  904. */
  905. static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
  906. {
  907. u8 func_num = 0, i;
  908. /* 57710 has only one function per-port */
  909. if (CHIP_IS_E1(bp))
  910. return 1;
  911. /* Calculate a number of functions enabled on the current
  912. * PATH/PORT.
  913. */
  914. if (CHIP_REV_IS_SLOW(bp)) {
  915. if (IS_MF(bp))
  916. func_num = 4;
  917. else
  918. func_num = 2;
  919. } else {
  920. for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
  921. u32 func_config =
  922. MF_CFG_RD(bp,
  923. func_mf_config[BP_PORT(bp) + 2 * i].
  924. config);
  925. func_num +=
  926. ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
  927. }
  928. }
  929. WARN_ON(!func_num);
  930. return func_num;
  931. }
  932. static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
  933. {
  934. /* RX_MODE controlling object */
  935. bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
  936. /* multicast configuration controlling object */
  937. bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
  938. BP_FUNC(bp), BP_FUNC(bp),
  939. bnx2x_sp(bp, mcast_rdata),
  940. bnx2x_sp_mapping(bp, mcast_rdata),
  941. BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
  942. BNX2X_OBJ_TYPE_RX);
  943. /* Setup CAM credit pools */
  944. bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
  945. bnx2x_get_path_func_num(bp));
  946. bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
  947. bnx2x_get_path_func_num(bp));
  948. /* RSS configuration object */
  949. bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
  950. bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
  951. bnx2x_sp(bp, rss_rdata),
  952. bnx2x_sp_mapping(bp, rss_rdata),
  953. BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
  954. BNX2X_OBJ_TYPE_RX);
  955. }
  956. static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
  957. {
  958. if (CHIP_IS_E1x(fp->bp))
  959. return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
  960. else
  961. return fp->cl_id;
  962. }
  963. static inline u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
  964. {
  965. struct bnx2x *bp = fp->bp;
  966. u32 offset = BAR_USTRORM_INTMEM;
  967. if (IS_VF(bp))
  968. return PXP_VF_ADDR_USDM_QUEUES_START +
  969. bp->acquire_resp.resc.hw_qid[fp->index] *
  970. sizeof(struct ustorm_queue_zone_data);
  971. else if (!CHIP_IS_E1x(bp))
  972. offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
  973. else
  974. offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
  975. return offset;
  976. }
  977. static inline void bnx2x_init_txdata(struct bnx2x *bp,
  978. struct bnx2x_fp_txdata *txdata, u32 cid,
  979. int txq_index, __le16 *tx_cons_sb,
  980. struct bnx2x_fastpath *fp)
  981. {
  982. txdata->cid = cid;
  983. txdata->txq_index = txq_index;
  984. txdata->tx_cons_sb = tx_cons_sb;
  985. txdata->parent_fp = fp;
  986. txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
  987. DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
  988. txdata->cid, txdata->txq_index);
  989. }
  990. static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
  991. {
  992. return bp->cnic_base_cl_id + cl_idx +
  993. (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
  994. }
  995. static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
  996. {
  997. /* the 'first' id is allocated for the cnic */
  998. return bp->base_fw_ndsb;
  999. }
  1000. static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
  1001. {
  1002. return bp->igu_base_sb;
  1003. }
  1004. static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
  1005. {
  1006. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  1007. unsigned long q_type = 0;
  1008. bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
  1009. bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
  1010. BNX2X_FCOE_ETH_CL_ID_IDX);
  1011. bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
  1012. bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
  1013. bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
  1014. bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
  1015. bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
  1016. fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
  1017. fp);
  1018. DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
  1019. /* qZone id equals to FW (per path) client id */
  1020. bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
  1021. /* init shortcut */
  1022. bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
  1023. bnx2x_rx_ustorm_prods_offset(fp);
  1024. /* Configure Queue State object */
  1025. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  1026. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  1027. /* No multi-CoS for FCoE L2 client */
  1028. BUG_ON(fp->max_cos != 1);
  1029. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
  1030. &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  1031. bnx2x_sp_mapping(bp, q_rdata), q_type);
  1032. DP(NETIF_MSG_IFUP,
  1033. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  1034. fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  1035. fp->igu_sb_id);
  1036. }
  1037. static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
  1038. struct bnx2x_fp_txdata *txdata)
  1039. {
  1040. int cnt = 1000;
  1041. while (bnx2x_has_tx_work_unload(txdata)) {
  1042. if (!cnt) {
  1043. BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
  1044. txdata->txq_index, txdata->tx_pkt_prod,
  1045. txdata->tx_pkt_cons);
  1046. #ifdef BNX2X_STOP_ON_ERROR
  1047. bnx2x_panic();
  1048. return -EBUSY;
  1049. #else
  1050. break;
  1051. #endif
  1052. }
  1053. cnt--;
  1054. usleep_range(1000, 1000);
  1055. }
  1056. return 0;
  1057. }
  1058. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1059. static inline void __storm_memset_struct(struct bnx2x *bp,
  1060. u32 addr, size_t size, u32 *data)
  1061. {
  1062. int i;
  1063. for (i = 0; i < size/4; i++)
  1064. REG_WR(bp, addr + (i * 4), data[i]);
  1065. }
  1066. /**
  1067. * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
  1068. *
  1069. * @bp: driver handle
  1070. * @mask: bits that need to be cleared
  1071. */
  1072. static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
  1073. {
  1074. int tout = 5000; /* Wait for 5 secs tops */
  1075. while (tout--) {
  1076. smp_mb();
  1077. netif_addr_lock_bh(bp->dev);
  1078. if (!(bp->sp_state & mask)) {
  1079. netif_addr_unlock_bh(bp->dev);
  1080. return true;
  1081. }
  1082. netif_addr_unlock_bh(bp->dev);
  1083. usleep_range(1000, 1000);
  1084. }
  1085. smp_mb();
  1086. netif_addr_lock_bh(bp->dev);
  1087. if (bp->sp_state & mask) {
  1088. BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
  1089. bp->sp_state, mask);
  1090. netif_addr_unlock_bh(bp->dev);
  1091. return false;
  1092. }
  1093. netif_addr_unlock_bh(bp->dev);
  1094. return true;
  1095. }
  1096. /**
  1097. * bnx2x_set_ctx_validation - set CDU context validation values
  1098. *
  1099. * @bp: driver handle
  1100. * @cxt: context of the connection on the host memory
  1101. * @cid: SW CID of the connection to be configured
  1102. */
  1103. void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
  1104. u32 cid);
  1105. void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
  1106. u8 sb_index, u8 disable, u16 usec);
  1107. void bnx2x_acquire_phy_lock(struct bnx2x *bp);
  1108. void bnx2x_release_phy_lock(struct bnx2x *bp);
  1109. /**
  1110. * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
  1111. *
  1112. * @bp: driver handle
  1113. * @mf_cfg: MF configuration
  1114. *
  1115. */
  1116. static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
  1117. {
  1118. u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
  1119. FUNC_MF_CFG_MAX_BW_SHIFT;
  1120. if (!max_cfg) {
  1121. DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
  1122. "Max BW configured to 0 - using 100 instead\n");
  1123. max_cfg = 100;
  1124. }
  1125. return max_cfg;
  1126. }
  1127. /* checks if HW supports GRO for given MTU */
  1128. static inline bool bnx2x_mtu_allows_gro(int mtu)
  1129. {
  1130. /* gro frags per page */
  1131. int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
  1132. /*
  1133. * 1. number of frags should not grow above MAX_SKB_FRAGS
  1134. * 2. frag must fit the page
  1135. */
  1136. return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
  1137. }
  1138. /**
  1139. * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
  1140. *
  1141. * @bp: driver handle
  1142. *
  1143. */
  1144. void bnx2x_get_iscsi_info(struct bnx2x *bp);
  1145. /**
  1146. * bnx2x_link_sync_notify - send notification to other functions.
  1147. *
  1148. * @bp: driver handle
  1149. *
  1150. */
  1151. static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
  1152. {
  1153. int func;
  1154. int vn;
  1155. /* Set the attention towards other drivers on the same port */
  1156. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1157. if (vn == BP_VN(bp))
  1158. continue;
  1159. func = func_by_vn(bp, vn);
  1160. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
  1161. (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
  1162. }
  1163. }
  1164. /**
  1165. * bnx2x_update_drv_flags - update flags in shmem
  1166. *
  1167. * @bp: driver handle
  1168. * @flags: flags to update
  1169. * @set: set or clear
  1170. *
  1171. */
  1172. static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
  1173. {
  1174. if (SHMEM2_HAS(bp, drv_flags)) {
  1175. u32 drv_flags;
  1176. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1177. drv_flags = SHMEM2_RD(bp, drv_flags);
  1178. if (set)
  1179. SET_FLAGS(drv_flags, flags);
  1180. else
  1181. RESET_FLAGS(drv_flags, flags);
  1182. SHMEM2_WR(bp, drv_flags, drv_flags);
  1183. DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
  1184. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1185. }
  1186. }
  1187. static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
  1188. {
  1189. if (is_valid_ether_addr(addr) ||
  1190. (is_zero_ether_addr(addr) &&
  1191. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
  1192. return true;
  1193. return false;
  1194. }
  1195. /**
  1196. * bnx2x_fill_fw_str - Fill buffer with FW version string.
  1197. *
  1198. * @bp: driver handle
  1199. * @buf: character buffer to fill with the fw name
  1200. * @buf_len: length of the above buffer
  1201. *
  1202. */
  1203. void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
  1204. #endif /* BNX2X_CMN_H */