aperture_64.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * Firmware replacement code.
  3. *
  4. * Work around broken BIOSes that don't set an aperture or only set the
  5. * aperture in the AGP bridge.
  6. * If all fails map the aperture over some low memory. This is cheaper than
  7. * doing bounce buffering. The memory is lost. This is done at early boot
  8. * because only the bootmem allocator can allocate 32+MB.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/init.h>
  15. #include <linux/bootmem.h>
  16. #include <linux/mmzone.h>
  17. #include <linux/pci_ids.h>
  18. #include <linux/pci.h>
  19. #include <linux/bitops.h>
  20. #include <linux/ioport.h>
  21. #include <linux/suspend.h>
  22. #include <asm/e820.h>
  23. #include <asm/io.h>
  24. #include <asm/gart.h>
  25. #include <asm/pci-direct.h>
  26. #include <asm/dma.h>
  27. #include <asm/k8.h>
  28. int gart_iommu_aperture;
  29. int gart_iommu_aperture_disabled __initdata;
  30. int gart_iommu_aperture_allowed __initdata;
  31. int fallback_aper_order __initdata = 1; /* 64MB */
  32. int fallback_aper_force __initdata;
  33. int fix_aperture __initdata = 1;
  34. static struct resource gart_resource = {
  35. .name = "GART",
  36. .flags = IORESOURCE_MEM,
  37. };
  38. static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
  39. {
  40. gart_resource.start = aper_base;
  41. gart_resource.end = aper_base + aper_size - 1;
  42. insert_resource(&iomem_resource, &gart_resource);
  43. }
  44. /* This code runs before the PCI subsystem is initialized, so just
  45. access the northbridge directly. */
  46. static u32 __init allocate_aperture(void)
  47. {
  48. u32 aper_size;
  49. void *p;
  50. if (fallback_aper_order > 7)
  51. fallback_aper_order = 7;
  52. aper_size = (32 * 1024 * 1024) << fallback_aper_order;
  53. /*
  54. * Aperture has to be naturally aligned. This means a 2GB aperture
  55. * won't have much chance of finding a place in the lower 4GB of
  56. * memory. Unfortunately we cannot move it up because that would
  57. * make the IOMMU useless.
  58. */
  59. p = __alloc_bootmem_nopanic(aper_size, aper_size, 0);
  60. if (!p || __pa(p)+aper_size > 0xffffffff) {
  61. printk(KERN_ERR
  62. "Cannot allocate aperture memory hole (%p,%uK)\n",
  63. p, aper_size>>10);
  64. if (p)
  65. free_bootmem(__pa(p), aper_size);
  66. return 0;
  67. }
  68. printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
  69. aper_size >> 10, __pa(p));
  70. insert_aperture_resource((u32)__pa(p), aper_size);
  71. register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
  72. (u32)__pa(p+aper_size) >> PAGE_SHIFT);
  73. return (u32)__pa(p);
  74. }
  75. static int __init aperture_valid(u64 aper_base, u32 aper_size, u32 min_size)
  76. {
  77. if (!aper_base)
  78. return 0;
  79. if (aper_base + aper_size > 0x100000000UL) {
  80. printk(KERN_ERR "Aperture beyond 4GB. Ignoring.\n");
  81. return 0;
  82. }
  83. if (e820_any_mapped(aper_base, aper_base + aper_size, E820_RAM)) {
  84. printk(KERN_ERR "Aperture pointing to e820 RAM. Ignoring.\n");
  85. return 0;
  86. }
  87. if (aper_size < min_size) {
  88. printk(KERN_ERR "Aperture too small (%d MB) than (%d MB)\n",
  89. aper_size>>20, min_size>>20);
  90. return 0;
  91. }
  92. return 1;
  93. }
  94. /* Find a PCI capability */
  95. static __u32 __init find_cap(int num, int slot, int func, int cap)
  96. {
  97. int bytes;
  98. u8 pos;
  99. if (!(read_pci_config_16(num, slot, func, PCI_STATUS) &
  100. PCI_STATUS_CAP_LIST))
  101. return 0;
  102. pos = read_pci_config_byte(num, slot, func, PCI_CAPABILITY_LIST);
  103. for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
  104. u8 id;
  105. pos &= ~3;
  106. id = read_pci_config_byte(num, slot, func, pos+PCI_CAP_LIST_ID);
  107. if (id == 0xff)
  108. break;
  109. if (id == cap)
  110. return pos;
  111. pos = read_pci_config_byte(num, slot, func,
  112. pos+PCI_CAP_LIST_NEXT);
  113. }
  114. return 0;
  115. }
  116. /* Read a standard AGPv3 bridge header */
  117. static __u32 __init read_agp(int num, int slot, int func, int cap, u32 *order)
  118. {
  119. u32 apsize;
  120. u32 apsizereg;
  121. int nbits;
  122. u32 aper_low, aper_hi;
  123. u64 aper;
  124. u32 old_order;
  125. printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", num, slot, func);
  126. apsizereg = read_pci_config_16(num, slot, func, cap + 0x14);
  127. if (apsizereg == 0xffffffff) {
  128. printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
  129. return 0;
  130. }
  131. /* old_order could be the value from NB gart setting */
  132. old_order = *order;
  133. apsize = apsizereg & 0xfff;
  134. /* Some BIOS use weird encodings not in the AGPv3 table. */
  135. if (apsize & 0xff)
  136. apsize |= 0xf00;
  137. nbits = hweight16(apsize);
  138. *order = 7 - nbits;
  139. if ((int)*order < 0) /* < 32MB */
  140. *order = 0;
  141. aper_low = read_pci_config(num, slot, func, 0x10);
  142. aper_hi = read_pci_config(num, slot, func, 0x14);
  143. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  144. /*
  145. * On some sick chips, APSIZE is 0. It means it wants 4G
  146. * so let double check that order, and lets trust AMD NB settings:
  147. */
  148. printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
  149. aper, 32 << old_order);
  150. if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
  151. printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
  152. 32 << *order, apsizereg);
  153. *order = old_order;
  154. }
  155. printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
  156. aper, 32 << *order, apsizereg);
  157. if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
  158. return 0;
  159. return (u32)aper;
  160. }
  161. /*
  162. * Look for an AGP bridge. Windows only expects the aperture in the
  163. * AGP bridge and some BIOS forget to initialize the Northbridge too.
  164. * Work around this here.
  165. *
  166. * Do an PCI bus scan by hand because we're running before the PCI
  167. * subsystem.
  168. *
  169. * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
  170. * generically. It's probably overkill to always scan all slots because
  171. * the AGP bridges should be always an own bus on the HT hierarchy,
  172. * but do it here for future safety.
  173. */
  174. static __u32 __init search_agp_bridge(u32 *order, int *valid_agp)
  175. {
  176. int num, slot, func;
  177. /* Poor man's PCI discovery */
  178. for (num = 0; num < 256; num++) {
  179. for (slot = 0; slot < 32; slot++) {
  180. for (func = 0; func < 8; func++) {
  181. u32 class, cap;
  182. u8 type;
  183. class = read_pci_config(num, slot, func,
  184. PCI_CLASS_REVISION);
  185. if (class == 0xffffffff)
  186. break;
  187. switch (class >> 16) {
  188. case PCI_CLASS_BRIDGE_HOST:
  189. case PCI_CLASS_BRIDGE_OTHER: /* needed? */
  190. /* AGP bridge? */
  191. cap = find_cap(num, slot, func,
  192. PCI_CAP_ID_AGP);
  193. if (!cap)
  194. break;
  195. *valid_agp = 1;
  196. return read_agp(num, slot, func, cap,
  197. order);
  198. }
  199. /* No multi-function device? */
  200. type = read_pci_config_byte(num, slot, func,
  201. PCI_HEADER_TYPE);
  202. if (!(type & 0x80))
  203. break;
  204. }
  205. }
  206. }
  207. printk(KERN_INFO "No AGP bridge found\n");
  208. return 0;
  209. }
  210. static int gart_fix_e820 __initdata = 1;
  211. static int __init parse_gart_mem(char *p)
  212. {
  213. if (!p)
  214. return -EINVAL;
  215. if (!strncmp(p, "off", 3))
  216. gart_fix_e820 = 0;
  217. else if (!strncmp(p, "on", 2))
  218. gart_fix_e820 = 1;
  219. return 0;
  220. }
  221. early_param("gart_fix_e820", parse_gart_mem);
  222. void __init early_gart_iommu_check(void)
  223. {
  224. /*
  225. * in case it is enabled before, esp for kexec/kdump,
  226. * previous kernel already enable that. memset called
  227. * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
  228. * or second kernel have different position for GART hole. and new
  229. * kernel could use hole as RAM that is still used by GART set by
  230. * first kernel
  231. * or BIOS forget to put that in reserved.
  232. * try to update e820 to make that region as reserved.
  233. */
  234. int fix, num;
  235. u32 ctl;
  236. u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
  237. u64 aper_base = 0, last_aper_base = 0;
  238. int aper_enabled = 0, last_aper_enabled = 0;
  239. if (!early_pci_allowed())
  240. return;
  241. fix = 0;
  242. for (num = 24; num < 32; num++) {
  243. if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
  244. continue;
  245. ctl = read_pci_config(0, num, 3, 0x90);
  246. aper_enabled = ctl & 1;
  247. aper_order = (ctl >> 1) & 7;
  248. aper_size = (32 * 1024 * 1024) << aper_order;
  249. aper_base = read_pci_config(0, num, 3, 0x94) & 0x7fff;
  250. aper_base <<= 25;
  251. if ((last_aper_order && aper_order != last_aper_order) ||
  252. (last_aper_base && aper_base != last_aper_base) ||
  253. (last_aper_enabled && aper_enabled != last_aper_enabled)) {
  254. fix = 1;
  255. break;
  256. }
  257. last_aper_order = aper_order;
  258. last_aper_base = aper_base;
  259. last_aper_enabled = aper_enabled;
  260. }
  261. if (!fix && !aper_enabled)
  262. return;
  263. if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
  264. fix = 1;
  265. if (gart_fix_e820 && !fix && aper_enabled) {
  266. if (!e820_all_mapped(aper_base, aper_base + aper_size,
  267. E820_RESERVED)) {
  268. /* reserved it, so we can resuse it in second kernel */
  269. printk(KERN_INFO "update e820 for GART\n");
  270. add_memory_region(aper_base, aper_size, E820_RESERVED);
  271. update_e820();
  272. }
  273. return;
  274. }
  275. /* different nodes have different setting, disable them all at first*/
  276. for (num = 24; num < 32; num++) {
  277. if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
  278. continue;
  279. ctl = read_pci_config(0, num, 3, 0x90);
  280. ctl &= ~1;
  281. write_pci_config(0, num, 3, 0x90, ctl);
  282. }
  283. }
  284. static int __initdata printed_gart_size_msg;
  285. void __init gart_iommu_hole_init(void)
  286. {
  287. u32 agp_aper_base = 0, agp_aper_order = 0;
  288. u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
  289. u64 aper_base, last_aper_base = 0;
  290. int fix, num, valid_agp = 0;
  291. int node;
  292. if (gart_iommu_aperture_disabled || !fix_aperture ||
  293. !early_pci_allowed())
  294. return;
  295. printk(KERN_INFO "Checking aperture...\n");
  296. if (!fallback_aper_force)
  297. agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
  298. fix = 0;
  299. node = 0;
  300. for (num = 24; num < 32; num++) {
  301. if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
  302. continue;
  303. iommu_detected = 1;
  304. gart_iommu_aperture = 1;
  305. aper_order = (read_pci_config(0, num, 3, 0x90) >> 1) & 7;
  306. aper_size = (32 * 1024 * 1024) << aper_order;
  307. aper_base = read_pci_config(0, num, 3, 0x94) & 0x7fff;
  308. aper_base <<= 25;
  309. printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
  310. node, aper_base, aper_size >> 20);
  311. node++;
  312. if (!aperture_valid(aper_base, aper_size, 64<<20)) {
  313. if (valid_agp && agp_aper_base &&
  314. agp_aper_base == aper_base &&
  315. agp_aper_order == aper_order) {
  316. /* the same between two setting from NB and agp */
  317. if (!no_iommu && end_pfn > MAX_DMA32_PFN && !printed_gart_size_msg) {
  318. printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
  319. printk(KERN_ERR "please increase GART size in your BIOS setup\n");
  320. printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
  321. printed_gart_size_msg = 1;
  322. }
  323. } else {
  324. fix = 1;
  325. break;
  326. }
  327. }
  328. if ((last_aper_order && aper_order != last_aper_order) ||
  329. (last_aper_base && aper_base != last_aper_base)) {
  330. fix = 1;
  331. break;
  332. }
  333. last_aper_order = aper_order;
  334. last_aper_base = aper_base;
  335. }
  336. if (!fix && !fallback_aper_force) {
  337. if (last_aper_base) {
  338. unsigned long n = (32 * 1024 * 1024) << last_aper_order;
  339. insert_aperture_resource((u32)last_aper_base, n);
  340. }
  341. return;
  342. }
  343. if (!fallback_aper_force) {
  344. aper_alloc = agp_aper_base;
  345. aper_order = agp_aper_order;
  346. }
  347. if (aper_alloc) {
  348. /* Got the aperture from the AGP bridge */
  349. } else if (swiotlb && !valid_agp) {
  350. /* Do nothing */
  351. } else if ((!no_iommu && end_pfn > MAX_DMA32_PFN) ||
  352. force_iommu ||
  353. valid_agp ||
  354. fallback_aper_force) {
  355. printk(KERN_ERR
  356. "Your BIOS doesn't leave a aperture memory hole\n");
  357. printk(KERN_ERR
  358. "Please enable the IOMMU option in the BIOS setup\n");
  359. printk(KERN_ERR
  360. "This costs you %d MB of RAM\n",
  361. 32 << fallback_aper_order);
  362. aper_order = fallback_aper_order;
  363. aper_alloc = allocate_aperture();
  364. if (!aper_alloc) {
  365. /*
  366. * Could disable AGP and IOMMU here, but it's
  367. * probably not worth it. But the later users
  368. * cannot deal with bad apertures and turning
  369. * on the aperture over memory causes very
  370. * strange problems, so it's better to panic
  371. * early.
  372. */
  373. panic("Not enough memory for aperture");
  374. }
  375. } else {
  376. return;
  377. }
  378. /* Fix up the north bridges */
  379. for (num = 24; num < 32; num++) {
  380. if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
  381. continue;
  382. /*
  383. * Don't enable translation yet. That is done later.
  384. * Assume this BIOS didn't initialise the GART so
  385. * just overwrite all previous bits
  386. */
  387. write_pci_config(0, num, 3, 0x90, aper_order<<1);
  388. write_pci_config(0, num, 3, 0x94, aper_alloc>>25);
  389. }
  390. }