nouveau_drv.h 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "nouveau@lists.freedesktop.org"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20120316"
  31. #define DRIVER_MAJOR 1
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 0
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 4096
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. struct sg_table *sg;
  74. };
  75. struct nouveau_tile_reg {
  76. bool used;
  77. uint32_t addr;
  78. uint32_t limit;
  79. uint32_t pitch;
  80. uint32_t zcomp;
  81. struct drm_mm_node *tag_mem;
  82. struct nouveau_fence *fence;
  83. };
  84. struct nouveau_bo {
  85. struct ttm_buffer_object bo;
  86. struct ttm_placement placement;
  87. u32 valid_domains;
  88. u32 placements[3];
  89. u32 busy_placements[3];
  90. struct ttm_bo_kmap_obj kmap;
  91. struct list_head head;
  92. /* protected by ttm_bo_reserve() */
  93. struct drm_file *reserved_by;
  94. struct list_head entry;
  95. int pbbo_index;
  96. bool validate_mapped;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_FIFO 14
  141. #define NVOBJ_ENGINE_FENCE 15
  142. #define NVOBJ_ENGINE_NR 16
  143. #define NVOBJ_ENGINE_DISPLAY (NVOBJ_ENGINE_NR + 0) /*XXX*/
  144. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  145. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  146. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  147. #define NVOBJ_FLAG_VM (1 << 3)
  148. #define NVOBJ_FLAG_VM_USER (1 << 4)
  149. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  150. struct nouveau_gpuobj {
  151. struct drm_device *dev;
  152. struct kref refcount;
  153. struct list_head list;
  154. void *node;
  155. u32 *suspend;
  156. uint32_t flags;
  157. u32 size;
  158. u32 pinst; /* PRAMIN BAR offset */
  159. u32 cinst; /* Channel offset */
  160. u64 vinst; /* VRAM address */
  161. u64 linst; /* VM address */
  162. uint32_t engine;
  163. uint32_t class;
  164. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  165. void *priv;
  166. };
  167. struct nouveau_page_flip_state {
  168. struct list_head head;
  169. struct drm_pending_vblank_event *event;
  170. int crtc, bpp, pitch, x, y;
  171. uint64_t offset;
  172. };
  173. enum nouveau_channel_mutex_class {
  174. NOUVEAU_UCHANNEL_MUTEX,
  175. NOUVEAU_KCHANNEL_MUTEX
  176. };
  177. struct nouveau_channel {
  178. struct drm_device *dev;
  179. struct list_head list;
  180. int id;
  181. /* references to the channel data structure */
  182. struct kref ref;
  183. /* users of the hardware channel resources, the hardware
  184. * context will be kicked off when it reaches zero. */
  185. atomic_t users;
  186. struct mutex mutex;
  187. /* owner of this fifo */
  188. struct drm_file *file_priv;
  189. /* mapping of the fifo itself */
  190. struct drm_local_map *map;
  191. /* mapping of the regs controlling the fifo */
  192. void __iomem *user;
  193. uint32_t user_get;
  194. uint32_t user_get_hi;
  195. uint32_t user_put;
  196. /* DMA push buffer */
  197. struct nouveau_gpuobj *pushbuf;
  198. struct nouveau_bo *pushbuf_bo;
  199. struct nouveau_vma pushbuf_vma;
  200. uint64_t pushbuf_base;
  201. /* Notifier memory */
  202. struct nouveau_bo *notifier_bo;
  203. struct nouveau_vma notifier_vma;
  204. struct drm_mm notifier_heap;
  205. /* PFIFO context */
  206. struct nouveau_gpuobj *ramfc;
  207. /* Execution engine contexts */
  208. void *engctx[NVOBJ_ENGINE_NR];
  209. /* NV50 VM */
  210. struct nouveau_vm *vm;
  211. struct nouveau_gpuobj *vm_pd;
  212. /* Objects */
  213. struct nouveau_gpuobj *ramin; /* Private instmem */
  214. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  215. struct nouveau_ramht *ramht; /* Hash table */
  216. /* GPU object info for stuff used in-kernel (mm_enabled) */
  217. uint32_t m2mf_ntfy;
  218. uint32_t vram_handle;
  219. uint32_t gart_handle;
  220. bool accel_done;
  221. /* Push buffer state (only for drm's channel on !mm_enabled) */
  222. struct {
  223. int max;
  224. int free;
  225. int cur;
  226. int put;
  227. /* access via pushbuf_bo */
  228. int ib_base;
  229. int ib_max;
  230. int ib_free;
  231. int ib_put;
  232. } dma;
  233. struct {
  234. bool active;
  235. char name[32];
  236. struct drm_info_list info;
  237. } debugfs;
  238. };
  239. struct nouveau_exec_engine {
  240. void (*destroy)(struct drm_device *, int engine);
  241. int (*init)(struct drm_device *, int engine);
  242. int (*fini)(struct drm_device *, int engine, bool suspend);
  243. int (*context_new)(struct nouveau_channel *, int engine);
  244. void (*context_del)(struct nouveau_channel *, int engine);
  245. int (*object_new)(struct nouveau_channel *, int engine,
  246. u32 handle, u16 class);
  247. void (*set_tile_region)(struct drm_device *dev, int i);
  248. void (*tlb_flush)(struct drm_device *, int engine);
  249. };
  250. struct nouveau_instmem_engine {
  251. void *priv;
  252. int (*init)(struct drm_device *dev);
  253. void (*takedown)(struct drm_device *dev);
  254. int (*suspend)(struct drm_device *dev);
  255. void (*resume)(struct drm_device *dev);
  256. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  257. u32 size, u32 align);
  258. void (*put)(struct nouveau_gpuobj *);
  259. int (*map)(struct nouveau_gpuobj *);
  260. void (*unmap)(struct nouveau_gpuobj *);
  261. void (*flush)(struct drm_device *);
  262. };
  263. struct nouveau_mc_engine {
  264. int (*init)(struct drm_device *dev);
  265. void (*takedown)(struct drm_device *dev);
  266. };
  267. struct nouveau_timer_engine {
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. uint64_t (*read)(struct drm_device *dev);
  271. };
  272. struct nouveau_fb_engine {
  273. int num_tiles;
  274. struct drm_mm tag_heap;
  275. void *priv;
  276. int (*init)(struct drm_device *dev);
  277. void (*takedown)(struct drm_device *dev);
  278. void (*init_tile_region)(struct drm_device *dev, int i,
  279. uint32_t addr, uint32_t size,
  280. uint32_t pitch, uint32_t flags);
  281. void (*set_tile_region)(struct drm_device *dev, int i);
  282. void (*free_tile_region)(struct drm_device *dev, int i);
  283. };
  284. struct nouveau_display_engine {
  285. void *priv;
  286. int (*early_init)(struct drm_device *);
  287. void (*late_takedown)(struct drm_device *);
  288. int (*create)(struct drm_device *);
  289. void (*destroy)(struct drm_device *);
  290. int (*init)(struct drm_device *);
  291. void (*fini)(struct drm_device *);
  292. struct drm_property *dithering_mode;
  293. struct drm_property *dithering_depth;
  294. struct drm_property *underscan_property;
  295. struct drm_property *underscan_hborder_property;
  296. struct drm_property *underscan_vborder_property;
  297. /* not really hue and saturation: */
  298. struct drm_property *vibrant_hue_property;
  299. struct drm_property *color_vibrance_property;
  300. };
  301. struct nouveau_gpio_engine {
  302. spinlock_t lock;
  303. struct list_head isr;
  304. int (*init)(struct drm_device *);
  305. void (*fini)(struct drm_device *);
  306. int (*drive)(struct drm_device *, int line, int dir, int out);
  307. int (*sense)(struct drm_device *, int line);
  308. void (*irq_enable)(struct drm_device *, int line, bool);
  309. };
  310. struct nouveau_pm_voltage_level {
  311. u32 voltage; /* microvolts */
  312. u8 vid;
  313. };
  314. struct nouveau_pm_voltage {
  315. bool supported;
  316. u8 version;
  317. u8 vid_mask;
  318. struct nouveau_pm_voltage_level *level;
  319. int nr_level;
  320. };
  321. /* Exclusive upper limits */
  322. #define NV_MEM_CL_DDR2_MAX 8
  323. #define NV_MEM_WR_DDR2_MAX 9
  324. #define NV_MEM_CL_DDR3_MAX 17
  325. #define NV_MEM_WR_DDR3_MAX 17
  326. #define NV_MEM_CL_GDDR3_MAX 16
  327. #define NV_MEM_WR_GDDR3_MAX 18
  328. #define NV_MEM_CL_GDDR5_MAX 21
  329. #define NV_MEM_WR_GDDR5_MAX 20
  330. struct nouveau_pm_memtiming {
  331. int id;
  332. u32 reg[9];
  333. u32 mr[4];
  334. u8 tCWL;
  335. u8 odt;
  336. u8 drive_strength;
  337. };
  338. struct nouveau_pm_tbl_header {
  339. u8 version;
  340. u8 header_len;
  341. u8 entry_cnt;
  342. u8 entry_len;
  343. };
  344. struct nouveau_pm_tbl_entry {
  345. u8 tWR;
  346. u8 tWTR;
  347. u8 tCL;
  348. u8 tRC;
  349. u8 empty_4;
  350. u8 tRFC; /* Byte 5 */
  351. u8 empty_6;
  352. u8 tRAS; /* Byte 7 */
  353. u8 empty_8;
  354. u8 tRP; /* Byte 9 */
  355. u8 tRCDRD;
  356. u8 tRCDWR;
  357. u8 tRRD;
  358. u8 tUNK_13;
  359. u8 RAM_FT1; /* 14, a bitmask of random RAM features */
  360. u8 empty_15;
  361. u8 tUNK_16;
  362. u8 empty_17;
  363. u8 tUNK_18;
  364. u8 tCWL;
  365. u8 tUNK_20, tUNK_21;
  366. };
  367. struct nouveau_pm_profile;
  368. struct nouveau_pm_profile_func {
  369. void (*destroy)(struct nouveau_pm_profile *);
  370. void (*init)(struct nouveau_pm_profile *);
  371. void (*fini)(struct nouveau_pm_profile *);
  372. struct nouveau_pm_level *(*select)(struct nouveau_pm_profile *);
  373. };
  374. struct nouveau_pm_profile {
  375. const struct nouveau_pm_profile_func *func;
  376. struct list_head head;
  377. char name[8];
  378. };
  379. #define NOUVEAU_PM_MAX_LEVEL 8
  380. struct nouveau_pm_level {
  381. struct nouveau_pm_profile profile;
  382. struct device_attribute dev_attr;
  383. char name[32];
  384. int id;
  385. struct nouveau_pm_memtiming timing;
  386. u32 memory;
  387. u16 memscript;
  388. u32 core;
  389. u32 shader;
  390. u32 rop;
  391. u32 copy;
  392. u32 daemon;
  393. u32 vdec;
  394. u32 dom6;
  395. u32 unka0; /* nva3:nvc0 */
  396. u32 hub01; /* nvc0- */
  397. u32 hub06; /* nvc0- */
  398. u32 hub07; /* nvc0- */
  399. u32 volt_min; /* microvolts */
  400. u32 volt_max;
  401. u8 fanspeed;
  402. };
  403. struct nouveau_pm_temp_sensor_constants {
  404. u16 offset_constant;
  405. s16 offset_mult;
  406. s16 offset_div;
  407. s16 slope_mult;
  408. s16 slope_div;
  409. };
  410. struct nouveau_pm_threshold_temp {
  411. s16 critical;
  412. s16 down_clock;
  413. s16 fan_boost;
  414. };
  415. struct nouveau_pm_fan {
  416. u32 percent;
  417. u32 min_duty;
  418. u32 max_duty;
  419. u32 pwm_freq;
  420. u32 pwm_divisor;
  421. };
  422. struct nouveau_pm_engine {
  423. struct nouveau_pm_voltage voltage;
  424. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  425. int nr_perflvl;
  426. struct nouveau_pm_temp_sensor_constants sensor_constants;
  427. struct nouveau_pm_threshold_temp threshold_temp;
  428. struct nouveau_pm_fan fan;
  429. struct nouveau_pm_profile *profile_ac;
  430. struct nouveau_pm_profile *profile_dc;
  431. struct nouveau_pm_profile *profile;
  432. struct list_head profiles;
  433. struct nouveau_pm_level boot;
  434. struct nouveau_pm_level *cur;
  435. struct device *hwmon;
  436. struct notifier_block acpi_nb;
  437. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  438. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  439. int (*clocks_set)(struct drm_device *, void *);
  440. int (*voltage_get)(struct drm_device *);
  441. int (*voltage_set)(struct drm_device *, int voltage);
  442. int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
  443. int (*pwm_set)(struct drm_device *, int line, u32, u32);
  444. int (*temp_get)(struct drm_device *);
  445. };
  446. struct nouveau_vram_engine {
  447. struct nouveau_mm mm;
  448. int (*init)(struct drm_device *);
  449. void (*takedown)(struct drm_device *dev);
  450. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  451. u32 type, struct nouveau_mem **);
  452. void (*put)(struct drm_device *, struct nouveau_mem **);
  453. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  454. };
  455. struct nouveau_engine {
  456. struct nouveau_instmem_engine instmem;
  457. struct nouveau_mc_engine mc;
  458. struct nouveau_timer_engine timer;
  459. struct nouveau_fb_engine fb;
  460. struct nouveau_display_engine display;
  461. struct nouveau_gpio_engine gpio;
  462. struct nouveau_pm_engine pm;
  463. struct nouveau_vram_engine vram;
  464. };
  465. struct nouveau_pll_vals {
  466. union {
  467. struct {
  468. #ifdef __BIG_ENDIAN
  469. uint8_t N1, M1, N2, M2;
  470. #else
  471. uint8_t M1, N1, M2, N2;
  472. #endif
  473. };
  474. struct {
  475. uint16_t NM1, NM2;
  476. } __attribute__((packed));
  477. };
  478. int log2P;
  479. int refclk;
  480. };
  481. enum nv04_fp_display_regs {
  482. FP_DISPLAY_END,
  483. FP_TOTAL,
  484. FP_CRTC,
  485. FP_SYNC_START,
  486. FP_SYNC_END,
  487. FP_VALID_START,
  488. FP_VALID_END
  489. };
  490. struct nv04_crtc_reg {
  491. unsigned char MiscOutReg;
  492. uint8_t CRTC[0xa0];
  493. uint8_t CR58[0x10];
  494. uint8_t Sequencer[5];
  495. uint8_t Graphics[9];
  496. uint8_t Attribute[21];
  497. unsigned char DAC[768];
  498. /* PCRTC regs */
  499. uint32_t fb_start;
  500. uint32_t crtc_cfg;
  501. uint32_t cursor_cfg;
  502. uint32_t gpio_ext;
  503. uint32_t crtc_830;
  504. uint32_t crtc_834;
  505. uint32_t crtc_850;
  506. uint32_t crtc_eng_ctrl;
  507. /* PRAMDAC regs */
  508. uint32_t nv10_cursync;
  509. struct nouveau_pll_vals pllvals;
  510. uint32_t ramdac_gen_ctrl;
  511. uint32_t ramdac_630;
  512. uint32_t ramdac_634;
  513. uint32_t tv_setup;
  514. uint32_t tv_vtotal;
  515. uint32_t tv_vskew;
  516. uint32_t tv_vsync_delay;
  517. uint32_t tv_htotal;
  518. uint32_t tv_hskew;
  519. uint32_t tv_hsync_delay;
  520. uint32_t tv_hsync_delay2;
  521. uint32_t fp_horiz_regs[7];
  522. uint32_t fp_vert_regs[7];
  523. uint32_t dither;
  524. uint32_t fp_control;
  525. uint32_t dither_regs[6];
  526. uint32_t fp_debug_0;
  527. uint32_t fp_debug_1;
  528. uint32_t fp_debug_2;
  529. uint32_t fp_margin_color;
  530. uint32_t ramdac_8c0;
  531. uint32_t ramdac_a20;
  532. uint32_t ramdac_a24;
  533. uint32_t ramdac_a34;
  534. uint32_t ctv_regs[38];
  535. };
  536. struct nv04_output_reg {
  537. uint32_t output;
  538. int head;
  539. };
  540. struct nv04_mode_state {
  541. struct nv04_crtc_reg crtc_reg[2];
  542. uint32_t pllsel;
  543. uint32_t sel_clk;
  544. };
  545. enum nouveau_card_type {
  546. NV_04 = 0x04,
  547. NV_10 = 0x10,
  548. NV_20 = 0x20,
  549. NV_30 = 0x30,
  550. NV_40 = 0x40,
  551. NV_50 = 0x50,
  552. NV_C0 = 0xc0,
  553. NV_D0 = 0xd0,
  554. NV_E0 = 0xe0,
  555. };
  556. struct drm_nouveau_private {
  557. struct drm_device *dev;
  558. bool noaccel;
  559. /* the card type, takes NV_* as values */
  560. enum nouveau_card_type card_type;
  561. /* exact chipset, derived from NV_PMC_BOOT_0 */
  562. int chipset;
  563. int flags;
  564. u32 crystal;
  565. void __iomem *mmio;
  566. spinlock_t ramin_lock;
  567. void __iomem *ramin;
  568. u32 ramin_size;
  569. u32 ramin_base;
  570. bool ramin_available;
  571. struct drm_mm ramin_heap;
  572. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  573. struct list_head gpuobj_list;
  574. struct list_head classes;
  575. struct nouveau_bo *vga_ram;
  576. /* interrupt handling */
  577. void (*irq_handler[32])(struct drm_device *);
  578. bool msi_enabled;
  579. struct list_head vbl_waiting;
  580. struct {
  581. struct drm_global_reference mem_global_ref;
  582. struct ttm_bo_global_ref bo_global_ref;
  583. struct ttm_bo_device bdev;
  584. atomic_t validate_sequence;
  585. int (*move)(struct nouveau_channel *,
  586. struct ttm_buffer_object *,
  587. struct ttm_mem_reg *, struct ttm_mem_reg *);
  588. } ttm;
  589. struct {
  590. spinlock_t lock;
  591. struct drm_mm heap;
  592. struct nouveau_bo *bo;
  593. } fence;
  594. struct {
  595. spinlock_t lock;
  596. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  597. } channels;
  598. struct nouveau_engine engine;
  599. struct nouveau_channel *channel;
  600. /* For PFIFO and PGRAPH. */
  601. spinlock_t context_switch_lock;
  602. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  603. spinlock_t vm_lock;
  604. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  605. struct nouveau_ramht *ramht;
  606. struct nouveau_gpuobj *ramfc;
  607. struct nouveau_gpuobj *ramro;
  608. uint32_t ramin_rsvd_vram;
  609. struct {
  610. enum {
  611. NOUVEAU_GART_NONE = 0,
  612. NOUVEAU_GART_AGP, /* AGP */
  613. NOUVEAU_GART_PDMA, /* paged dma object */
  614. NOUVEAU_GART_HW /* on-chip gart/vm */
  615. } type;
  616. uint64_t aper_base;
  617. uint64_t aper_size;
  618. uint64_t aper_free;
  619. struct ttm_backend_func *func;
  620. struct {
  621. struct page *page;
  622. dma_addr_t addr;
  623. } dummy;
  624. struct nouveau_gpuobj *sg_ctxdma;
  625. } gart_info;
  626. /* nv10-nv40 tiling regions */
  627. struct {
  628. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  629. spinlock_t lock;
  630. } tile;
  631. /* VRAM/fb configuration */
  632. enum {
  633. NV_MEM_TYPE_UNKNOWN = 0,
  634. NV_MEM_TYPE_STOLEN,
  635. NV_MEM_TYPE_SGRAM,
  636. NV_MEM_TYPE_SDRAM,
  637. NV_MEM_TYPE_DDR1,
  638. NV_MEM_TYPE_DDR2,
  639. NV_MEM_TYPE_DDR3,
  640. NV_MEM_TYPE_GDDR2,
  641. NV_MEM_TYPE_GDDR3,
  642. NV_MEM_TYPE_GDDR4,
  643. NV_MEM_TYPE_GDDR5
  644. } vram_type;
  645. uint64_t vram_size;
  646. uint64_t vram_sys_base;
  647. bool vram_rank_B;
  648. uint64_t fb_available_size;
  649. uint64_t fb_mappable_pages;
  650. uint64_t fb_aper_free;
  651. int fb_mtrr;
  652. /* BAR control (NV50-) */
  653. struct nouveau_vm *bar1_vm;
  654. struct nouveau_vm *bar3_vm;
  655. /* G8x/G9x virtual address space */
  656. struct nouveau_vm *chan_vm;
  657. struct nvbios vbios;
  658. u8 *mxms;
  659. struct list_head i2c_ports;
  660. struct nv04_mode_state mode_reg;
  661. struct nv04_mode_state saved_reg;
  662. uint32_t saved_vga_font[4][16384];
  663. uint32_t crtc_owner;
  664. uint32_t dac_users[4];
  665. struct backlight_device *backlight;
  666. struct {
  667. struct dentry *channel_root;
  668. } debugfs;
  669. struct nouveau_fbdev *nfbdev;
  670. struct apertures_struct *apertures;
  671. };
  672. static inline struct drm_nouveau_private *
  673. nouveau_private(struct drm_device *dev)
  674. {
  675. return dev->dev_private;
  676. }
  677. static inline struct drm_nouveau_private *
  678. nouveau_bdev(struct ttm_bo_device *bd)
  679. {
  680. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  681. }
  682. static inline int
  683. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  684. {
  685. struct nouveau_bo *prev;
  686. if (!pnvbo)
  687. return -EINVAL;
  688. prev = *pnvbo;
  689. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  690. if (prev) {
  691. struct ttm_buffer_object *bo = &prev->bo;
  692. ttm_bo_unref(&bo);
  693. }
  694. return 0;
  695. }
  696. /* nouveau_drv.c */
  697. extern int nouveau_modeset;
  698. extern int nouveau_agpmode;
  699. extern int nouveau_duallink;
  700. extern int nouveau_uscript_lvds;
  701. extern int nouveau_uscript_tmds;
  702. extern int nouveau_vram_pushbuf;
  703. extern int nouveau_vram_notify;
  704. extern char *nouveau_vram_type;
  705. extern int nouveau_fbpercrtc;
  706. extern int nouveau_tv_disable;
  707. extern char *nouveau_tv_norm;
  708. extern int nouveau_reg_debug;
  709. extern char *nouveau_vbios;
  710. extern int nouveau_ignorelid;
  711. extern int nouveau_nofbaccel;
  712. extern int nouveau_noaccel;
  713. extern int nouveau_force_post;
  714. extern int nouveau_override_conntype;
  715. extern char *nouveau_perflvl;
  716. extern int nouveau_perflvl_wr;
  717. extern int nouveau_msi;
  718. extern int nouveau_ctxfw;
  719. extern int nouveau_mxmdcb;
  720. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  721. extern int nouveau_pci_resume(struct pci_dev *pdev);
  722. /* nouveau_state.c */
  723. extern int nouveau_open(struct drm_device *, struct drm_file *);
  724. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  725. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  726. extern int nouveau_load(struct drm_device *, unsigned long flags);
  727. extern int nouveau_firstopen(struct drm_device *);
  728. extern void nouveau_lastclose(struct drm_device *);
  729. extern int nouveau_unload(struct drm_device *);
  730. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  731. struct drm_file *);
  732. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  733. struct drm_file *);
  734. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  735. uint32_t reg, uint32_t mask, uint32_t val);
  736. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  737. uint32_t reg, uint32_t mask, uint32_t val);
  738. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  739. bool (*cond)(void *), void *);
  740. extern bool nouveau_wait_for_idle(struct drm_device *);
  741. extern int nouveau_card_init(struct drm_device *);
  742. /* nouveau_mem.c */
  743. extern int nouveau_mem_vram_init(struct drm_device *);
  744. extern void nouveau_mem_vram_fini(struct drm_device *);
  745. extern int nouveau_mem_gart_init(struct drm_device *);
  746. extern void nouveau_mem_gart_fini(struct drm_device *);
  747. extern int nouveau_mem_init_agp(struct drm_device *);
  748. extern int nouveau_mem_reset_agp(struct drm_device *);
  749. extern void nouveau_mem_close(struct drm_device *);
  750. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  751. extern int nouveau_mem_timing_calc(struct drm_device *, u32 freq,
  752. struct nouveau_pm_memtiming *);
  753. extern void nouveau_mem_timing_read(struct drm_device *,
  754. struct nouveau_pm_memtiming *);
  755. extern int nouveau_mem_vbios_type(struct drm_device *);
  756. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  757. struct drm_device *dev, uint32_t addr, uint32_t size,
  758. uint32_t pitch, uint32_t flags);
  759. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  760. struct nouveau_tile_reg *tile,
  761. struct nouveau_fence *fence);
  762. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  763. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  764. /* nouveau_notifier.c */
  765. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  766. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  767. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  768. int cout, uint32_t start, uint32_t end,
  769. uint32_t *offset);
  770. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  771. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  772. struct drm_file *);
  773. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  774. struct drm_file *);
  775. /* nouveau_channel.c */
  776. extern struct drm_ioctl_desc nouveau_ioctls[];
  777. extern int nouveau_max_ioctl;
  778. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  779. extern int nouveau_channel_alloc(struct drm_device *dev,
  780. struct nouveau_channel **chan,
  781. struct drm_file *file_priv,
  782. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  783. extern struct nouveau_channel *
  784. nouveau_channel_get_unlocked(struct nouveau_channel *);
  785. extern struct nouveau_channel *
  786. nouveau_channel_get(struct drm_file *, int id);
  787. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  788. extern void nouveau_channel_put(struct nouveau_channel **);
  789. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  790. struct nouveau_channel **pchan);
  791. extern int nouveau_channel_idle(struct nouveau_channel *chan);
  792. /* nouveau_object.c */
  793. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  794. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  795. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  796. } while (0)
  797. #define NVOBJ_ENGINE_DEL(d, e) do { \
  798. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  799. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  800. } while (0)
  801. #define NVOBJ_CLASS(d, c, e) do { \
  802. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  803. if (ret) \
  804. return ret; \
  805. } while (0)
  806. #define NVOBJ_MTHD(d, c, m, e) do { \
  807. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  808. if (ret) \
  809. return ret; \
  810. } while (0)
  811. extern int nouveau_gpuobj_early_init(struct drm_device *);
  812. extern int nouveau_gpuobj_init(struct drm_device *);
  813. extern void nouveau_gpuobj_takedown(struct drm_device *);
  814. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  815. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  816. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  817. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  818. int (*exec)(struct nouveau_channel *,
  819. u32 class, u32 mthd, u32 data));
  820. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  821. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  822. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  823. uint32_t vram_h, uint32_t tt_h);
  824. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  825. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  826. uint32_t size, int align, uint32_t flags,
  827. struct nouveau_gpuobj **);
  828. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  829. struct nouveau_gpuobj **);
  830. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  831. u32 size, u32 flags,
  832. struct nouveau_gpuobj **);
  833. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  834. uint64_t offset, uint64_t size, int access,
  835. int target, struct nouveau_gpuobj **);
  836. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  837. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  838. u64 size, int target, int access, u32 type,
  839. u32 comp, struct nouveau_gpuobj **pobj);
  840. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  841. int class, u64 base, u64 size, int target,
  842. int access, u32 type, u32 comp);
  843. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  844. struct drm_file *);
  845. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  846. struct drm_file *);
  847. /* nouveau_irq.c */
  848. extern int nouveau_irq_init(struct drm_device *);
  849. extern void nouveau_irq_fini(struct drm_device *);
  850. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  851. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  852. void (*)(struct drm_device *));
  853. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  854. extern void nouveau_irq_preinstall(struct drm_device *);
  855. extern int nouveau_irq_postinstall(struct drm_device *);
  856. extern void nouveau_irq_uninstall(struct drm_device *);
  857. /* nouveau_sgdma.c */
  858. extern int nouveau_sgdma_init(struct drm_device *);
  859. extern void nouveau_sgdma_takedown(struct drm_device *);
  860. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  861. uint32_t offset);
  862. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  863. unsigned long size,
  864. uint32_t page_flags,
  865. struct page *dummy_read_page);
  866. /* nouveau_debugfs.c */
  867. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  868. extern int nouveau_debugfs_init(struct drm_minor *);
  869. extern void nouveau_debugfs_takedown(struct drm_minor *);
  870. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  871. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  872. #else
  873. static inline int
  874. nouveau_debugfs_init(struct drm_minor *minor)
  875. {
  876. return 0;
  877. }
  878. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  879. {
  880. }
  881. static inline int
  882. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  883. {
  884. return 0;
  885. }
  886. static inline void
  887. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  888. {
  889. }
  890. #endif
  891. /* nouveau_dma.c */
  892. extern void nouveau_dma_init(struct nouveau_channel *);
  893. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  894. /* nouveau_acpi.c */
  895. #define ROM_BIOS_PAGE 4096
  896. #if defined(CONFIG_ACPI)
  897. void nouveau_register_dsm_handler(void);
  898. void nouveau_unregister_dsm_handler(void);
  899. void nouveau_switcheroo_optimus_dsm(void);
  900. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  901. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  902. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  903. #else
  904. static inline void nouveau_register_dsm_handler(void) {}
  905. static inline void nouveau_unregister_dsm_handler(void) {}
  906. static inline void nouveau_switcheroo_optimus_dsm(void) {}
  907. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  908. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  909. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  910. #endif
  911. /* nouveau_backlight.c */
  912. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  913. extern int nouveau_backlight_init(struct drm_device *);
  914. extern void nouveau_backlight_exit(struct drm_device *);
  915. #else
  916. static inline int nouveau_backlight_init(struct drm_device *dev)
  917. {
  918. return 0;
  919. }
  920. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  921. #endif
  922. /* nouveau_bios.c */
  923. extern int nouveau_bios_init(struct drm_device *);
  924. extern void nouveau_bios_takedown(struct drm_device *dev);
  925. extern int nouveau_run_vbios_init(struct drm_device *);
  926. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  927. struct dcb_entry *, int crtc);
  928. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  929. extern struct dcb_connector_table_entry *
  930. nouveau_bios_connector_entry(struct drm_device *, int index);
  931. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  932. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  933. struct pll_lims *);
  934. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  935. struct dcb_entry *, int crtc);
  936. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  937. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  938. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  939. bool *dl, bool *if_is_24bit);
  940. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  941. int head, int pxclk);
  942. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  943. enum LVDS_script, int pxclk);
  944. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  945. /* nouveau_mxm.c */
  946. int nouveau_mxm_init(struct drm_device *dev);
  947. void nouveau_mxm_fini(struct drm_device *dev);
  948. /* nouveau_ttm.c */
  949. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  950. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  951. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  952. /* nouveau_hdmi.c */
  953. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  954. /* nv04_fb.c */
  955. extern int nv04_fb_vram_init(struct drm_device *);
  956. extern int nv04_fb_init(struct drm_device *);
  957. extern void nv04_fb_takedown(struct drm_device *);
  958. /* nv10_fb.c */
  959. extern int nv10_fb_vram_init(struct drm_device *dev);
  960. extern int nv1a_fb_vram_init(struct drm_device *dev);
  961. extern int nv10_fb_init(struct drm_device *);
  962. extern void nv10_fb_takedown(struct drm_device *);
  963. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  964. uint32_t addr, uint32_t size,
  965. uint32_t pitch, uint32_t flags);
  966. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  967. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  968. /* nv20_fb.c */
  969. extern int nv20_fb_vram_init(struct drm_device *dev);
  970. extern int nv20_fb_init(struct drm_device *);
  971. extern void nv20_fb_takedown(struct drm_device *);
  972. extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
  973. uint32_t addr, uint32_t size,
  974. uint32_t pitch, uint32_t flags);
  975. extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
  976. extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
  977. /* nv30_fb.c */
  978. extern int nv30_fb_init(struct drm_device *);
  979. extern void nv30_fb_takedown(struct drm_device *);
  980. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  981. uint32_t addr, uint32_t size,
  982. uint32_t pitch, uint32_t flags);
  983. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  984. /* nv40_fb.c */
  985. extern int nv40_fb_vram_init(struct drm_device *dev);
  986. extern int nv40_fb_init(struct drm_device *);
  987. extern void nv40_fb_takedown(struct drm_device *);
  988. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  989. /* nv50_fb.c */
  990. extern int nv50_fb_init(struct drm_device *);
  991. extern void nv50_fb_takedown(struct drm_device *);
  992. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  993. /* nvc0_fb.c */
  994. extern int nvc0_fb_init(struct drm_device *);
  995. extern void nvc0_fb_takedown(struct drm_device *);
  996. /* nv04_graph.c */
  997. extern int nv04_graph_create(struct drm_device *);
  998. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  999. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1000. u32 class, u32 mthd, u32 data);
  1001. extern struct nouveau_bitfield nv04_graph_nsource[];
  1002. /* nv10_graph.c */
  1003. extern int nv10_graph_create(struct drm_device *);
  1004. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1005. extern struct nouveau_bitfield nv10_graph_intr[];
  1006. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1007. /* nv20_graph.c */
  1008. extern int nv20_graph_create(struct drm_device *);
  1009. /* nv40_graph.c */
  1010. extern int nv40_graph_create(struct drm_device *);
  1011. extern void nv40_grctx_init(struct drm_device *, u32 *size);
  1012. extern void nv40_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1013. /* nv50_graph.c */
  1014. extern int nv50_graph_create(struct drm_device *);
  1015. extern struct nouveau_enum nv50_data_error_names[];
  1016. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1017. extern int nv50_grctx_init(struct drm_device *, u32 *, u32, u32 *, u32 *);
  1018. extern void nv50_grctx_fill(struct drm_device *, struct nouveau_gpuobj *);
  1019. /* nvc0_graph.c */
  1020. extern int nvc0_graph_create(struct drm_device *);
  1021. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1022. /* nve0_graph.c */
  1023. extern int nve0_graph_create(struct drm_device *);
  1024. /* nv84_crypt.c */
  1025. extern int nv84_crypt_create(struct drm_device *);
  1026. /* nv98_crypt.c */
  1027. extern int nv98_crypt_create(struct drm_device *dev);
  1028. /* nva3_copy.c */
  1029. extern int nva3_copy_create(struct drm_device *dev);
  1030. /* nvc0_copy.c */
  1031. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1032. /* nv31_mpeg.c */
  1033. extern int nv31_mpeg_create(struct drm_device *dev);
  1034. /* nv50_mpeg.c */
  1035. extern int nv50_mpeg_create(struct drm_device *dev);
  1036. /* nv84_bsp.c */
  1037. /* nv98_bsp.c */
  1038. extern int nv84_bsp_create(struct drm_device *dev);
  1039. /* nv84_vp.c */
  1040. /* nv98_vp.c */
  1041. extern int nv84_vp_create(struct drm_device *dev);
  1042. /* nv98_ppp.c */
  1043. extern int nv98_ppp_create(struct drm_device *dev);
  1044. /* nv04_instmem.c */
  1045. extern int nv04_instmem_init(struct drm_device *);
  1046. extern void nv04_instmem_takedown(struct drm_device *);
  1047. extern int nv04_instmem_suspend(struct drm_device *);
  1048. extern void nv04_instmem_resume(struct drm_device *);
  1049. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1050. u32 size, u32 align);
  1051. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1052. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1053. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1054. extern void nv04_instmem_flush(struct drm_device *);
  1055. /* nv50_instmem.c */
  1056. extern int nv50_instmem_init(struct drm_device *);
  1057. extern void nv50_instmem_takedown(struct drm_device *);
  1058. extern int nv50_instmem_suspend(struct drm_device *);
  1059. extern void nv50_instmem_resume(struct drm_device *);
  1060. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1061. u32 size, u32 align);
  1062. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1063. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1064. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1065. extern void nv50_instmem_flush(struct drm_device *);
  1066. extern void nv84_instmem_flush(struct drm_device *);
  1067. /* nvc0_instmem.c */
  1068. extern int nvc0_instmem_init(struct drm_device *);
  1069. extern void nvc0_instmem_takedown(struct drm_device *);
  1070. extern int nvc0_instmem_suspend(struct drm_device *);
  1071. extern void nvc0_instmem_resume(struct drm_device *);
  1072. /* nv04_mc.c */
  1073. extern int nv04_mc_init(struct drm_device *);
  1074. extern void nv04_mc_takedown(struct drm_device *);
  1075. /* nv40_mc.c */
  1076. extern int nv40_mc_init(struct drm_device *);
  1077. extern void nv40_mc_takedown(struct drm_device *);
  1078. /* nv50_mc.c */
  1079. extern int nv50_mc_init(struct drm_device *);
  1080. extern void nv50_mc_takedown(struct drm_device *);
  1081. /* nv04_timer.c */
  1082. extern int nv04_timer_init(struct drm_device *);
  1083. extern uint64_t nv04_timer_read(struct drm_device *);
  1084. extern void nv04_timer_takedown(struct drm_device *);
  1085. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1086. unsigned long arg);
  1087. /* nv04_dac.c */
  1088. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1089. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1090. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1091. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1092. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1093. /* nv04_dfp.c */
  1094. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1095. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1096. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1097. int head, bool dl);
  1098. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1099. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1100. /* nv04_tv.c */
  1101. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1102. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1103. /* nv17_tv.c */
  1104. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1105. /* nv04_display.c */
  1106. extern int nv04_display_early_init(struct drm_device *);
  1107. extern void nv04_display_late_takedown(struct drm_device *);
  1108. extern int nv04_display_create(struct drm_device *);
  1109. extern void nv04_display_destroy(struct drm_device *);
  1110. extern int nv04_display_init(struct drm_device *);
  1111. extern void nv04_display_fini(struct drm_device *);
  1112. /* nvd0_display.c */
  1113. extern int nvd0_display_create(struct drm_device *);
  1114. extern void nvd0_display_destroy(struct drm_device *);
  1115. extern int nvd0_display_init(struct drm_device *);
  1116. extern void nvd0_display_fini(struct drm_device *);
  1117. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1118. void nvd0_display_flip_stop(struct drm_crtc *);
  1119. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1120. struct nouveau_channel *, u32 swap_interval);
  1121. /* nv04_crtc.c */
  1122. extern int nv04_crtc_create(struct drm_device *, int index);
  1123. /* nouveau_bo.c */
  1124. extern struct ttm_bo_driver nouveau_bo_driver;
  1125. extern void nouveau_bo_move_init(struct nouveau_channel *);
  1126. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1127. uint32_t flags, uint32_t tile_mode,
  1128. uint32_t tile_flags,
  1129. struct sg_table *sg,
  1130. struct nouveau_bo **);
  1131. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1132. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1133. extern int nouveau_bo_map(struct nouveau_bo *);
  1134. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1135. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1136. uint32_t busy);
  1137. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1138. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1139. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1140. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1141. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1142. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1143. bool no_wait_reserve, bool no_wait_gpu);
  1144. extern struct nouveau_vma *
  1145. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1146. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1147. struct nouveau_vma *);
  1148. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1149. /* nouveau_gem.c */
  1150. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1151. uint32_t domain, uint32_t tile_mode,
  1152. uint32_t tile_flags, struct nouveau_bo **);
  1153. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1154. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1155. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1156. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1157. struct drm_file *);
  1158. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1159. struct drm_file *);
  1160. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1161. struct drm_file *);
  1162. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1163. struct drm_file *);
  1164. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1165. struct drm_file *);
  1166. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1167. struct drm_file *);
  1168. extern struct dma_buf *nouveau_gem_prime_export(struct drm_device *dev,
  1169. struct drm_gem_object *obj, int flags);
  1170. extern struct drm_gem_object *nouveau_gem_prime_import(struct drm_device *dev,
  1171. struct dma_buf *dma_buf);
  1172. /* nouveau_display.c */
  1173. int nouveau_display_create(struct drm_device *dev);
  1174. void nouveau_display_destroy(struct drm_device *dev);
  1175. int nouveau_display_init(struct drm_device *dev);
  1176. void nouveau_display_fini(struct drm_device *dev);
  1177. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1178. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1179. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1180. struct drm_pending_vblank_event *event);
  1181. int nouveau_finish_page_flip(struct nouveau_channel *,
  1182. struct nouveau_page_flip_state *);
  1183. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1184. struct drm_mode_create_dumb *args);
  1185. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1186. uint32_t handle, uint64_t *offset);
  1187. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1188. uint32_t handle);
  1189. /* nv10_gpio.c */
  1190. int nv10_gpio_init(struct drm_device *dev);
  1191. void nv10_gpio_fini(struct drm_device *dev);
  1192. int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1193. int nv10_gpio_sense(struct drm_device *dev, int line);
  1194. void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
  1195. /* nv50_gpio.c */
  1196. int nv50_gpio_init(struct drm_device *dev);
  1197. void nv50_gpio_fini(struct drm_device *dev);
  1198. int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1199. int nv50_gpio_sense(struct drm_device *dev, int line);
  1200. void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
  1201. int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
  1202. int nvd0_gpio_sense(struct drm_device *dev, int line);
  1203. /* nv50_calc.c */
  1204. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1205. int *N1, int *M1, int *N2, int *M2, int *P);
  1206. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1207. int clk, int *N, int *fN, int *M, int *P);
  1208. #ifndef ioread32_native
  1209. #ifdef __BIG_ENDIAN
  1210. #define ioread16_native ioread16be
  1211. #define iowrite16_native iowrite16be
  1212. #define ioread32_native ioread32be
  1213. #define iowrite32_native iowrite32be
  1214. #else /* def __BIG_ENDIAN */
  1215. #define ioread16_native ioread16
  1216. #define iowrite16_native iowrite16
  1217. #define ioread32_native ioread32
  1218. #define iowrite32_native iowrite32
  1219. #endif /* def __BIG_ENDIAN else */
  1220. #endif /* !ioread32_native */
  1221. /* channel control reg access */
  1222. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1223. {
  1224. return ioread32_native(chan->user + reg);
  1225. }
  1226. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1227. unsigned reg, u32 val)
  1228. {
  1229. iowrite32_native(val, chan->user + reg);
  1230. }
  1231. /* register access */
  1232. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1233. {
  1234. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1235. return ioread32_native(dev_priv->mmio + reg);
  1236. }
  1237. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1238. {
  1239. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1240. iowrite32_native(val, dev_priv->mmio + reg);
  1241. }
  1242. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1243. {
  1244. u32 tmp = nv_rd32(dev, reg);
  1245. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1246. return tmp;
  1247. }
  1248. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1249. {
  1250. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1251. return ioread8(dev_priv->mmio + reg);
  1252. }
  1253. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1254. {
  1255. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1256. iowrite8(val, dev_priv->mmio + reg);
  1257. }
  1258. #define nv_wait(dev, reg, mask, val) \
  1259. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1260. #define nv_wait_ne(dev, reg, mask, val) \
  1261. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1262. #define nv_wait_cb(dev, func, data) \
  1263. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1264. /* PRAMIN access */
  1265. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1266. {
  1267. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1268. return ioread32_native(dev_priv->ramin + offset);
  1269. }
  1270. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1271. {
  1272. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1273. iowrite32_native(val, dev_priv->ramin + offset);
  1274. }
  1275. /* object access */
  1276. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1277. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1278. /*
  1279. * Logging
  1280. * Argument d is (struct drm_device *).
  1281. */
  1282. #define NV_PRINTK(level, d, fmt, arg...) \
  1283. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1284. pci_name(d->pdev), ##arg)
  1285. #ifndef NV_DEBUG_NOTRACE
  1286. #define NV_DEBUG(d, fmt, arg...) do { \
  1287. if (drm_debug & DRM_UT_DRIVER) { \
  1288. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1289. __LINE__, ##arg); \
  1290. } \
  1291. } while (0)
  1292. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1293. if (drm_debug & DRM_UT_KMS) { \
  1294. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1295. __LINE__, ##arg); \
  1296. } \
  1297. } while (0)
  1298. #else
  1299. #define NV_DEBUG(d, fmt, arg...) do { \
  1300. if (drm_debug & DRM_UT_DRIVER) \
  1301. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1302. } while (0)
  1303. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1304. if (drm_debug & DRM_UT_KMS) \
  1305. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1306. } while (0)
  1307. #endif
  1308. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1309. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1310. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1311. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1312. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1313. #define NV_WARNONCE(d, fmt, arg...) do { \
  1314. static int _warned = 0; \
  1315. if (!_warned) { \
  1316. NV_WARN(d, fmt, ##arg); \
  1317. _warned = 1; \
  1318. } \
  1319. } while(0)
  1320. /* nouveau_reg_debug bitmask */
  1321. enum {
  1322. NOUVEAU_REG_DEBUG_MC = 0x1,
  1323. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1324. NOUVEAU_REG_DEBUG_FB = 0x4,
  1325. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1326. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1327. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1328. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1329. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1330. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1331. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1332. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1333. };
  1334. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1335. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1336. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1337. } while (0)
  1338. static inline bool
  1339. nv_two_heads(struct drm_device *dev)
  1340. {
  1341. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1342. const int impl = dev->pci_device & 0x0ff0;
  1343. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1344. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1345. return true;
  1346. return false;
  1347. }
  1348. static inline bool
  1349. nv_gf4_disp_arch(struct drm_device *dev)
  1350. {
  1351. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1352. }
  1353. static inline bool
  1354. nv_two_reg_pll(struct drm_device *dev)
  1355. {
  1356. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1357. const int impl = dev->pci_device & 0x0ff0;
  1358. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1359. return true;
  1360. return false;
  1361. }
  1362. static inline bool
  1363. nv_match_device(struct drm_device *dev, unsigned device,
  1364. unsigned sub_vendor, unsigned sub_device)
  1365. {
  1366. return dev->pdev->device == device &&
  1367. dev->pdev->subsystem_vendor == sub_vendor &&
  1368. dev->pdev->subsystem_device == sub_device;
  1369. }
  1370. static inline void *
  1371. nv_engine(struct drm_device *dev, int engine)
  1372. {
  1373. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1374. return (void *)dev_priv->eng[engine];
  1375. }
  1376. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1377. * helpful to determine a number of other hardware features
  1378. */
  1379. static inline int
  1380. nv44_graph_class(struct drm_device *dev)
  1381. {
  1382. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1383. if ((dev_priv->chipset & 0xf0) == 0x60)
  1384. return 1;
  1385. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1386. }
  1387. /* memory type/access flags, do not match hardware values */
  1388. #define NV_MEM_ACCESS_RO 1
  1389. #define NV_MEM_ACCESS_WO 2
  1390. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1391. #define NV_MEM_ACCESS_SYS 4
  1392. #define NV_MEM_ACCESS_VM 8
  1393. #define NV_MEM_ACCESS_NOSNOOP 16
  1394. #define NV_MEM_TARGET_VRAM 0
  1395. #define NV_MEM_TARGET_PCI 1
  1396. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1397. #define NV_MEM_TARGET_VM 3
  1398. #define NV_MEM_TARGET_GART 4
  1399. #define NV_MEM_TYPE_VM 0x7f
  1400. #define NV_MEM_COMP_VM 0x03
  1401. /* FIFO methods */
  1402. #define NV01_SUBCHAN_OBJECT 0x00000000
  1403. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  1404. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  1405. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  1406. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  1407. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  1408. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  1409. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  1410. #define NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD 0x00001000
  1411. #define NV84_SUBCHAN_NOTIFY_INTR 0x00000020
  1412. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  1413. #define NV10_SUBCHAN_REF_CNT 0x00000050
  1414. #define NVSW_SUBCHAN_PAGE_FLIP 0x00000054
  1415. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  1416. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  1417. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  1418. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  1419. #define NV40_SUBCHAN_YIELD 0x00000080
  1420. /* NV_SW object class */
  1421. #define NV_SW 0x0000506e
  1422. #define NV_SW_DMA_VBLSEM 0x0000018c
  1423. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1424. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1425. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1426. #define NV_SW_PAGE_FLIP 0x00000500
  1427. #endif /* __NOUVEAU_DRV_H__ */