setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. * Adapted from 'alpha' version by Gary Thomas
  4. * Modified by Cort Dougan (cort@cs.nmt.edu)
  5. */
  6. /*
  7. * bootup setup stuff..
  8. */
  9. #include <linux/errno.h>
  10. #include <linux/sched.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/stddef.h>
  14. #include <linux/unistd.h>
  15. #include <linux/ptrace.h>
  16. #include <linux/slab.h>
  17. #include <linux/user.h>
  18. #include <linux/a.out.h>
  19. #include <linux/tty.h>
  20. #include <linux/major.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/reboot.h>
  23. #include <linux/init.h>
  24. #include <linux/pci.h>
  25. #include <linux/utsrelease.h>
  26. #include <linux/adb.h>
  27. #include <linux/module.h>
  28. #include <linux/delay.h>
  29. #include <linux/console.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/root_dev.h>
  32. #include <linux/initrd.h>
  33. #include <linux/module.h>
  34. #include <linux/timer.h>
  35. #include <asm/io.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/prom.h>
  38. #include <asm/gg2.h>
  39. #include <asm/pci-bridge.h>
  40. #include <asm/dma.h>
  41. #include <asm/machdep.h>
  42. #include <asm/irq.h>
  43. #include <asm/hydra.h>
  44. #include <asm/sections.h>
  45. #include <asm/time.h>
  46. #include <asm/i8259.h>
  47. #include <asm/mpic.h>
  48. #include <asm/rtas.h>
  49. #include <asm/xmon.h>
  50. #include "chrp.h"
  51. void rtas_indicator_progress(char *, unsigned short);
  52. int _chrp_type;
  53. EXPORT_SYMBOL(_chrp_type);
  54. static struct mpic *chrp_mpic;
  55. /* Used for doing CHRP event-scans */
  56. DEFINE_PER_CPU(struct timer_list, heartbeat_timer);
  57. unsigned long event_scan_interval;
  58. /*
  59. * XXX this should be in xmon.h, but putting it there means xmon.h
  60. * has to include <linux/interrupt.h> (to get irqreturn_t), which
  61. * causes all sorts of problems. -- paulus
  62. */
  63. extern irqreturn_t xmon_irq(int, void *);
  64. extern unsigned long loops_per_jiffy;
  65. /* To be replaced by RTAS when available */
  66. static unsigned int __iomem *briq_SPOR;
  67. #ifdef CONFIG_SMP
  68. extern struct smp_ops_t chrp_smp_ops;
  69. #endif
  70. static const char *gg2_memtypes[4] = {
  71. "FPM", "SDRAM", "EDO", "BEDO"
  72. };
  73. static const char *gg2_cachesizes[4] = {
  74. "256 KB", "512 KB", "1 MB", "Reserved"
  75. };
  76. static const char *gg2_cachetypes[4] = {
  77. "Asynchronous", "Reserved", "Flow-Through Synchronous",
  78. "Pipelined Synchronous"
  79. };
  80. static const char *gg2_cachemodes[4] = {
  81. "Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
  82. };
  83. static const char *chrp_names[] = {
  84. "Unknown",
  85. "","","",
  86. "Motorola",
  87. "IBM or Longtrail",
  88. "Genesi Pegasos",
  89. "Total Impact Briq"
  90. };
  91. void chrp_show_cpuinfo(struct seq_file *m)
  92. {
  93. int i, sdramen;
  94. unsigned int t;
  95. struct device_node *root;
  96. const char *model = "";
  97. root = of_find_node_by_path("/");
  98. if (root)
  99. model = of_get_property(root, "model", NULL);
  100. seq_printf(m, "machine\t\t: CHRP %s\n", model);
  101. /* longtrail (goldengate) stuff */
  102. if (!strncmp(model, "IBM,LongTrail", 13)) {
  103. /* VLSI VAS96011/12 `Golden Gate 2' */
  104. /* Memory banks */
  105. sdramen = (in_le32(gg2_pci_config_base + GG2_PCI_DRAM_CTRL)
  106. >>31) & 1;
  107. for (i = 0; i < (sdramen ? 4 : 6); i++) {
  108. t = in_le32(gg2_pci_config_base+
  109. GG2_PCI_DRAM_BANK0+
  110. i*4);
  111. if (!(t & 1))
  112. continue;
  113. switch ((t>>8) & 0x1f) {
  114. case 0x1f:
  115. model = "4 MB";
  116. break;
  117. case 0x1e:
  118. model = "8 MB";
  119. break;
  120. case 0x1c:
  121. model = "16 MB";
  122. break;
  123. case 0x18:
  124. model = "32 MB";
  125. break;
  126. case 0x10:
  127. model = "64 MB";
  128. break;
  129. case 0x00:
  130. model = "128 MB";
  131. break;
  132. default:
  133. model = "Reserved";
  134. break;
  135. }
  136. seq_printf(m, "memory bank %d\t: %s %s\n", i, model,
  137. gg2_memtypes[sdramen ? 1 : ((t>>1) & 3)]);
  138. }
  139. /* L2 cache */
  140. t = in_le32(gg2_pci_config_base+GG2_PCI_CC_CTRL);
  141. seq_printf(m, "board l2\t: %s %s (%s)\n",
  142. gg2_cachesizes[(t>>7) & 3],
  143. gg2_cachetypes[(t>>2) & 3],
  144. gg2_cachemodes[t & 3]);
  145. }
  146. of_node_put(root);
  147. }
  148. /*
  149. * Fixes for the National Semiconductor PC78308VUL SuperI/O
  150. *
  151. * Some versions of Open Firmware incorrectly initialize the IRQ settings
  152. * for keyboard and mouse
  153. */
  154. static inline void __init sio_write(u8 val, u8 index)
  155. {
  156. outb(index, 0x15c);
  157. outb(val, 0x15d);
  158. }
  159. static inline u8 __init sio_read(u8 index)
  160. {
  161. outb(index, 0x15c);
  162. return inb(0x15d);
  163. }
  164. static void __init sio_fixup_irq(const char *name, u8 device, u8 level,
  165. u8 type)
  166. {
  167. u8 level0, type0, active;
  168. /* select logical device */
  169. sio_write(device, 0x07);
  170. active = sio_read(0x30);
  171. level0 = sio_read(0x70);
  172. type0 = sio_read(0x71);
  173. if (level0 != level || type0 != type || !active) {
  174. printk(KERN_WARNING "sio: %s irq level %d, type %d, %sactive: "
  175. "remapping to level %d, type %d, active\n",
  176. name, level0, type0, !active ? "in" : "", level, type);
  177. sio_write(0x01, 0x30);
  178. sio_write(level, 0x70);
  179. sio_write(type, 0x71);
  180. }
  181. }
  182. static void __init sio_init(void)
  183. {
  184. struct device_node *root;
  185. if ((root = of_find_node_by_path("/")) &&
  186. !strncmp(of_get_property(root, "model", NULL),
  187. "IBM,LongTrail", 13)) {
  188. /* logical device 0 (KBC/Keyboard) */
  189. sio_fixup_irq("keyboard", 0, 1, 2);
  190. /* select logical device 1 (KBC/Mouse) */
  191. sio_fixup_irq("mouse", 1, 12, 2);
  192. }
  193. of_node_put(root);
  194. }
  195. static void __init pegasos_set_l2cr(void)
  196. {
  197. struct device_node *np;
  198. /* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
  199. if (_chrp_type != _CHRP_Pegasos)
  200. return;
  201. /* Enable L2 cache if needed */
  202. np = find_type_devices("cpu");
  203. if (np != NULL) {
  204. const unsigned int *l2cr = of_get_property(np, "l2cr", NULL);
  205. if (l2cr == NULL) {
  206. printk ("Pegasos l2cr : no cpu l2cr property found\n");
  207. return;
  208. }
  209. if (!((*l2cr) & 0x80000000)) {
  210. printk ("Pegasos l2cr : L2 cache was not active, "
  211. "activating\n");
  212. _set_L2CR(0);
  213. _set_L2CR((*l2cr) | 0x80000000);
  214. }
  215. }
  216. }
  217. static void briq_restart(char *cmd)
  218. {
  219. local_irq_disable();
  220. if (briq_SPOR)
  221. out_be32(briq_SPOR, 0);
  222. for(;;);
  223. }
  224. void __init chrp_setup_arch(void)
  225. {
  226. struct device_node *root = of_find_node_by_path("/");
  227. const char *machine = NULL;
  228. /* init to some ~sane value until calibrate_delay() runs */
  229. loops_per_jiffy = 50000000/HZ;
  230. if (root)
  231. machine = of_get_property(root, "model", NULL);
  232. if (machine && strncmp(machine, "Pegasos", 7) == 0) {
  233. _chrp_type = _CHRP_Pegasos;
  234. } else if (machine && strncmp(machine, "IBM", 3) == 0) {
  235. _chrp_type = _CHRP_IBM;
  236. } else if (machine && strncmp(machine, "MOT", 3) == 0) {
  237. _chrp_type = _CHRP_Motorola;
  238. } else if (machine && strncmp(machine, "TotalImpact,BRIQ-1", 18) == 0) {
  239. _chrp_type = _CHRP_briq;
  240. /* Map the SPOR register on briq and change the restart hook */
  241. briq_SPOR = ioremap(0xff0000e8, 4);
  242. ppc_md.restart = briq_restart;
  243. } else {
  244. /* Let's assume it is an IBM chrp if all else fails */
  245. _chrp_type = _CHRP_IBM;
  246. }
  247. of_node_put(root);
  248. printk("chrp type = %x [%s]\n", _chrp_type, chrp_names[_chrp_type]);
  249. rtas_initialize();
  250. if (rtas_token("display-character") >= 0)
  251. ppc_md.progress = rtas_progress;
  252. /* use RTAS time-of-day routines if available */
  253. if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE) {
  254. ppc_md.get_boot_time = rtas_get_boot_time;
  255. ppc_md.get_rtc_time = rtas_get_rtc_time;
  256. ppc_md.set_rtc_time = rtas_set_rtc_time;
  257. }
  258. #ifdef CONFIG_BLK_DEV_INITRD
  259. /* this is fine for chrp */
  260. initrd_below_start_ok = 1;
  261. if (initrd_start)
  262. ROOT_DEV = Root_RAM0;
  263. else
  264. #endif
  265. ROOT_DEV = Root_SDA2; /* sda2 (sda1 is for the kernel) */
  266. /* On pegasos, enable the L2 cache if not already done by OF */
  267. pegasos_set_l2cr();
  268. /* Lookup PCI host bridges */
  269. chrp_find_bridges();
  270. /*
  271. * Temporary fixes for PCI devices.
  272. * -- Geert
  273. */
  274. hydra_init(); /* Mac I/O */
  275. /*
  276. * Fix the Super I/O configuration
  277. */
  278. sio_init();
  279. pci_create_OF_bus_map();
  280. /*
  281. * Print the banner, then scroll down so boot progress
  282. * can be printed. -- Cort
  283. */
  284. if (ppc_md.progress) ppc_md.progress("Linux/PPC "UTS_RELEASE"\n", 0x0);
  285. }
  286. void
  287. chrp_event_scan(unsigned long unused)
  288. {
  289. unsigned char log[1024];
  290. int ret = 0;
  291. /* XXX: we should loop until the hardware says no more error logs -- Cort */
  292. rtas_call(rtas_token("event-scan"), 4, 1, &ret, 0xffffffff, 0,
  293. __pa(log), 1024);
  294. mod_timer(&__get_cpu_var(heartbeat_timer),
  295. jiffies + event_scan_interval);
  296. }
  297. static void chrp_8259_cascade(unsigned int irq, struct irq_desc *desc)
  298. {
  299. unsigned int cascade_irq = i8259_irq();
  300. if (cascade_irq != NO_IRQ)
  301. generic_handle_irq(cascade_irq);
  302. desc->chip->eoi(irq);
  303. }
  304. /*
  305. * Finds the open-pic node and sets up the mpic driver.
  306. */
  307. static void __init chrp_find_openpic(void)
  308. {
  309. struct device_node *np, *root;
  310. int len, i, j;
  311. int isu_size, idu_size;
  312. const unsigned int *iranges, *opprop = NULL;
  313. int oplen = 0;
  314. unsigned long opaddr;
  315. int na = 1;
  316. np = of_find_node_by_type(NULL, "open-pic");
  317. if (np == NULL)
  318. return;
  319. root = of_find_node_by_path("/");
  320. if (root) {
  321. opprop = of_get_property(root, "platform-open-pic", &oplen);
  322. na = of_n_addr_cells(root);
  323. }
  324. if (opprop && oplen >= na * sizeof(unsigned int)) {
  325. opaddr = opprop[na-1]; /* assume 32-bit */
  326. oplen /= na * sizeof(unsigned int);
  327. } else {
  328. struct resource r;
  329. if (of_address_to_resource(np, 0, &r)) {
  330. goto bail;
  331. }
  332. opaddr = r.start;
  333. oplen = 0;
  334. }
  335. printk(KERN_INFO "OpenPIC at %lx\n", opaddr);
  336. iranges = of_get_property(np, "interrupt-ranges", &len);
  337. if (iranges == NULL)
  338. len = 0; /* non-distributed mpic */
  339. else
  340. len /= 2 * sizeof(unsigned int);
  341. /*
  342. * The first pair of cells in interrupt-ranges refers to the
  343. * IDU; subsequent pairs refer to the ISUs.
  344. */
  345. if (oplen < len) {
  346. printk(KERN_ERR "Insufficient addresses for distributed"
  347. " OpenPIC (%d < %d)\n", oplen, len);
  348. len = oplen;
  349. }
  350. isu_size = 0;
  351. idu_size = 0;
  352. if (len > 0 && iranges[1] != 0) {
  353. printk(KERN_INFO "OpenPIC irqs %d..%d in IDU\n",
  354. iranges[0], iranges[0] + iranges[1] - 1);
  355. idu_size = iranges[1];
  356. }
  357. if (len > 1)
  358. isu_size = iranges[3];
  359. chrp_mpic = mpic_alloc(np, opaddr, MPIC_PRIMARY,
  360. isu_size, 0, " MPIC ");
  361. if (chrp_mpic == NULL) {
  362. printk(KERN_ERR "Failed to allocate MPIC structure\n");
  363. goto bail;
  364. }
  365. j = na - 1;
  366. for (i = 1; i < len; ++i) {
  367. iranges += 2;
  368. j += na;
  369. printk(KERN_INFO "OpenPIC irqs %d..%d in ISU at %x\n",
  370. iranges[0], iranges[0] + iranges[1] - 1,
  371. opprop[j]);
  372. mpic_assign_isu(chrp_mpic, i - 1, opprop[j]);
  373. }
  374. mpic_init(chrp_mpic);
  375. ppc_md.get_irq = mpic_get_irq;
  376. bail:
  377. of_node_put(root);
  378. of_node_put(np);
  379. }
  380. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  381. static struct irqaction xmon_irqaction = {
  382. .handler = xmon_irq,
  383. .mask = CPU_MASK_NONE,
  384. .name = "XMON break",
  385. };
  386. #endif
  387. static void __init chrp_find_8259(void)
  388. {
  389. struct device_node *np, *pic = NULL;
  390. unsigned long chrp_int_ack = 0;
  391. unsigned int cascade_irq;
  392. /* Look for cascade */
  393. for_each_node_by_type(np, "interrupt-controller")
  394. if (device_is_compatible(np, "chrp,iic")) {
  395. pic = np;
  396. break;
  397. }
  398. /* Ok, 8259 wasn't found. We need to handle the case where
  399. * we have a pegasos that claims to be chrp but doesn't have
  400. * a proper interrupt tree
  401. */
  402. if (pic == NULL && chrp_mpic != NULL) {
  403. printk(KERN_ERR "i8259: Not found in device-tree"
  404. " assuming no legacy interrupts\n");
  405. return;
  406. }
  407. /* Look for intack. In a perfect world, we would look for it on
  408. * the ISA bus that holds the 8259 but heh... Works that way. If
  409. * we ever see a problem, we can try to re-use the pSeries code here.
  410. * Also, Pegasos-type platforms don't have a proper node to start
  411. * from anyway
  412. */
  413. for (np = find_devices("pci"); np != NULL; np = np->next) {
  414. const unsigned int *addrp = of_get_property(np,
  415. "8259-interrupt-acknowledge", NULL);
  416. if (addrp == NULL)
  417. continue;
  418. chrp_int_ack = addrp[of_n_addr_cells(np)-1];
  419. break;
  420. }
  421. if (np == NULL)
  422. printk(KERN_WARNING "Cannot find PCI interrupt acknowledge"
  423. " address, polling\n");
  424. i8259_init(pic, chrp_int_ack);
  425. if (ppc_md.get_irq == NULL) {
  426. ppc_md.get_irq = i8259_irq;
  427. irq_set_default_host(i8259_get_host());
  428. }
  429. if (chrp_mpic != NULL) {
  430. cascade_irq = irq_of_parse_and_map(pic, 0);
  431. if (cascade_irq == NO_IRQ)
  432. printk(KERN_ERR "i8259: failed to map cascade irq\n");
  433. else
  434. set_irq_chained_handler(cascade_irq,
  435. chrp_8259_cascade);
  436. }
  437. }
  438. void __init chrp_init_IRQ(void)
  439. {
  440. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  441. struct device_node *kbd;
  442. #endif
  443. chrp_find_openpic();
  444. chrp_find_8259();
  445. #ifdef CONFIG_SMP
  446. /* Pegasos has no MPIC, those ops would make it crash. It might be an
  447. * option to move setting them to after we probe the PIC though
  448. */
  449. if (chrp_mpic != NULL)
  450. smp_ops = &chrp_smp_ops;
  451. #endif /* CONFIG_SMP */
  452. if (_chrp_type == _CHRP_Pegasos)
  453. ppc_md.get_irq = i8259_irq;
  454. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  455. /* see if there is a keyboard in the device tree
  456. with a parent of type "adb" */
  457. for (kbd = find_devices("keyboard"); kbd; kbd = kbd->next)
  458. if (kbd->parent && kbd->parent->type
  459. && strcmp(kbd->parent->type, "adb") == 0)
  460. break;
  461. if (kbd)
  462. setup_irq(HYDRA_INT_ADB_NMI, &xmon_irqaction);
  463. #endif
  464. }
  465. void __init
  466. chrp_init2(void)
  467. {
  468. struct device_node *device;
  469. const unsigned int *p = NULL;
  470. #ifdef CONFIG_NVRAM
  471. chrp_nvram_init();
  472. #endif
  473. request_region(0x20,0x20,"pic1");
  474. request_region(0xa0,0x20,"pic2");
  475. request_region(0x00,0x20,"dma1");
  476. request_region(0x40,0x20,"timer");
  477. request_region(0x80,0x10,"dma page reg");
  478. request_region(0xc0,0x20,"dma2");
  479. /* Get the event scan rate for the rtas so we know how
  480. * often it expects a heartbeat. -- Cort
  481. */
  482. device = find_devices("rtas");
  483. if (device)
  484. p = of_get_property(device, "rtas-event-scan-rate", NULL);
  485. if (p && *p) {
  486. /*
  487. * Arrange to call chrp_event_scan at least *p times
  488. * per minute. We use 59 rather than 60 here so that
  489. * the rate will be slightly higher than the minimum.
  490. * This all assumes we don't do hotplug CPU on any
  491. * machine that needs the event scans done.
  492. */
  493. unsigned long interval, offset;
  494. int cpu, ncpus;
  495. struct timer_list *timer;
  496. interval = HZ * 59 / *p;
  497. offset = HZ;
  498. ncpus = num_online_cpus();
  499. event_scan_interval = ncpus * interval;
  500. for (cpu = 0; cpu < ncpus; ++cpu) {
  501. timer = &per_cpu(heartbeat_timer, cpu);
  502. setup_timer(timer, chrp_event_scan, 0);
  503. timer->expires = jiffies + offset;
  504. add_timer_on(timer, cpu);
  505. offset += interval;
  506. }
  507. printk("RTAS Event Scan Rate: %u (%lu jiffies)\n",
  508. *p, interval);
  509. }
  510. if (ppc_md.progress)
  511. ppc_md.progress(" Have fun! ", 0x7777);
  512. }
  513. static int __init chrp_probe(void)
  514. {
  515. char *dtype = of_get_flat_dt_prop(of_get_flat_dt_root(),
  516. "device_type", NULL);
  517. if (dtype == NULL)
  518. return 0;
  519. if (strcmp(dtype, "chrp"))
  520. return 0;
  521. ISA_DMA_THRESHOLD = ~0L;
  522. DMA_MODE_READ = 0x44;
  523. DMA_MODE_WRITE = 0x48;
  524. return 1;
  525. }
  526. define_machine(chrp) {
  527. .name = "CHRP",
  528. .probe = chrp_probe,
  529. .setup_arch = chrp_setup_arch,
  530. .init = chrp_init2,
  531. .show_cpuinfo = chrp_show_cpuinfo,
  532. .init_IRQ = chrp_init_IRQ,
  533. .restart = rtas_restart,
  534. .power_off = rtas_power_off,
  535. .halt = rtas_halt,
  536. .time_init = chrp_time_init,
  537. .set_rtc_time = chrp_set_rtc_time,
  538. .get_rtc_time = chrp_get_rtc_time,
  539. .calibrate_decr = generic_calibrate_decr,
  540. .phys_mem_access_prot = pci_phys_mem_access_prot,
  541. };