pci_32.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947
  1. /*
  2. * Common pmac/prep/chrp pci routines. -- Cort
  3. */
  4. #include <linux/kernel.h>
  5. #include <linux/pci.h>
  6. #include <linux/delay.h>
  7. #include <linux/string.h>
  8. #include <linux/init.h>
  9. #include <linux/capability.h>
  10. #include <linux/sched.h>
  11. #include <linux/errno.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/irq.h>
  14. #include <linux/list.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/sections.h>
  19. #include <asm/pci-bridge.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/machdep.h>
  23. #undef DEBUG
  24. #ifdef DEBUG
  25. #define DBG(x...) printk(x)
  26. #else
  27. #define DBG(x...)
  28. #endif
  29. unsigned long isa_io_base = 0;
  30. unsigned long isa_mem_base = 0;
  31. unsigned long pci_dram_offset = 0;
  32. int pcibios_assign_bus_offset = 1;
  33. void pcibios_make_OF_bus_map(void);
  34. static int pci_relocate_bridge_resource(struct pci_bus *bus, int i);
  35. static int probe_resource(struct pci_bus *parent, struct resource *pr,
  36. struct resource *res, struct resource **conflict);
  37. static void update_bridge_base(struct pci_bus *bus, int i);
  38. static void pcibios_fixup_resources(struct pci_dev* dev);
  39. static void fixup_broken_pcnet32(struct pci_dev* dev);
  40. static int reparent_resources(struct resource *parent, struct resource *res);
  41. static void fixup_cpc710_pci64(struct pci_dev* dev);
  42. #ifdef CONFIG_PPC_OF
  43. static u8* pci_to_OF_bus_map;
  44. #endif
  45. /* By default, we don't re-assign bus numbers. We do this only on
  46. * some pmacs
  47. */
  48. int pci_assign_all_buses;
  49. struct pci_controller* hose_head;
  50. struct pci_controller** hose_tail = &hose_head;
  51. static int pci_bus_count;
  52. static void
  53. fixup_broken_pcnet32(struct pci_dev* dev)
  54. {
  55. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  56. dev->vendor = PCI_VENDOR_ID_AMD;
  57. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  58. }
  59. }
  60. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  61. static void
  62. fixup_cpc710_pci64(struct pci_dev* dev)
  63. {
  64. /* Hide the PCI64 BARs from the kernel as their content doesn't
  65. * fit well in the resource management
  66. */
  67. dev->resource[0].start = dev->resource[0].end = 0;
  68. dev->resource[0].flags = 0;
  69. dev->resource[1].start = dev->resource[1].end = 0;
  70. dev->resource[1].flags = 0;
  71. }
  72. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CPC710_PCI64, fixup_cpc710_pci64);
  73. static void
  74. pcibios_fixup_resources(struct pci_dev *dev)
  75. {
  76. struct pci_controller* hose = (struct pci_controller *)dev->sysdata;
  77. int i;
  78. unsigned long offset;
  79. if (!hose) {
  80. printk(KERN_ERR "No hose for PCI dev %s!\n", pci_name(dev));
  81. return;
  82. }
  83. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  84. struct resource *res = dev->resource + i;
  85. if (!res->flags)
  86. continue;
  87. if (res->end == 0xffffffff) {
  88. DBG("PCI:%s Resource %d [%016llx-%016llx] is unassigned\n",
  89. pci_name(dev), i, (u64)res->start, (u64)res->end);
  90. res->end -= res->start;
  91. res->start = 0;
  92. res->flags |= IORESOURCE_UNSET;
  93. continue;
  94. }
  95. offset = 0;
  96. if (res->flags & IORESOURCE_MEM) {
  97. offset = hose->pci_mem_offset;
  98. } else if (res->flags & IORESOURCE_IO) {
  99. offset = (unsigned long) hose->io_base_virt
  100. - isa_io_base;
  101. }
  102. if (offset != 0) {
  103. res->start += offset;
  104. res->end += offset;
  105. DBG("Fixup res %d (%lx) of dev %s: %llx -> %llx\n",
  106. i, res->flags, pci_name(dev),
  107. (u64)res->start - offset, (u64)res->start);
  108. }
  109. }
  110. /* Call machine specific resource fixup */
  111. if (ppc_md.pcibios_fixup_resources)
  112. ppc_md.pcibios_fixup_resources(dev);
  113. }
  114. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  115. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  116. struct resource *res)
  117. {
  118. unsigned long offset = 0;
  119. struct pci_controller *hose = dev->sysdata;
  120. if (hose && res->flags & IORESOURCE_IO)
  121. offset = (unsigned long)hose->io_base_virt - isa_io_base;
  122. else if (hose && res->flags & IORESOURCE_MEM)
  123. offset = hose->pci_mem_offset;
  124. region->start = res->start - offset;
  125. region->end = res->end - offset;
  126. }
  127. EXPORT_SYMBOL(pcibios_resource_to_bus);
  128. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  129. struct pci_bus_region *region)
  130. {
  131. unsigned long offset = 0;
  132. struct pci_controller *hose = dev->sysdata;
  133. if (hose && res->flags & IORESOURCE_IO)
  134. offset = (unsigned long)hose->io_base_virt - isa_io_base;
  135. else if (hose && res->flags & IORESOURCE_MEM)
  136. offset = hose->pci_mem_offset;
  137. res->start = region->start + offset;
  138. res->end = region->end + offset;
  139. }
  140. EXPORT_SYMBOL(pcibios_bus_to_resource);
  141. /*
  142. * We need to avoid collisions with `mirrored' VGA ports
  143. * and other strange ISA hardware, so we always want the
  144. * addresses to be allocated in the 0x000-0x0ff region
  145. * modulo 0x400.
  146. *
  147. * Why? Because some silly external IO cards only decode
  148. * the low 10 bits of the IO address. The 0x00-0xff region
  149. * is reserved for motherboard devices that decode all 16
  150. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  151. * but we want to try to avoid allocating at 0x2900-0x2bff
  152. * which might have be mirrored at 0x0100-0x03ff..
  153. */
  154. void pcibios_align_resource(void *data, struct resource *res,
  155. resource_size_t size, resource_size_t align)
  156. {
  157. struct pci_dev *dev = data;
  158. if (res->flags & IORESOURCE_IO) {
  159. resource_size_t start = res->start;
  160. if (size > 0x100) {
  161. printk(KERN_ERR "PCI: I/O Region %s/%d too large"
  162. " (%lld bytes)\n", pci_name(dev),
  163. dev->resource - res, (unsigned long long)size);
  164. }
  165. if (start & 0x300) {
  166. start = (start + 0x3ff) & ~0x3ff;
  167. res->start = start;
  168. }
  169. }
  170. }
  171. EXPORT_SYMBOL(pcibios_align_resource);
  172. /*
  173. * Handle resources of PCI devices. If the world were perfect, we could
  174. * just allocate all the resource regions and do nothing more. It isn't.
  175. * On the other hand, we cannot just re-allocate all devices, as it would
  176. * require us to know lots of host bridge internals. So we attempt to
  177. * keep as much of the original configuration as possible, but tweak it
  178. * when it's found to be wrong.
  179. *
  180. * Known BIOS problems we have to work around:
  181. * - I/O or memory regions not configured
  182. * - regions configured, but not enabled in the command register
  183. * - bogus I/O addresses above 64K used
  184. * - expansion ROMs left enabled (this may sound harmless, but given
  185. * the fact the PCI specs explicitly allow address decoders to be
  186. * shared between expansion ROMs and other resource regions, it's
  187. * at least dangerous)
  188. *
  189. * Our solution:
  190. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  191. * This gives us fixed barriers on where we can allocate.
  192. * (2) Allocate resources for all enabled devices. If there is
  193. * a collision, just mark the resource as unallocated. Also
  194. * disable expansion ROMs during this step.
  195. * (3) Try to allocate resources for disabled devices. If the
  196. * resources were assigned correctly, everything goes well,
  197. * if they weren't, they won't disturb allocation of other
  198. * resources.
  199. * (4) Assign new addresses to resources which were either
  200. * not configured at all or misconfigured. If explicitly
  201. * requested by the user, configure expansion ROM address
  202. * as well.
  203. */
  204. static void __init
  205. pcibios_allocate_bus_resources(struct list_head *bus_list)
  206. {
  207. struct pci_bus *bus;
  208. int i;
  209. struct resource *res, *pr;
  210. /* Depth-First Search on bus tree */
  211. list_for_each_entry(bus, bus_list, node) {
  212. for (i = 0; i < 4; ++i) {
  213. if ((res = bus->resource[i]) == NULL || !res->flags
  214. || res->start > res->end)
  215. continue;
  216. if (bus->parent == NULL)
  217. pr = (res->flags & IORESOURCE_IO)?
  218. &ioport_resource: &iomem_resource;
  219. else {
  220. pr = pci_find_parent_resource(bus->self, res);
  221. if (pr == res) {
  222. /* this happens when the generic PCI
  223. * code (wrongly) decides that this
  224. * bridge is transparent -- paulus
  225. */
  226. continue;
  227. }
  228. }
  229. DBG("PCI: bridge rsrc %llx..%llx (%lx), parent %p\n",
  230. (u64)res->start, (u64)res->end, res->flags, pr);
  231. if (pr) {
  232. if (request_resource(pr, res) == 0)
  233. continue;
  234. /*
  235. * Must be a conflict with an existing entry.
  236. * Move that entry (or entries) under the
  237. * bridge resource and try again.
  238. */
  239. if (reparent_resources(pr, res) == 0)
  240. continue;
  241. }
  242. printk(KERN_ERR "PCI: Cannot allocate resource region "
  243. "%d of PCI bridge %d\n", i, bus->number);
  244. if (pci_relocate_bridge_resource(bus, i))
  245. bus->resource[i] = NULL;
  246. }
  247. pcibios_allocate_bus_resources(&bus->children);
  248. }
  249. }
  250. /*
  251. * Reparent resource children of pr that conflict with res
  252. * under res, and make res replace those children.
  253. */
  254. static int __init
  255. reparent_resources(struct resource *parent, struct resource *res)
  256. {
  257. struct resource *p, **pp;
  258. struct resource **firstpp = NULL;
  259. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  260. if (p->end < res->start)
  261. continue;
  262. if (res->end < p->start)
  263. break;
  264. if (p->start < res->start || p->end > res->end)
  265. return -1; /* not completely contained */
  266. if (firstpp == NULL)
  267. firstpp = pp;
  268. }
  269. if (firstpp == NULL)
  270. return -1; /* didn't find any conflicting entries? */
  271. res->parent = parent;
  272. res->child = *firstpp;
  273. res->sibling = *pp;
  274. *firstpp = res;
  275. *pp = NULL;
  276. for (p = res->child; p != NULL; p = p->sibling) {
  277. p->parent = res;
  278. DBG(KERN_INFO "PCI: reparented %s [%llx..%llx] under %s\n",
  279. p->name, (u64)p->start, (u64)p->end, res->name);
  280. }
  281. return 0;
  282. }
  283. /*
  284. * A bridge has been allocated a range which is outside the range
  285. * of its parent bridge, so it needs to be moved.
  286. */
  287. static int __init
  288. pci_relocate_bridge_resource(struct pci_bus *bus, int i)
  289. {
  290. struct resource *res, *pr, *conflict;
  291. unsigned long try, size;
  292. int j;
  293. struct pci_bus *parent = bus->parent;
  294. if (parent == NULL) {
  295. /* shouldn't ever happen */
  296. printk(KERN_ERR "PCI: can't move host bridge resource\n");
  297. return -1;
  298. }
  299. res = bus->resource[i];
  300. if (res == NULL)
  301. return -1;
  302. pr = NULL;
  303. for (j = 0; j < 4; j++) {
  304. struct resource *r = parent->resource[j];
  305. if (!r)
  306. continue;
  307. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  308. continue;
  309. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH)) {
  310. pr = r;
  311. break;
  312. }
  313. if (res->flags & IORESOURCE_PREFETCH)
  314. pr = r;
  315. }
  316. if (pr == NULL)
  317. return -1;
  318. size = res->end - res->start;
  319. if (pr->start > pr->end || size > pr->end - pr->start)
  320. return -1;
  321. try = pr->end;
  322. for (;;) {
  323. res->start = try - size;
  324. res->end = try;
  325. if (probe_resource(bus->parent, pr, res, &conflict) == 0)
  326. break;
  327. if (conflict->start <= pr->start + size)
  328. return -1;
  329. try = conflict->start - 1;
  330. }
  331. if (request_resource(pr, res)) {
  332. DBG(KERN_ERR "PCI: huh? couldn't move to %llx..%llx\n",
  333. (u64)res->start, (u64)res->end);
  334. return -1; /* "can't happen" */
  335. }
  336. update_bridge_base(bus, i);
  337. printk(KERN_INFO "PCI: bridge %d resource %d moved to %llx..%llx\n",
  338. bus->number, i, (unsigned long long)res->start,
  339. (unsigned long long)res->end);
  340. return 0;
  341. }
  342. static int __init
  343. probe_resource(struct pci_bus *parent, struct resource *pr,
  344. struct resource *res, struct resource **conflict)
  345. {
  346. struct pci_bus *bus;
  347. struct pci_dev *dev;
  348. struct resource *r;
  349. int i;
  350. for (r = pr->child; r != NULL; r = r->sibling) {
  351. if (r->end >= res->start && res->end >= r->start) {
  352. *conflict = r;
  353. return 1;
  354. }
  355. }
  356. list_for_each_entry(bus, &parent->children, node) {
  357. for (i = 0; i < 4; ++i) {
  358. if ((r = bus->resource[i]) == NULL)
  359. continue;
  360. if (!r->flags || r->start > r->end || r == res)
  361. continue;
  362. if (pci_find_parent_resource(bus->self, r) != pr)
  363. continue;
  364. if (r->end >= res->start && res->end >= r->start) {
  365. *conflict = r;
  366. return 1;
  367. }
  368. }
  369. }
  370. list_for_each_entry(dev, &parent->devices, bus_list) {
  371. for (i = 0; i < 6; ++i) {
  372. r = &dev->resource[i];
  373. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  374. continue;
  375. if (pci_find_parent_resource(dev, r) != pr)
  376. continue;
  377. if (r->end >= res->start && res->end >= r->start) {
  378. *conflict = r;
  379. return 1;
  380. }
  381. }
  382. }
  383. return 0;
  384. }
  385. static void __init
  386. update_bridge_base(struct pci_bus *bus, int i)
  387. {
  388. struct resource *res = bus->resource[i];
  389. u8 io_base_lo, io_limit_lo;
  390. u16 mem_base, mem_limit;
  391. u16 cmd;
  392. unsigned long start, end, off;
  393. struct pci_dev *dev = bus->self;
  394. struct pci_controller *hose = dev->sysdata;
  395. if (!hose) {
  396. printk("update_bridge_base: no hose?\n");
  397. return;
  398. }
  399. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  400. pci_write_config_word(dev, PCI_COMMAND,
  401. cmd & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY));
  402. if (res->flags & IORESOURCE_IO) {
  403. off = (unsigned long) hose->io_base_virt - isa_io_base;
  404. start = res->start - off;
  405. end = res->end - off;
  406. io_base_lo = (start >> 8) & PCI_IO_RANGE_MASK;
  407. io_limit_lo = (end >> 8) & PCI_IO_RANGE_MASK;
  408. if (end > 0xffff)
  409. io_base_lo |= PCI_IO_RANGE_TYPE_32;
  410. else
  411. io_base_lo |= PCI_IO_RANGE_TYPE_16;
  412. pci_write_config_word(dev, PCI_IO_BASE_UPPER16,
  413. start >> 16);
  414. pci_write_config_word(dev, PCI_IO_LIMIT_UPPER16,
  415. end >> 16);
  416. pci_write_config_byte(dev, PCI_IO_BASE, io_base_lo);
  417. pci_write_config_byte(dev, PCI_IO_LIMIT, io_limit_lo);
  418. } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
  419. == IORESOURCE_MEM) {
  420. off = hose->pci_mem_offset;
  421. mem_base = ((res->start - off) >> 16) & PCI_MEMORY_RANGE_MASK;
  422. mem_limit = ((res->end - off) >> 16) & PCI_MEMORY_RANGE_MASK;
  423. pci_write_config_word(dev, PCI_MEMORY_BASE, mem_base);
  424. pci_write_config_word(dev, PCI_MEMORY_LIMIT, mem_limit);
  425. } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
  426. == (IORESOURCE_MEM | IORESOURCE_PREFETCH)) {
  427. off = hose->pci_mem_offset;
  428. mem_base = ((res->start - off) >> 16) & PCI_PREF_RANGE_MASK;
  429. mem_limit = ((res->end - off) >> 16) & PCI_PREF_RANGE_MASK;
  430. pci_write_config_word(dev, PCI_PREF_MEMORY_BASE, mem_base);
  431. pci_write_config_word(dev, PCI_PREF_MEMORY_LIMIT, mem_limit);
  432. } else {
  433. DBG(KERN_ERR "PCI: ugh, bridge %s res %d has flags=%lx\n",
  434. pci_name(dev), i, res->flags);
  435. }
  436. pci_write_config_word(dev, PCI_COMMAND, cmd);
  437. }
  438. static inline void alloc_resource(struct pci_dev *dev, int idx)
  439. {
  440. struct resource *pr, *r = &dev->resource[idx];
  441. DBG("PCI:%s: Resource %d: %016llx-%016llx (f=%lx)\n",
  442. pci_name(dev), idx, (u64)r->start, (u64)r->end, r->flags);
  443. pr = pci_find_parent_resource(dev, r);
  444. if (!pr || request_resource(pr, r) < 0) {
  445. printk(KERN_ERR "PCI: Cannot allocate resource region %d"
  446. " of device %s\n", idx, pci_name(dev));
  447. if (pr)
  448. DBG("PCI: parent is %p: %016llx-%016llx (f=%lx)\n",
  449. pr, (u64)pr->start, (u64)pr->end, pr->flags);
  450. /* We'll assign a new address later */
  451. r->flags |= IORESOURCE_UNSET;
  452. r->end -= r->start;
  453. r->start = 0;
  454. }
  455. }
  456. static void __init
  457. pcibios_allocate_resources(int pass)
  458. {
  459. struct pci_dev *dev = NULL;
  460. int idx, disabled;
  461. u16 command;
  462. struct resource *r;
  463. for_each_pci_dev(dev) {
  464. pci_read_config_word(dev, PCI_COMMAND, &command);
  465. for (idx = 0; idx < 6; idx++) {
  466. r = &dev->resource[idx];
  467. if (r->parent) /* Already allocated */
  468. continue;
  469. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  470. continue; /* Not assigned at all */
  471. if (r->flags & IORESOURCE_IO)
  472. disabled = !(command & PCI_COMMAND_IO);
  473. else
  474. disabled = !(command & PCI_COMMAND_MEMORY);
  475. if (pass == disabled)
  476. alloc_resource(dev, idx);
  477. }
  478. if (pass)
  479. continue;
  480. r = &dev->resource[PCI_ROM_RESOURCE];
  481. if (r->flags & IORESOURCE_ROM_ENABLE) {
  482. /* Turn the ROM off, leave the resource region, but keep it unregistered. */
  483. u32 reg;
  484. DBG("PCI: Switching off ROM of %s\n", pci_name(dev));
  485. r->flags &= ~IORESOURCE_ROM_ENABLE;
  486. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  487. pci_write_config_dword(dev, dev->rom_base_reg,
  488. reg & ~PCI_ROM_ADDRESS_ENABLE);
  489. }
  490. }
  491. }
  492. static void __init
  493. pcibios_assign_resources(void)
  494. {
  495. struct pci_dev *dev = NULL;
  496. int idx;
  497. struct resource *r;
  498. for_each_pci_dev(dev) {
  499. int class = dev->class >> 8;
  500. /* Don't touch classless devices and host bridges */
  501. if (!class || class == PCI_CLASS_BRIDGE_HOST)
  502. continue;
  503. for (idx = 0; idx < 6; idx++) {
  504. r = &dev->resource[idx];
  505. /*
  506. * We shall assign a new address to this resource,
  507. * either because the BIOS (sic) forgot to do so
  508. * or because we have decided the old address was
  509. * unusable for some reason.
  510. */
  511. if ((r->flags & IORESOURCE_UNSET) && r->end &&
  512. (!ppc_md.pcibios_enable_device_hook ||
  513. !ppc_md.pcibios_enable_device_hook(dev, 1))) {
  514. r->flags &= ~IORESOURCE_UNSET;
  515. pci_assign_resource(dev, idx);
  516. }
  517. }
  518. #if 0 /* don't assign ROMs */
  519. r = &dev->resource[PCI_ROM_RESOURCE];
  520. r->end -= r->start;
  521. r->start = 0;
  522. if (r->end)
  523. pci_assign_resource(dev, PCI_ROM_RESOURCE);
  524. #endif
  525. }
  526. }
  527. int
  528. pcibios_enable_resources(struct pci_dev *dev, int mask)
  529. {
  530. u16 cmd, old_cmd;
  531. int idx;
  532. struct resource *r;
  533. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  534. old_cmd = cmd;
  535. for (idx=0; idx<6; idx++) {
  536. /* Only set up the requested stuff */
  537. if (!(mask & (1<<idx)))
  538. continue;
  539. r = &dev->resource[idx];
  540. if (r->flags & IORESOURCE_UNSET) {
  541. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  542. return -EINVAL;
  543. }
  544. if (r->flags & IORESOURCE_IO)
  545. cmd |= PCI_COMMAND_IO;
  546. if (r->flags & IORESOURCE_MEM)
  547. cmd |= PCI_COMMAND_MEMORY;
  548. }
  549. if (dev->resource[PCI_ROM_RESOURCE].start)
  550. cmd |= PCI_COMMAND_MEMORY;
  551. if (cmd != old_cmd) {
  552. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  553. pci_write_config_word(dev, PCI_COMMAND, cmd);
  554. }
  555. return 0;
  556. }
  557. static int next_controller_index;
  558. struct pci_controller * __init
  559. pcibios_alloc_controller(void)
  560. {
  561. struct pci_controller *hose;
  562. hose = (struct pci_controller *)alloc_bootmem(sizeof(*hose));
  563. memset(hose, 0, sizeof(struct pci_controller));
  564. *hose_tail = hose;
  565. hose_tail = &hose->next;
  566. hose->index = next_controller_index++;
  567. return hose;
  568. }
  569. #ifdef CONFIG_PPC_OF
  570. /*
  571. * Functions below are used on OpenFirmware machines.
  572. */
  573. static void
  574. make_one_node_map(struct device_node* node, u8 pci_bus)
  575. {
  576. const int *bus_range;
  577. int len;
  578. if (pci_bus >= pci_bus_count)
  579. return;
  580. bus_range = of_get_property(node, "bus-range", &len);
  581. if (bus_range == NULL || len < 2 * sizeof(int)) {
  582. printk(KERN_WARNING "Can't get bus-range for %s, "
  583. "assuming it starts at 0\n", node->full_name);
  584. pci_to_OF_bus_map[pci_bus] = 0;
  585. } else
  586. pci_to_OF_bus_map[pci_bus] = bus_range[0];
  587. for (node=node->child; node != 0;node = node->sibling) {
  588. struct pci_dev* dev;
  589. const unsigned int *class_code, *reg;
  590. class_code = of_get_property(node, "class-code", NULL);
  591. if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
  592. (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
  593. continue;
  594. reg = of_get_property(node, "reg", NULL);
  595. if (!reg)
  596. continue;
  597. dev = pci_find_slot(pci_bus, ((reg[0] >> 8) & 0xff));
  598. if (!dev || !dev->subordinate)
  599. continue;
  600. make_one_node_map(node, dev->subordinate->number);
  601. }
  602. }
  603. void
  604. pcibios_make_OF_bus_map(void)
  605. {
  606. int i;
  607. struct pci_controller* hose;
  608. struct property *map_prop;
  609. struct device_node *dn;
  610. pci_to_OF_bus_map = kmalloc(pci_bus_count, GFP_KERNEL);
  611. if (!pci_to_OF_bus_map) {
  612. printk(KERN_ERR "Can't allocate OF bus map !\n");
  613. return;
  614. }
  615. /* We fill the bus map with invalid values, that helps
  616. * debugging.
  617. */
  618. for (i=0; i<pci_bus_count; i++)
  619. pci_to_OF_bus_map[i] = 0xff;
  620. /* For each hose, we begin searching bridges */
  621. for(hose=hose_head; hose; hose=hose->next) {
  622. struct device_node* node;
  623. node = (struct device_node *)hose->arch_data;
  624. if (!node)
  625. continue;
  626. make_one_node_map(node, hose->first_busno);
  627. }
  628. dn = of_find_node_by_path("/");
  629. map_prop = of_find_property(dn, "pci-OF-bus-map", NULL);
  630. if (map_prop) {
  631. BUG_ON(pci_bus_count > map_prop->length);
  632. memcpy(map_prop->value, pci_to_OF_bus_map, pci_bus_count);
  633. }
  634. of_node_put(dn);
  635. #ifdef DEBUG
  636. printk("PCI->OF bus map:\n");
  637. for (i=0; i<pci_bus_count; i++) {
  638. if (pci_to_OF_bus_map[i] == 0xff)
  639. continue;
  640. printk("%d -> %d\n", i, pci_to_OF_bus_map[i]);
  641. }
  642. #endif
  643. }
  644. typedef int (*pci_OF_scan_iterator)(struct device_node* node, void* data);
  645. static struct device_node*
  646. scan_OF_pci_childs(struct device_node* node, pci_OF_scan_iterator filter, void* data)
  647. {
  648. struct device_node* sub_node;
  649. for (; node != 0;node = node->sibling) {
  650. const unsigned int *class_code;
  651. if (filter(node, data))
  652. return node;
  653. /* For PCI<->PCI bridges or CardBus bridges, we go down
  654. * Note: some OFs create a parent node "multifunc-device" as
  655. * a fake root for all functions of a multi-function device,
  656. * we go down them as well.
  657. */
  658. class_code = of_get_property(node, "class-code", NULL);
  659. if ((!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
  660. (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS)) &&
  661. strcmp(node->name, "multifunc-device"))
  662. continue;
  663. sub_node = scan_OF_pci_childs(node->child, filter, data);
  664. if (sub_node)
  665. return sub_node;
  666. }
  667. return NULL;
  668. }
  669. static struct device_node *scan_OF_for_pci_dev(struct device_node *parent,
  670. unsigned int devfn)
  671. {
  672. struct device_node *np = NULL;
  673. const u32 *reg;
  674. unsigned int psize;
  675. while ((np = of_get_next_child(parent, np)) != NULL) {
  676. reg = of_get_property(np, "reg", &psize);
  677. if (reg == NULL || psize < 4)
  678. continue;
  679. if (((reg[0] >> 8) & 0xff) == devfn)
  680. return np;
  681. }
  682. return NULL;
  683. }
  684. static struct device_node *scan_OF_for_pci_bus(struct pci_bus *bus)
  685. {
  686. struct device_node *parent, *np;
  687. /* Are we a root bus ? */
  688. if (bus->self == NULL || bus->parent == NULL) {
  689. struct pci_controller *hose = pci_bus_to_hose(bus->number);
  690. if (hose == NULL)
  691. return NULL;
  692. return of_node_get(hose->arch_data);
  693. }
  694. /* not a root bus, we need to get our parent */
  695. parent = scan_OF_for_pci_bus(bus->parent);
  696. if (parent == NULL)
  697. return NULL;
  698. /* now iterate for children for a match */
  699. np = scan_OF_for_pci_dev(parent, bus->self->devfn);
  700. of_node_put(parent);
  701. return np;
  702. }
  703. /*
  704. * Scans the OF tree for a device node matching a PCI device
  705. */
  706. struct device_node *
  707. pci_busdev_to_OF_node(struct pci_bus *bus, int devfn)
  708. {
  709. struct device_node *parent, *np;
  710. if (!have_of)
  711. return NULL;
  712. DBG("pci_busdev_to_OF_node(%d,0x%x)\n", bus->number, devfn);
  713. parent = scan_OF_for_pci_bus(bus);
  714. if (parent == NULL)
  715. return NULL;
  716. DBG(" parent is %s\n", parent ? parent->full_name : "<NULL>");
  717. np = scan_OF_for_pci_dev(parent, devfn);
  718. of_node_put(parent);
  719. DBG(" result is %s\n", np ? np->full_name : "<NULL>");
  720. /* XXX most callers don't release the returned node
  721. * mostly because ppc64 doesn't increase the refcount,
  722. * we need to fix that.
  723. */
  724. return np;
  725. }
  726. EXPORT_SYMBOL(pci_busdev_to_OF_node);
  727. struct device_node*
  728. pci_device_to_OF_node(struct pci_dev *dev)
  729. {
  730. return pci_busdev_to_OF_node(dev->bus, dev->devfn);
  731. }
  732. EXPORT_SYMBOL(pci_device_to_OF_node);
  733. /* This routine is meant to be used early during boot, when the
  734. * PCI bus numbers have not yet been assigned, and you need to
  735. * issue PCI config cycles to an OF device.
  736. * It could also be used to "fix" RTAS config cycles if you want
  737. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  738. * config cycles.
  739. */
  740. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  741. {
  742. if (!have_of)
  743. return NULL;
  744. while(node) {
  745. struct pci_controller* hose;
  746. for (hose=hose_head;hose;hose=hose->next)
  747. if (hose->arch_data == node)
  748. return hose;
  749. node=node->parent;
  750. }
  751. return NULL;
  752. }
  753. static int
  754. find_OF_pci_device_filter(struct device_node* node, void* data)
  755. {
  756. return ((void *)node == data);
  757. }
  758. /*
  759. * Returns the PCI device matching a given OF node
  760. */
  761. int
  762. pci_device_from_OF_node(struct device_node* node, u8* bus, u8* devfn)
  763. {
  764. const unsigned int *reg;
  765. struct pci_controller* hose;
  766. struct pci_dev* dev = NULL;
  767. if (!have_of)
  768. return -ENODEV;
  769. /* Make sure it's really a PCI device */
  770. hose = pci_find_hose_for_OF_device(node);
  771. if (!hose || !hose->arch_data)
  772. return -ENODEV;
  773. if (!scan_OF_pci_childs(((struct device_node*)hose->arch_data)->child,
  774. find_OF_pci_device_filter, (void *)node))
  775. return -ENODEV;
  776. reg = of_get_property(node, "reg", NULL);
  777. if (!reg)
  778. return -ENODEV;
  779. *bus = (reg[0] >> 16) & 0xff;
  780. *devfn = ((reg[0] >> 8) & 0xff);
  781. /* Ok, here we need some tweak. If we have already renumbered
  782. * all busses, we can't rely on the OF bus number any more.
  783. * the pci_to_OF_bus_map is not enough as several PCI busses
  784. * may match the same OF bus number.
  785. */
  786. if (!pci_to_OF_bus_map)
  787. return 0;
  788. for_each_pci_dev(dev)
  789. if (pci_to_OF_bus_map[dev->bus->number] == *bus &&
  790. dev->devfn == *devfn) {
  791. *bus = dev->bus->number;
  792. pci_dev_put(dev);
  793. return 0;
  794. }
  795. return -ENODEV;
  796. }
  797. EXPORT_SYMBOL(pci_device_from_OF_node);
  798. void __init
  799. pci_process_bridge_OF_ranges(struct pci_controller *hose,
  800. struct device_node *dev, int primary)
  801. {
  802. static unsigned int static_lc_ranges[256] __initdata;
  803. const unsigned int *dt_ranges;
  804. unsigned int *lc_ranges, *ranges, *prev, size;
  805. int rlen = 0, orig_rlen;
  806. int memno = 0;
  807. struct resource *res;
  808. int np, na = of_n_addr_cells(dev);
  809. np = na + 5;
  810. /* First we try to merge ranges to fix a problem with some pmacs
  811. * that can have more than 3 ranges, fortunately using contiguous
  812. * addresses -- BenH
  813. */
  814. dt_ranges = of_get_property(dev, "ranges", &rlen);
  815. if (!dt_ranges)
  816. return;
  817. /* Sanity check, though hopefully that never happens */
  818. if (rlen > sizeof(static_lc_ranges)) {
  819. printk(KERN_WARNING "OF ranges property too large !\n");
  820. rlen = sizeof(static_lc_ranges);
  821. }
  822. lc_ranges = static_lc_ranges;
  823. memcpy(lc_ranges, dt_ranges, rlen);
  824. orig_rlen = rlen;
  825. /* Let's work on a copy of the "ranges" property instead of damaging
  826. * the device-tree image in memory
  827. */
  828. ranges = lc_ranges;
  829. prev = NULL;
  830. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  831. if (prev) {
  832. if (prev[0] == ranges[0] && prev[1] == ranges[1] &&
  833. (prev[2] + prev[na+4]) == ranges[2] &&
  834. (prev[na+2] + prev[na+4]) == ranges[na+2]) {
  835. prev[na+4] += ranges[na+4];
  836. ranges[0] = 0;
  837. ranges += np;
  838. continue;
  839. }
  840. }
  841. prev = ranges;
  842. ranges += np;
  843. }
  844. /*
  845. * The ranges property is laid out as an array of elements,
  846. * each of which comprises:
  847. * cells 0 - 2: a PCI address
  848. * cells 3 or 3+4: a CPU physical address
  849. * (size depending on dev->n_addr_cells)
  850. * cells 4+5 or 5+6: the size of the range
  851. */
  852. ranges = lc_ranges;
  853. rlen = orig_rlen;
  854. while (ranges && (rlen -= np * sizeof(unsigned int)) >= 0) {
  855. res = NULL;
  856. size = ranges[na+4];
  857. switch ((ranges[0] >> 24) & 0x3) {
  858. case 1: /* I/O space */
  859. if (ranges[2] != 0)
  860. break;
  861. hose->io_base_phys = ranges[na+2];
  862. /* limit I/O space to 16MB */
  863. if (size > 0x01000000)
  864. size = 0x01000000;
  865. hose->io_base_virt = ioremap(ranges[na+2], size);
  866. if (primary)
  867. isa_io_base = (unsigned long) hose->io_base_virt;
  868. res = &hose->io_resource;
  869. res->flags = IORESOURCE_IO;
  870. res->start = ranges[2];
  871. DBG("PCI: IO 0x%llx -> 0x%llx\n",
  872. (u64)res->start, (u64)res->start + size - 1);
  873. break;
  874. case 2: /* memory space */
  875. memno = 0;
  876. if (ranges[1] == 0 && ranges[2] == 0
  877. && ranges[na+4] <= (16 << 20)) {
  878. /* 1st 16MB, i.e. ISA memory area */
  879. if (primary)
  880. isa_mem_base = ranges[na+2];
  881. memno = 1;
  882. }
  883. while (memno < 3 && hose->mem_resources[memno].flags)
  884. ++memno;
  885. if (memno == 0)
  886. hose->pci_mem_offset = ranges[na+2] - ranges[2];
  887. if (memno < 3) {
  888. res = &hose->mem_resources[memno];
  889. res->flags = IORESOURCE_MEM;
  890. if(ranges[0] & 0x40000000)
  891. res->flags |= IORESOURCE_PREFETCH;
  892. res->start = ranges[na+2];
  893. DBG("PCI: MEM[%d] 0x%llx -> 0x%llx\n", memno,
  894. (u64)res->start, (u64)res->start + size - 1);
  895. }
  896. break;
  897. }
  898. if (res != NULL) {
  899. res->name = dev->full_name;
  900. res->end = res->start + size - 1;
  901. res->parent = NULL;
  902. res->sibling = NULL;
  903. res->child = NULL;
  904. }
  905. ranges += np;
  906. }
  907. }
  908. /* We create the "pci-OF-bus-map" property now so it appears in the
  909. * /proc device tree
  910. */
  911. void __init
  912. pci_create_OF_bus_map(void)
  913. {
  914. struct property* of_prop;
  915. struct device_node *dn;
  916. of_prop = (struct property*) alloc_bootmem(sizeof(struct property) + 256);
  917. if (!of_prop)
  918. return;
  919. dn = of_find_node_by_path("/");
  920. if (dn) {
  921. memset(of_prop, -1, sizeof(struct property) + 256);
  922. of_prop->name = "pci-OF-bus-map";
  923. of_prop->length = 256;
  924. of_prop->value = &of_prop[1];
  925. prom_add_property(dn, of_prop);
  926. of_node_put(dn);
  927. }
  928. }
  929. static ssize_t pci_show_devspec(struct device *dev, struct device_attribute *attr, char *buf)
  930. {
  931. struct pci_dev *pdev;
  932. struct device_node *np;
  933. pdev = to_pci_dev (dev);
  934. np = pci_device_to_OF_node(pdev);
  935. if (np == NULL || np->full_name == NULL)
  936. return 0;
  937. return sprintf(buf, "%s", np->full_name);
  938. }
  939. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  940. #else /* CONFIG_PPC_OF */
  941. void pcibios_make_OF_bus_map(void)
  942. {
  943. }
  944. #endif /* CONFIG_PPC_OF */
  945. /* Add sysfs properties */
  946. void pcibios_add_platform_entries(struct pci_dev *pdev)
  947. {
  948. #ifdef CONFIG_PPC_OF
  949. device_create_file(&pdev->dev, &dev_attr_devspec);
  950. #endif /* CONFIG_PPC_OF */
  951. }
  952. #ifdef CONFIG_PPC_PMAC
  953. /*
  954. * This set of routines checks for PCI<->PCI bridges that have closed
  955. * IO resources and have child devices. It tries to re-open an IO
  956. * window on them.
  957. *
  958. * This is a _temporary_ fix to workaround a problem with Apple's OF
  959. * closing IO windows on P2P bridges when the OF drivers of cards
  960. * below this bridge don't claim any IO range (typically ATI or
  961. * Adaptec).
  962. *
  963. * A more complete fix would be to use drivers/pci/setup-bus.c, which
  964. * involves a working pcibios_fixup_pbus_ranges(), some more care about
  965. * ordering when creating the host bus resources, and maybe a few more
  966. * minor tweaks
  967. */
  968. /* Initialize bridges with base/limit values we have collected */
  969. static void __init
  970. do_update_p2p_io_resource(struct pci_bus *bus, int enable_vga)
  971. {
  972. struct pci_dev *bridge = bus->self;
  973. struct pci_controller* hose = (struct pci_controller *)bridge->sysdata;
  974. u32 l;
  975. u16 w;
  976. struct resource res;
  977. if (bus->resource[0] == NULL)
  978. return;
  979. res = *(bus->resource[0]);
  980. DBG("Remapping Bus %d, bridge: %s\n", bus->number, pci_name(bridge));
  981. res.start -= ((unsigned long) hose->io_base_virt - isa_io_base);
  982. res.end -= ((unsigned long) hose->io_base_virt - isa_io_base);
  983. DBG(" IO window: %016llx-%016llx\n", res.start, res.end);
  984. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  985. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  986. l &= 0xffff000f;
  987. l |= (res.start >> 8) & 0x00f0;
  988. l |= res.end & 0xf000;
  989. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  990. if ((l & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
  991. l = (res.start >> 16) | (res.end & 0xffff0000);
  992. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, l);
  993. }
  994. pci_read_config_word(bridge, PCI_COMMAND, &w);
  995. w |= PCI_COMMAND_IO;
  996. pci_write_config_word(bridge, PCI_COMMAND, w);
  997. #if 0 /* Enabling this causes XFree 4.2.0 to hang during PCI probe */
  998. if (enable_vga) {
  999. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL, &w);
  1000. w |= PCI_BRIDGE_CTL_VGA;
  1001. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, w);
  1002. }
  1003. #endif
  1004. }
  1005. /* This function is pretty basic and actually quite broken for the
  1006. * general case, it's enough for us right now though. It's supposed
  1007. * to tell us if we need to open an IO range at all or not and what
  1008. * size.
  1009. */
  1010. static int __init
  1011. check_for_io_childs(struct pci_bus *bus, struct resource* res, int *found_vga)
  1012. {
  1013. struct pci_dev *dev;
  1014. int i;
  1015. int rc = 0;
  1016. #define push_end(res, mask) do { \
  1017. BUG_ON((mask+1) & mask); \
  1018. res->end = (res->end + mask) | mask; \
  1019. } while (0)
  1020. list_for_each_entry(dev, &bus->devices, bus_list) {
  1021. u16 class = dev->class >> 8;
  1022. if (class == PCI_CLASS_DISPLAY_VGA ||
  1023. class == PCI_CLASS_NOT_DEFINED_VGA)
  1024. *found_vga = 1;
  1025. if (class >> 8 == PCI_BASE_CLASS_BRIDGE && dev->subordinate)
  1026. rc |= check_for_io_childs(dev->subordinate, res, found_vga);
  1027. if (class == PCI_CLASS_BRIDGE_CARDBUS)
  1028. push_end(res, 0xfff);
  1029. for (i=0; i<PCI_NUM_RESOURCES; i++) {
  1030. struct resource *r;
  1031. unsigned long r_size;
  1032. if (dev->class >> 8 == PCI_CLASS_BRIDGE_PCI
  1033. && i >= PCI_BRIDGE_RESOURCES)
  1034. continue;
  1035. r = &dev->resource[i];
  1036. r_size = r->end - r->start;
  1037. if (r_size < 0xfff)
  1038. r_size = 0xfff;
  1039. if (r->flags & IORESOURCE_IO && (r_size) != 0) {
  1040. rc = 1;
  1041. push_end(res, r_size);
  1042. }
  1043. }
  1044. }
  1045. return rc;
  1046. }
  1047. /* Here we scan all P2P bridges of a given level that have a closed
  1048. * IO window. Note that the test for the presence of a VGA card should
  1049. * be improved to take into account already configured P2P bridges,
  1050. * currently, we don't see them and might end up configuring 2 bridges
  1051. * with VGA pass through enabled
  1052. */
  1053. static void __init
  1054. do_fixup_p2p_level(struct pci_bus *bus)
  1055. {
  1056. struct pci_bus *b;
  1057. int i, parent_io;
  1058. int has_vga = 0;
  1059. for (parent_io=0; parent_io<4; parent_io++)
  1060. if (bus->resource[parent_io]
  1061. && bus->resource[parent_io]->flags & IORESOURCE_IO)
  1062. break;
  1063. if (parent_io >= 4)
  1064. return;
  1065. list_for_each_entry(b, &bus->children, node) {
  1066. struct pci_dev *d = b->self;
  1067. struct pci_controller* hose = (struct pci_controller *)d->sysdata;
  1068. struct resource *res = b->resource[0];
  1069. struct resource tmp_res;
  1070. unsigned long max;
  1071. int found_vga = 0;
  1072. memset(&tmp_res, 0, sizeof(tmp_res));
  1073. tmp_res.start = bus->resource[parent_io]->start;
  1074. /* We don't let low addresses go through that closed P2P bridge, well,
  1075. * that may not be necessary but I feel safer that way
  1076. */
  1077. if (tmp_res.start == 0)
  1078. tmp_res.start = 0x1000;
  1079. if (!list_empty(&b->devices) && res && res->flags == 0 &&
  1080. res != bus->resource[parent_io] &&
  1081. (d->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  1082. check_for_io_childs(b, &tmp_res, &found_vga)) {
  1083. u8 io_base_lo;
  1084. printk(KERN_INFO "Fixing up IO bus %s\n", b->name);
  1085. if (found_vga) {
  1086. if (has_vga) {
  1087. printk(KERN_WARNING "Skipping VGA, already active"
  1088. " on bus segment\n");
  1089. found_vga = 0;
  1090. } else
  1091. has_vga = 1;
  1092. }
  1093. pci_read_config_byte(d, PCI_IO_BASE, &io_base_lo);
  1094. if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32)
  1095. max = ((unsigned long) hose->io_base_virt
  1096. - isa_io_base) + 0xffffffff;
  1097. else
  1098. max = ((unsigned long) hose->io_base_virt
  1099. - isa_io_base) + 0xffff;
  1100. *res = tmp_res;
  1101. res->flags = IORESOURCE_IO;
  1102. res->name = b->name;
  1103. /* Find a resource in the parent where we can allocate */
  1104. for (i = 0 ; i < 4; i++) {
  1105. struct resource *r = bus->resource[i];
  1106. if (!r)
  1107. continue;
  1108. if ((r->flags & IORESOURCE_IO) == 0)
  1109. continue;
  1110. DBG("Trying to allocate from %016llx, size %016llx from parent"
  1111. " res %d: %016llx -> %016llx\n",
  1112. res->start, res->end, i, r->start, r->end);
  1113. if (allocate_resource(r, res, res->end + 1, res->start, max,
  1114. res->end + 1, NULL, NULL) < 0) {
  1115. DBG("Failed !\n");
  1116. continue;
  1117. }
  1118. do_update_p2p_io_resource(b, found_vga);
  1119. break;
  1120. }
  1121. }
  1122. do_fixup_p2p_level(b);
  1123. }
  1124. }
  1125. static void
  1126. pcibios_fixup_p2p_bridges(void)
  1127. {
  1128. struct pci_bus *b;
  1129. list_for_each_entry(b, &pci_root_buses, node)
  1130. do_fixup_p2p_level(b);
  1131. }
  1132. #endif /* CONFIG_PPC_PMAC */
  1133. static int __init
  1134. pcibios_init(void)
  1135. {
  1136. struct pci_controller *hose;
  1137. struct pci_bus *bus;
  1138. int next_busno;
  1139. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1140. /* Scan all of the recorded PCI controllers. */
  1141. for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
  1142. if (pci_assign_all_buses)
  1143. hose->first_busno = next_busno;
  1144. hose->last_busno = 0xff;
  1145. bus = pci_scan_bus_parented(hose->parent, hose->first_busno,
  1146. hose->ops, hose);
  1147. if (bus)
  1148. pci_bus_add_devices(bus);
  1149. hose->last_busno = bus->subordinate;
  1150. if (pci_assign_all_buses || next_busno <= hose->last_busno)
  1151. next_busno = hose->last_busno + pcibios_assign_bus_offset;
  1152. }
  1153. pci_bus_count = next_busno;
  1154. /* OpenFirmware based machines need a map of OF bus
  1155. * numbers vs. kernel bus numbers since we may have to
  1156. * remap them.
  1157. */
  1158. if (pci_assign_all_buses && have_of)
  1159. pcibios_make_OF_bus_map();
  1160. /* Call machine dependent fixup */
  1161. if (ppc_md.pcibios_fixup)
  1162. ppc_md.pcibios_fixup();
  1163. /* Allocate and assign resources */
  1164. pcibios_allocate_bus_resources(&pci_root_buses);
  1165. pcibios_allocate_resources(0);
  1166. pcibios_allocate_resources(1);
  1167. #ifdef CONFIG_PPC_PMAC
  1168. pcibios_fixup_p2p_bridges();
  1169. #endif /* CONFIG_PPC_PMAC */
  1170. pcibios_assign_resources();
  1171. /* Call machine dependent post-init code */
  1172. if (ppc_md.pcibios_after_init)
  1173. ppc_md.pcibios_after_init();
  1174. return 0;
  1175. }
  1176. subsys_initcall(pcibios_init);
  1177. unsigned long resource_fixup(struct pci_dev * dev, struct resource * res,
  1178. unsigned long start, unsigned long size)
  1179. {
  1180. return start;
  1181. }
  1182. void __init pcibios_fixup_bus(struct pci_bus *bus)
  1183. {
  1184. struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
  1185. unsigned long io_offset;
  1186. struct resource *res;
  1187. struct pci_dev *dev;
  1188. int i;
  1189. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1190. if (bus->parent == NULL) {
  1191. /* This is a host bridge - fill in its resources */
  1192. hose->bus = bus;
  1193. bus->resource[0] = res = &hose->io_resource;
  1194. if (!res->flags) {
  1195. if (io_offset)
  1196. printk(KERN_ERR "I/O resource not set for host"
  1197. " bridge %d\n", hose->index);
  1198. res->start = 0;
  1199. res->end = IO_SPACE_LIMIT;
  1200. res->flags = IORESOURCE_IO;
  1201. }
  1202. res->start += io_offset;
  1203. res->end += io_offset;
  1204. for (i = 0; i < 3; ++i) {
  1205. res = &hose->mem_resources[i];
  1206. if (!res->flags) {
  1207. if (i > 0)
  1208. continue;
  1209. printk(KERN_ERR "Memory resource not set for "
  1210. "host bridge %d\n", hose->index);
  1211. res->start = hose->pci_mem_offset;
  1212. res->end = ~0U;
  1213. res->flags = IORESOURCE_MEM;
  1214. }
  1215. bus->resource[i+1] = res;
  1216. }
  1217. } else {
  1218. /* This is a subordinate bridge */
  1219. pci_read_bridge_bases(bus);
  1220. for (i = 0; i < 4; ++i) {
  1221. if ((res = bus->resource[i]) == NULL)
  1222. continue;
  1223. if (!res->flags)
  1224. continue;
  1225. if (io_offset && (res->flags & IORESOURCE_IO)) {
  1226. res->start += io_offset;
  1227. res->end += io_offset;
  1228. } else if (hose->pci_mem_offset
  1229. && (res->flags & IORESOURCE_MEM)) {
  1230. res->start += hose->pci_mem_offset;
  1231. res->end += hose->pci_mem_offset;
  1232. }
  1233. }
  1234. }
  1235. /* Platform specific bus fixups */
  1236. if (ppc_md.pcibios_fixup_bus)
  1237. ppc_md.pcibios_fixup_bus(bus);
  1238. /* Read default IRQs and fixup if necessary */
  1239. list_for_each_entry(dev, &bus->devices, bus_list) {
  1240. pci_read_irq_line(dev);
  1241. if (ppc_md.pci_irq_fixup)
  1242. ppc_md.pci_irq_fixup(dev);
  1243. }
  1244. }
  1245. char __init *pcibios_setup(char *str)
  1246. {
  1247. return str;
  1248. }
  1249. /* the next one is stolen from the alpha port... */
  1250. void __init
  1251. pcibios_update_irq(struct pci_dev *dev, int irq)
  1252. {
  1253. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  1254. /* XXX FIXME - update OF device tree node interrupt property */
  1255. }
  1256. #ifdef CONFIG_PPC_MERGE
  1257. /* XXX This is a copy of the ppc64 version. This is temporary until we start
  1258. * merging the 2 PCI layers
  1259. */
  1260. /*
  1261. * Reads the interrupt pin to determine if interrupt is use by card.
  1262. * If the interrupt is used, then gets the interrupt line from the
  1263. * openfirmware and sets it in the pci_dev and pci_config line.
  1264. */
  1265. int pci_read_irq_line(struct pci_dev *pci_dev)
  1266. {
  1267. struct of_irq oirq;
  1268. unsigned int virq;
  1269. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  1270. /* Try to get a mapping from the device-tree */
  1271. if (of_irq_map_pci(pci_dev, &oirq)) {
  1272. u8 line, pin;
  1273. /* If that fails, lets fallback to what is in the config
  1274. * space and map that through the default controller. We
  1275. * also set the type to level low since that's what PCI
  1276. * interrupts are. If your platform does differently, then
  1277. * either provide a proper interrupt tree or don't use this
  1278. * function.
  1279. */
  1280. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  1281. return -1;
  1282. if (pin == 0)
  1283. return -1;
  1284. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  1285. line == 0xff) {
  1286. return -1;
  1287. }
  1288. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  1289. virq = irq_create_mapping(NULL, line);
  1290. if (virq != NO_IRQ)
  1291. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  1292. } else {
  1293. DBG(" -> got one, spec %d cells (0x%08x...) on %s\n",
  1294. oirq.size, oirq.specifier[0], oirq.controller->full_name);
  1295. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  1296. oirq.size);
  1297. }
  1298. if(virq == NO_IRQ) {
  1299. DBG(" -> failed to map !\n");
  1300. return -1;
  1301. }
  1302. pci_dev->irq = virq;
  1303. return 0;
  1304. }
  1305. EXPORT_SYMBOL(pci_read_irq_line);
  1306. #endif /* CONFIG_PPC_MERGE */
  1307. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1308. {
  1309. u16 cmd, old_cmd;
  1310. int idx;
  1311. struct resource *r;
  1312. if (ppc_md.pcibios_enable_device_hook)
  1313. if (ppc_md.pcibios_enable_device_hook(dev, 0))
  1314. return -EINVAL;
  1315. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1316. old_cmd = cmd;
  1317. for (idx=0; idx<6; idx++) {
  1318. r = &dev->resource[idx];
  1319. if (r->flags & IORESOURCE_UNSET) {
  1320. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  1321. return -EINVAL;
  1322. }
  1323. if (r->flags & IORESOURCE_IO)
  1324. cmd |= PCI_COMMAND_IO;
  1325. if (r->flags & IORESOURCE_MEM)
  1326. cmd |= PCI_COMMAND_MEMORY;
  1327. }
  1328. if (cmd != old_cmd) {
  1329. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  1330. pci_name(dev), old_cmd, cmd);
  1331. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1332. }
  1333. return 0;
  1334. }
  1335. struct pci_controller*
  1336. pci_bus_to_hose(int bus)
  1337. {
  1338. struct pci_controller* hose = hose_head;
  1339. for (; hose; hose = hose->next)
  1340. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1341. return hose;
  1342. return NULL;
  1343. }
  1344. void __iomem *
  1345. pci_bus_io_base(unsigned int bus)
  1346. {
  1347. struct pci_controller *hose;
  1348. hose = pci_bus_to_hose(bus);
  1349. if (!hose)
  1350. return NULL;
  1351. return hose->io_base_virt;
  1352. }
  1353. unsigned long
  1354. pci_bus_io_base_phys(unsigned int bus)
  1355. {
  1356. struct pci_controller *hose;
  1357. hose = pci_bus_to_hose(bus);
  1358. if (!hose)
  1359. return 0;
  1360. return hose->io_base_phys;
  1361. }
  1362. unsigned long
  1363. pci_bus_mem_base_phys(unsigned int bus)
  1364. {
  1365. struct pci_controller *hose;
  1366. hose = pci_bus_to_hose(bus);
  1367. if (!hose)
  1368. return 0;
  1369. return hose->pci_mem_offset;
  1370. }
  1371. unsigned long
  1372. pci_resource_to_bus(struct pci_dev *pdev, struct resource *res)
  1373. {
  1374. /* Hack alert again ! See comments in chrp_pci.c
  1375. */
  1376. struct pci_controller* hose =
  1377. (struct pci_controller *)pdev->sysdata;
  1378. if (hose && res->flags & IORESOURCE_MEM)
  1379. return res->start - hose->pci_mem_offset;
  1380. /* We may want to do something with IOs here... */
  1381. return res->start;
  1382. }
  1383. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  1384. resource_size_t *offset,
  1385. enum pci_mmap_state mmap_state)
  1386. {
  1387. struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
  1388. unsigned long io_offset = 0;
  1389. int i, res_bit;
  1390. if (hose == 0)
  1391. return NULL; /* should never happen */
  1392. /* If memory, add on the PCI bridge address offset */
  1393. if (mmap_state == pci_mmap_mem) {
  1394. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  1395. *offset += hose->pci_mem_offset;
  1396. #endif
  1397. res_bit = IORESOURCE_MEM;
  1398. } else {
  1399. io_offset = hose->io_base_virt - (void __iomem *)_IO_BASE;
  1400. *offset += io_offset;
  1401. res_bit = IORESOURCE_IO;
  1402. }
  1403. /*
  1404. * Check that the offset requested corresponds to one of the
  1405. * resources of the device.
  1406. */
  1407. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  1408. struct resource *rp = &dev->resource[i];
  1409. int flags = rp->flags;
  1410. /* treat ROM as memory (should be already) */
  1411. if (i == PCI_ROM_RESOURCE)
  1412. flags |= IORESOURCE_MEM;
  1413. /* Active and same type? */
  1414. if ((flags & res_bit) == 0)
  1415. continue;
  1416. /* In the range of this resource? */
  1417. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  1418. continue;
  1419. /* found it! construct the final physical address */
  1420. if (mmap_state == pci_mmap_io)
  1421. *offset += hose->io_base_phys - io_offset;
  1422. return rp;
  1423. }
  1424. return NULL;
  1425. }
  1426. /*
  1427. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  1428. * device mapping.
  1429. */
  1430. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  1431. pgprot_t protection,
  1432. enum pci_mmap_state mmap_state,
  1433. int write_combine)
  1434. {
  1435. unsigned long prot = pgprot_val(protection);
  1436. /* Write combine is always 0 on non-memory space mappings. On
  1437. * memory space, if the user didn't pass 1, we check for a
  1438. * "prefetchable" resource. This is a bit hackish, but we use
  1439. * this to workaround the inability of /sysfs to provide a write
  1440. * combine bit
  1441. */
  1442. if (mmap_state != pci_mmap_mem)
  1443. write_combine = 0;
  1444. else if (write_combine == 0) {
  1445. if (rp->flags & IORESOURCE_PREFETCH)
  1446. write_combine = 1;
  1447. }
  1448. /* XXX would be nice to have a way to ask for write-through */
  1449. prot |= _PAGE_NO_CACHE;
  1450. if (write_combine)
  1451. prot &= ~_PAGE_GUARDED;
  1452. else
  1453. prot |= _PAGE_GUARDED;
  1454. return __pgprot(prot);
  1455. }
  1456. /*
  1457. * This one is used by /dev/mem and fbdev who have no clue about the
  1458. * PCI device, it tries to find the PCI device first and calls the
  1459. * above routine
  1460. */
  1461. pgprot_t pci_phys_mem_access_prot(struct file *file,
  1462. unsigned long pfn,
  1463. unsigned long size,
  1464. pgprot_t protection)
  1465. {
  1466. struct pci_dev *pdev = NULL;
  1467. struct resource *found = NULL;
  1468. unsigned long prot = pgprot_val(protection);
  1469. unsigned long offset = pfn << PAGE_SHIFT;
  1470. int i;
  1471. if (page_is_ram(pfn))
  1472. return prot;
  1473. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  1474. for_each_pci_dev(pdev) {
  1475. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  1476. struct resource *rp = &pdev->resource[i];
  1477. int flags = rp->flags;
  1478. /* Active and same type? */
  1479. if ((flags & IORESOURCE_MEM) == 0)
  1480. continue;
  1481. /* In the range of this resource? */
  1482. if (offset < (rp->start & PAGE_MASK) ||
  1483. offset > rp->end)
  1484. continue;
  1485. found = rp;
  1486. break;
  1487. }
  1488. if (found)
  1489. break;
  1490. }
  1491. if (found) {
  1492. if (found->flags & IORESOURCE_PREFETCH)
  1493. prot &= ~_PAGE_GUARDED;
  1494. pci_dev_put(pdev);
  1495. }
  1496. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  1497. return __pgprot(prot);
  1498. }
  1499. /*
  1500. * Perform the actual remap of the pages for a PCI device mapping, as
  1501. * appropriate for this architecture. The region in the process to map
  1502. * is described by vm_start and vm_end members of VMA, the base physical
  1503. * address is found in vm_pgoff.
  1504. * The pci device structure is provided so that architectures may make mapping
  1505. * decisions on a per-device or per-bus basis.
  1506. *
  1507. * Returns a negative error code on failure, zero on success.
  1508. */
  1509. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  1510. enum pci_mmap_state mmap_state,
  1511. int write_combine)
  1512. {
  1513. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  1514. struct resource *rp;
  1515. int ret;
  1516. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  1517. if (rp == NULL)
  1518. return -EINVAL;
  1519. vma->vm_pgoff = offset >> PAGE_SHIFT;
  1520. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  1521. vma->vm_page_prot,
  1522. mmap_state, write_combine);
  1523. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  1524. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  1525. return ret;
  1526. }
  1527. /* Obsolete functions. Should be removed once the symbios driver
  1528. * is fixed
  1529. */
  1530. unsigned long
  1531. phys_to_bus(unsigned long pa)
  1532. {
  1533. struct pci_controller *hose;
  1534. int i;
  1535. for (hose = hose_head; hose; hose = hose->next) {
  1536. for (i = 0; i < 3; ++i) {
  1537. if (pa >= hose->mem_resources[i].start
  1538. && pa <= hose->mem_resources[i].end) {
  1539. /*
  1540. * XXX the hose->pci_mem_offset really
  1541. * only applies to mem_resources[0].
  1542. * We need a way to store an offset for
  1543. * the others. -- paulus
  1544. */
  1545. if (i == 0)
  1546. pa -= hose->pci_mem_offset;
  1547. return pa;
  1548. }
  1549. }
  1550. }
  1551. /* hmmm, didn't find it */
  1552. return 0;
  1553. }
  1554. unsigned long
  1555. pci_phys_to_bus(unsigned long pa, int busnr)
  1556. {
  1557. struct pci_controller* hose = pci_bus_to_hose(busnr);
  1558. if (!hose)
  1559. return pa;
  1560. return pa - hose->pci_mem_offset;
  1561. }
  1562. unsigned long
  1563. pci_bus_to_phys(unsigned int ba, int busnr)
  1564. {
  1565. struct pci_controller* hose = pci_bus_to_hose(busnr);
  1566. if (!hose)
  1567. return ba;
  1568. return ba + hose->pci_mem_offset;
  1569. }
  1570. /* Provide information on locations of various I/O regions in physical
  1571. * memory. Do this on a per-card basis so that we choose the right
  1572. * root bridge.
  1573. * Note that the returned IO or memory base is a physical address
  1574. */
  1575. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1576. {
  1577. struct pci_controller* hose;
  1578. long result = -EOPNOTSUPP;
  1579. /* Argh ! Please forgive me for that hack, but that's the
  1580. * simplest way to get existing XFree to not lockup on some
  1581. * G5 machines... So when something asks for bus 0 io base
  1582. * (bus 0 is HT root), we return the AGP one instead.
  1583. */
  1584. #ifdef CONFIG_PPC_PMAC
  1585. if (machine_is(powermac) && machine_is_compatible("MacRISC4"))
  1586. if (bus == 0)
  1587. bus = 0xf0;
  1588. #endif /* CONFIG_PPC_PMAC */
  1589. hose = pci_bus_to_hose(bus);
  1590. if (!hose)
  1591. return -ENODEV;
  1592. switch (which) {
  1593. case IOBASE_BRIDGE_NUMBER:
  1594. return (long)hose->first_busno;
  1595. case IOBASE_MEMORY:
  1596. return (long)hose->pci_mem_offset;
  1597. case IOBASE_IO:
  1598. return (long)hose->io_base_phys;
  1599. case IOBASE_ISA_IO:
  1600. return (long)isa_io_base;
  1601. case IOBASE_ISA_MEM:
  1602. return (long)isa_mem_base;
  1603. }
  1604. return result;
  1605. }
  1606. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1607. const struct resource *rsrc,
  1608. resource_size_t *start, resource_size_t *end)
  1609. {
  1610. struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
  1611. resource_size_t offset = 0;
  1612. if (hose == NULL)
  1613. return;
  1614. if (rsrc->flags & IORESOURCE_IO)
  1615. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1616. /* We pass a fully fixed up address to userland for MMIO instead of
  1617. * a BAR value because X is lame and expects to be able to use that
  1618. * to pass to /dev/mem !
  1619. *
  1620. * That means that we'll have potentially 64 bits values where some
  1621. * userland apps only expect 32 (like X itself since it thinks only
  1622. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  1623. * 32 bits CHRPs :-(
  1624. *
  1625. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  1626. * has been fixed (and the fix spread enough), we can re-enable the
  1627. * 2 lines below and pass down a BAR value to userland. In that case
  1628. * we'll also have to re-enable the matching code in
  1629. * __pci_mmap_make_offset().
  1630. *
  1631. * BenH.
  1632. */
  1633. #if 0
  1634. else if (rsrc->flags & IORESOURCE_MEM)
  1635. offset = hose->pci_mem_offset;
  1636. #endif
  1637. *start = rsrc->start - offset;
  1638. *end = rsrc->end - offset;
  1639. }
  1640. void __init pci_init_resource(struct resource *res, resource_size_t start,
  1641. resource_size_t end, int flags, char *name)
  1642. {
  1643. res->start = start;
  1644. res->end = end;
  1645. res->flags = flags;
  1646. res->name = name;
  1647. res->parent = NULL;
  1648. res->sibling = NULL;
  1649. res->child = NULL;
  1650. }
  1651. unsigned long pci_address_to_pio(phys_addr_t address)
  1652. {
  1653. struct pci_controller* hose = hose_head;
  1654. for (; hose; hose = hose->next) {
  1655. unsigned int size = hose->io_resource.end -
  1656. hose->io_resource.start + 1;
  1657. if (address >= hose->io_base_phys &&
  1658. address < (hose->io_base_phys + size)) {
  1659. unsigned long base =
  1660. (unsigned long)hose->io_base_virt - _IO_BASE;
  1661. return base + (address - hose->io_base_phys);
  1662. }
  1663. }
  1664. return (unsigned int)-1;
  1665. }
  1666. EXPORT_SYMBOL(pci_address_to_pio);
  1667. /*
  1668. * Null PCI config access functions, for the case when we can't
  1669. * find a hose.
  1670. */
  1671. #define NULL_PCI_OP(rw, size, type) \
  1672. static int \
  1673. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1674. { \
  1675. return PCIBIOS_DEVICE_NOT_FOUND; \
  1676. }
  1677. static int
  1678. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1679. int len, u32 *val)
  1680. {
  1681. return PCIBIOS_DEVICE_NOT_FOUND;
  1682. }
  1683. static int
  1684. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1685. int len, u32 val)
  1686. {
  1687. return PCIBIOS_DEVICE_NOT_FOUND;
  1688. }
  1689. static struct pci_ops null_pci_ops =
  1690. {
  1691. null_read_config,
  1692. null_write_config
  1693. };
  1694. /*
  1695. * These functions are used early on before PCI scanning is done
  1696. * and all of the pci_dev and pci_bus structures have been created.
  1697. */
  1698. static struct pci_bus *
  1699. fake_pci_bus(struct pci_controller *hose, int busnr)
  1700. {
  1701. static struct pci_bus bus;
  1702. if (hose == 0) {
  1703. hose = pci_bus_to_hose(busnr);
  1704. if (hose == 0)
  1705. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1706. }
  1707. bus.number = busnr;
  1708. bus.sysdata = hose;
  1709. bus.ops = hose? hose->ops: &null_pci_ops;
  1710. return &bus;
  1711. }
  1712. #define EARLY_PCI_OP(rw, size, type) \
  1713. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1714. int devfn, int offset, type value) \
  1715. { \
  1716. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1717. devfn, offset, value); \
  1718. }
  1719. EARLY_PCI_OP(read, byte, u8 *)
  1720. EARLY_PCI_OP(read, word, u16 *)
  1721. EARLY_PCI_OP(read, dword, u32 *)
  1722. EARLY_PCI_OP(write, byte, u8)
  1723. EARLY_PCI_OP(write, word, u16)
  1724. EARLY_PCI_OP(write, dword, u32)