common.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/ata_platform.h>
  15. #include <linux/mtd/nand.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/spinlock.h>
  19. #include <net/dsa.h>
  20. #include <asm/page.h>
  21. #include <asm/timex.h>
  22. #include <asm/kexec.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/time.h>
  25. #include <mach/kirkwood.h>
  26. #include <mach/bridge-regs.h>
  27. #include <plat/audio.h>
  28. #include <plat/cache-feroceon-l2.h>
  29. #include <plat/mvsdio.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/ehci-orion.h>
  32. #include <plat/common.h>
  33. #include <plat/time.h>
  34. #include <plat/addr-map.h>
  35. #include <plat/mv_xor.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc kirkwood_io_desc[] __initdata = {
  41. {
  42. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  43. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  44. .length = KIRKWOOD_PCIE_IO_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  48. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  49. .length = KIRKWOOD_PCIE1_IO_SIZE,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  53. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  54. .length = KIRKWOOD_REGS_SIZE,
  55. .type = MT_DEVICE,
  56. },
  57. };
  58. void __init kirkwood_map_io(void)
  59. {
  60. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  61. }
  62. /*
  63. * Default clock control bits. Any bit _not_ set in this variable
  64. * will be cleared from the hardware after platform devices have been
  65. * registered. Some reserved bits must be set to 1.
  66. */
  67. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  68. /*****************************************************************************
  69. * CLK tree
  70. ****************************************************************************/
  71. static DEFINE_SPINLOCK(gating_lock);
  72. static struct clk *tclk;
  73. static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
  74. {
  75. return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
  76. (void __iomem *)CLOCK_GATING_CTRL,
  77. bit_idx, 0, &gating_lock);
  78. }
  79. void __init kirkwood_clk_init(void)
  80. {
  81. struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0;
  82. tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
  83. CLK_IS_ROOT, kirkwood_tclk);
  84. runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
  85. ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
  86. ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
  87. sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0);
  88. sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1);
  89. usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
  90. kirkwood_register_gate("sdio", CGC_BIT_SDIO);
  91. kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
  92. kirkwood_register_gate("xor0", CGC_BIT_XOR0);
  93. kirkwood_register_gate("xor1", CGC_BIT_XOR1);
  94. kirkwood_register_gate("pex0", CGC_BIT_PEX0);
  95. kirkwood_register_gate("pex1", CGC_BIT_PEX1);
  96. kirkwood_register_gate("audio", CGC_BIT_AUDIO);
  97. kirkwood_register_gate("tdm", CGC_BIT_TDM);
  98. kirkwood_register_gate("tsu", CGC_BIT_TSU);
  99. /* clkdev entries, mapping clks to devices */
  100. orion_clkdev_add(NULL, "orion_spi.0", runit);
  101. orion_clkdev_add(NULL, "orion_spi.1", runit);
  102. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
  103. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
  104. orion_clkdev_add(NULL, "orion_wdt", tclk);
  105. orion_clkdev_add("0", "sata_mv.0", sata0);
  106. orion_clkdev_add("1", "sata_mv.0", sata1);
  107. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  108. }
  109. /*****************************************************************************
  110. * EHCI0
  111. ****************************************************************************/
  112. void __init kirkwood_ehci_init(void)
  113. {
  114. kirkwood_clk_ctrl |= CGC_USB0;
  115. orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
  116. }
  117. /*****************************************************************************
  118. * GE00
  119. ****************************************************************************/
  120. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  121. {
  122. kirkwood_clk_ctrl |= CGC_GE0;
  123. orion_ge00_init(eth_data,
  124. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  125. IRQ_KIRKWOOD_GE00_ERR);
  126. }
  127. /*****************************************************************************
  128. * GE01
  129. ****************************************************************************/
  130. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  131. {
  132. kirkwood_clk_ctrl |= CGC_GE1;
  133. orion_ge01_init(eth_data,
  134. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  135. IRQ_KIRKWOOD_GE01_ERR);
  136. }
  137. /*****************************************************************************
  138. * Ethernet switch
  139. ****************************************************************************/
  140. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  141. {
  142. orion_ge00_switch_init(d, irq);
  143. }
  144. /*****************************************************************************
  145. * NAND flash
  146. ****************************************************************************/
  147. static struct resource kirkwood_nand_resource = {
  148. .flags = IORESOURCE_MEM,
  149. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  150. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  151. KIRKWOOD_NAND_MEM_SIZE - 1,
  152. };
  153. static struct orion_nand_data kirkwood_nand_data = {
  154. .cle = 0,
  155. .ale = 1,
  156. .width = 8,
  157. };
  158. static struct platform_device kirkwood_nand_flash = {
  159. .name = "orion_nand",
  160. .id = -1,
  161. .dev = {
  162. .platform_data = &kirkwood_nand_data,
  163. },
  164. .resource = &kirkwood_nand_resource,
  165. .num_resources = 1,
  166. };
  167. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  168. int chip_delay)
  169. {
  170. kirkwood_clk_ctrl |= CGC_RUNIT;
  171. kirkwood_nand_data.parts = parts;
  172. kirkwood_nand_data.nr_parts = nr_parts;
  173. kirkwood_nand_data.chip_delay = chip_delay;
  174. platform_device_register(&kirkwood_nand_flash);
  175. }
  176. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  177. int (*dev_ready)(struct mtd_info *))
  178. {
  179. kirkwood_clk_ctrl |= CGC_RUNIT;
  180. kirkwood_nand_data.parts = parts;
  181. kirkwood_nand_data.nr_parts = nr_parts;
  182. kirkwood_nand_data.dev_ready = dev_ready;
  183. platform_device_register(&kirkwood_nand_flash);
  184. }
  185. /*****************************************************************************
  186. * SoC RTC
  187. ****************************************************************************/
  188. static void __init kirkwood_rtc_init(void)
  189. {
  190. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  191. }
  192. /*****************************************************************************
  193. * SATA
  194. ****************************************************************************/
  195. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  196. {
  197. kirkwood_clk_ctrl |= CGC_SATA0;
  198. if (sata_data->n_ports > 1)
  199. kirkwood_clk_ctrl |= CGC_SATA1;
  200. orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
  201. }
  202. /*****************************************************************************
  203. * SD/SDIO/MMC
  204. ****************************************************************************/
  205. static struct resource mvsdio_resources[] = {
  206. [0] = {
  207. .start = SDIO_PHYS_BASE,
  208. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  209. .flags = IORESOURCE_MEM,
  210. },
  211. [1] = {
  212. .start = IRQ_KIRKWOOD_SDIO,
  213. .end = IRQ_KIRKWOOD_SDIO,
  214. .flags = IORESOURCE_IRQ,
  215. },
  216. };
  217. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  218. static struct platform_device kirkwood_sdio = {
  219. .name = "mvsdio",
  220. .id = -1,
  221. .dev = {
  222. .dma_mask = &mvsdio_dmamask,
  223. .coherent_dma_mask = DMA_BIT_MASK(32),
  224. },
  225. .num_resources = ARRAY_SIZE(mvsdio_resources),
  226. .resource = mvsdio_resources,
  227. };
  228. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  229. {
  230. u32 dev, rev;
  231. kirkwood_pcie_id(&dev, &rev);
  232. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  233. mvsdio_data->clock = 100000000;
  234. else
  235. mvsdio_data->clock = 200000000;
  236. kirkwood_clk_ctrl |= CGC_SDIO;
  237. kirkwood_sdio.dev.platform_data = mvsdio_data;
  238. platform_device_register(&kirkwood_sdio);
  239. }
  240. /*****************************************************************************
  241. * SPI
  242. ****************************************************************************/
  243. void __init kirkwood_spi_init()
  244. {
  245. kirkwood_clk_ctrl |= CGC_RUNIT;
  246. orion_spi_init(SPI_PHYS_BASE);
  247. }
  248. /*****************************************************************************
  249. * I2C
  250. ****************************************************************************/
  251. void __init kirkwood_i2c_init(void)
  252. {
  253. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  254. }
  255. /*****************************************************************************
  256. * UART0
  257. ****************************************************************************/
  258. void __init kirkwood_uart0_init(void)
  259. {
  260. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  261. IRQ_KIRKWOOD_UART_0, tclk);
  262. }
  263. /*****************************************************************************
  264. * UART1
  265. ****************************************************************************/
  266. void __init kirkwood_uart1_init(void)
  267. {
  268. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  269. IRQ_KIRKWOOD_UART_1, tclk);
  270. }
  271. /*****************************************************************************
  272. * Cryptographic Engines and Security Accelerator (CESA)
  273. ****************************************************************************/
  274. void __init kirkwood_crypto_init(void)
  275. {
  276. kirkwood_clk_ctrl |= CGC_CRYPTO;
  277. orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
  278. KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
  279. }
  280. /*****************************************************************************
  281. * XOR0
  282. ****************************************************************************/
  283. void __init kirkwood_xor0_init(void)
  284. {
  285. kirkwood_clk_ctrl |= CGC_XOR0;
  286. orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  287. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  288. }
  289. /*****************************************************************************
  290. * XOR1
  291. ****************************************************************************/
  292. void __init kirkwood_xor1_init(void)
  293. {
  294. kirkwood_clk_ctrl |= CGC_XOR1;
  295. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  296. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  297. }
  298. /*****************************************************************************
  299. * Watchdog
  300. ****************************************************************************/
  301. void __init kirkwood_wdt_init(void)
  302. {
  303. orion_wdt_init();
  304. }
  305. /*****************************************************************************
  306. * Time handling
  307. ****************************************************************************/
  308. void __init kirkwood_init_early(void)
  309. {
  310. orion_time_set_base(TIMER_VIRT_BASE);
  311. }
  312. int kirkwood_tclk;
  313. static int __init kirkwood_find_tclk(void)
  314. {
  315. u32 dev, rev;
  316. kirkwood_pcie_id(&dev, &rev);
  317. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  318. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  319. return 200000000;
  320. return 166666667;
  321. }
  322. static void __init kirkwood_timer_init(void)
  323. {
  324. kirkwood_tclk = kirkwood_find_tclk();
  325. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  326. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  327. }
  328. struct sys_timer kirkwood_timer = {
  329. .init = kirkwood_timer_init,
  330. };
  331. /*****************************************************************************
  332. * Audio
  333. ****************************************************************************/
  334. static struct resource kirkwood_i2s_resources[] = {
  335. [0] = {
  336. .start = AUDIO_PHYS_BASE,
  337. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  338. .flags = IORESOURCE_MEM,
  339. },
  340. [1] = {
  341. .start = IRQ_KIRKWOOD_I2S,
  342. .end = IRQ_KIRKWOOD_I2S,
  343. .flags = IORESOURCE_IRQ,
  344. },
  345. };
  346. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  347. .burst = 128,
  348. };
  349. static struct platform_device kirkwood_i2s_device = {
  350. .name = "kirkwood-i2s",
  351. .id = -1,
  352. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  353. .resource = kirkwood_i2s_resources,
  354. .dev = {
  355. .platform_data = &kirkwood_i2s_data,
  356. },
  357. };
  358. static struct platform_device kirkwood_pcm_device = {
  359. .name = "kirkwood-pcm-audio",
  360. .id = -1,
  361. };
  362. void __init kirkwood_audio_init(void)
  363. {
  364. kirkwood_clk_ctrl |= CGC_AUDIO;
  365. platform_device_register(&kirkwood_i2s_device);
  366. platform_device_register(&kirkwood_pcm_device);
  367. }
  368. /*****************************************************************************
  369. * General
  370. ****************************************************************************/
  371. /*
  372. * Identify device ID and revision.
  373. */
  374. char * __init kirkwood_id(void)
  375. {
  376. u32 dev, rev;
  377. kirkwood_pcie_id(&dev, &rev);
  378. if (dev == MV88F6281_DEV_ID) {
  379. if (rev == MV88F6281_REV_Z0)
  380. return "MV88F6281-Z0";
  381. else if (rev == MV88F6281_REV_A0)
  382. return "MV88F6281-A0";
  383. else if (rev == MV88F6281_REV_A1)
  384. return "MV88F6281-A1";
  385. else
  386. return "MV88F6281-Rev-Unsupported";
  387. } else if (dev == MV88F6192_DEV_ID) {
  388. if (rev == MV88F6192_REV_Z0)
  389. return "MV88F6192-Z0";
  390. else if (rev == MV88F6192_REV_A0)
  391. return "MV88F6192-A0";
  392. else if (rev == MV88F6192_REV_A1)
  393. return "MV88F6192-A1";
  394. else
  395. return "MV88F6192-Rev-Unsupported";
  396. } else if (dev == MV88F6180_DEV_ID) {
  397. if (rev == MV88F6180_REV_A0)
  398. return "MV88F6180-Rev-A0";
  399. else if (rev == MV88F6180_REV_A1)
  400. return "MV88F6180-Rev-A1";
  401. else
  402. return "MV88F6180-Rev-Unsupported";
  403. } else if (dev == MV88F6282_DEV_ID) {
  404. if (rev == MV88F6282_REV_A0)
  405. return "MV88F6282-Rev-A0";
  406. else if (rev == MV88F6282_REV_A1)
  407. return "MV88F6282-Rev-A1";
  408. else
  409. return "MV88F6282-Rev-Unsupported";
  410. } else {
  411. return "Device-Unknown";
  412. }
  413. }
  414. void __init kirkwood_l2_init(void)
  415. {
  416. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  417. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  418. feroceon_l2_init(1);
  419. #else
  420. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  421. feroceon_l2_init(0);
  422. #endif
  423. }
  424. void __init kirkwood_init(void)
  425. {
  426. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  427. kirkwood_id(), kirkwood_tclk);
  428. /*
  429. * Disable propagation of mbus errors to the CPU local bus,
  430. * as this causes mbus errors (which can occur for example
  431. * for PCI aborts) to throw CPU aborts, which we're not set
  432. * up to deal with.
  433. */
  434. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  435. kirkwood_setup_cpu_mbus();
  436. #ifdef CONFIG_CACHE_FEROCEON_L2
  437. kirkwood_l2_init();
  438. #endif
  439. /* Setup root of clk tree */
  440. kirkwood_clk_init();
  441. /* internal devices that every board has */
  442. kirkwood_rtc_init();
  443. kirkwood_wdt_init();
  444. kirkwood_xor0_init();
  445. kirkwood_xor1_init();
  446. kirkwood_crypto_init();
  447. #ifdef CONFIG_KEXEC
  448. kexec_reinit = kirkwood_enable_pcie;
  449. #endif
  450. }
  451. static int __init kirkwood_clock_gate(void)
  452. {
  453. unsigned int curr = readl(CLOCK_GATING_CTRL);
  454. u32 dev, rev;
  455. kirkwood_pcie_id(&dev, &rev);
  456. printk(KERN_DEBUG "Gating clock of unused units\n");
  457. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  458. /* Make sure those units are accessible */
  459. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  460. /* For SATA: first shutdown the phy */
  461. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  462. /* Disable PLL and IVREF */
  463. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  464. /* Disable PHY */
  465. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  466. }
  467. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  468. /* Disable PLL and IVREF */
  469. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  470. /* Disable PHY */
  471. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  472. }
  473. /* For PCIe: first shutdown the phy */
  474. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  475. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  476. while (1)
  477. if (readl(PCIE_STATUS) & 0x1)
  478. break;
  479. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  480. }
  481. /* For PCIe 1: first shutdown the phy */
  482. if (dev == MV88F6282_DEV_ID) {
  483. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  484. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  485. while (1)
  486. if (readl(PCIE1_STATUS) & 0x1)
  487. break;
  488. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  489. }
  490. } else /* keep this bit set for devices that don't have PCIe1 */
  491. kirkwood_clk_ctrl |= CGC_PEX1;
  492. /* Now gate clock the required units */
  493. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  494. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  495. return 0;
  496. }
  497. late_initcall(kirkwood_clock_gate);
  498. void kirkwood_restart(char mode, const char *cmd)
  499. {
  500. /*
  501. * Enable soft reset to assert RSTOUTn.
  502. */
  503. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  504. /*
  505. * Assert soft reset.
  506. */
  507. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  508. while (1)
  509. ;
  510. }