siena.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2010 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/pci.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/random.h>
  16. #include "net_driver.h"
  17. #include "bitfield.h"
  18. #include "efx.h"
  19. #include "nic.h"
  20. #include "mac.h"
  21. #include "spi.h"
  22. #include "regs.h"
  23. #include "io.h"
  24. #include "phy.h"
  25. #include "workarounds.h"
  26. #include "mcdi.h"
  27. #include "mcdi_pcol.h"
  28. /* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
  29. static void siena_init_wol(struct efx_nic *efx);
  30. static void siena_push_irq_moderation(struct efx_channel *channel)
  31. {
  32. efx_dword_t timer_cmd;
  33. BUILD_BUG_ON(EFX_IRQ_MOD_MAX > (1 << FRF_CZ_TC_TIMER_VAL_WIDTH));
  34. if (channel->irq_moderation)
  35. EFX_POPULATE_DWORD_2(timer_cmd,
  36. FRF_CZ_TC_TIMER_MODE,
  37. FFE_CZ_TIMER_MODE_INT_HLDOFF,
  38. FRF_CZ_TC_TIMER_VAL,
  39. channel->irq_moderation - 1);
  40. else
  41. EFX_POPULATE_DWORD_2(timer_cmd,
  42. FRF_CZ_TC_TIMER_MODE,
  43. FFE_CZ_TIMER_MODE_DIS,
  44. FRF_CZ_TC_TIMER_VAL, 0);
  45. efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
  46. channel->channel);
  47. }
  48. static void siena_push_multicast_hash(struct efx_nic *efx)
  49. {
  50. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  51. efx_mcdi_rpc(efx, MC_CMD_SET_MCAST_HASH,
  52. efx->multicast_hash.byte, sizeof(efx->multicast_hash),
  53. NULL, 0, NULL);
  54. }
  55. static int siena_mdio_write(struct net_device *net_dev,
  56. int prtad, int devad, u16 addr, u16 value)
  57. {
  58. struct efx_nic *efx = netdev_priv(net_dev);
  59. uint32_t status;
  60. int rc;
  61. rc = efx_mcdi_mdio_write(efx, efx->mdio_bus, prtad, devad,
  62. addr, value, &status);
  63. if (rc)
  64. return rc;
  65. if (status != MC_CMD_MDIO_STATUS_GOOD)
  66. return -EIO;
  67. return 0;
  68. }
  69. static int siena_mdio_read(struct net_device *net_dev,
  70. int prtad, int devad, u16 addr)
  71. {
  72. struct efx_nic *efx = netdev_priv(net_dev);
  73. uint16_t value;
  74. uint32_t status;
  75. int rc;
  76. rc = efx_mcdi_mdio_read(efx, efx->mdio_bus, prtad, devad,
  77. addr, &value, &status);
  78. if (rc)
  79. return rc;
  80. if (status != MC_CMD_MDIO_STATUS_GOOD)
  81. return -EIO;
  82. return (int)value;
  83. }
  84. /* This call is responsible for hooking in the MAC and PHY operations */
  85. static int siena_probe_port(struct efx_nic *efx)
  86. {
  87. int rc;
  88. /* Hook in PHY operations table */
  89. efx->phy_op = &efx_mcdi_phy_ops;
  90. /* Set up MDIO structure for PHY */
  91. efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
  92. efx->mdio.mdio_read = siena_mdio_read;
  93. efx->mdio.mdio_write = siena_mdio_write;
  94. /* Fill out MDIO structure, loopback modes, and initial link state */
  95. rc = efx->phy_op->probe(efx);
  96. if (rc != 0)
  97. return rc;
  98. /* Allocate buffer for stats */
  99. rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
  100. MC_CMD_MAC_NSTATS * sizeof(u64));
  101. if (rc)
  102. return rc;
  103. netif_dbg(efx, probe, efx->net_dev,
  104. "stats buffer at %llx (virt %p phys %llx)\n",
  105. (u64)efx->stats_buffer.dma_addr,
  106. efx->stats_buffer.addr,
  107. (u64)virt_to_phys(efx->stats_buffer.addr));
  108. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 1);
  109. return 0;
  110. }
  111. static void siena_remove_port(struct efx_nic *efx)
  112. {
  113. efx->phy_op->remove(efx);
  114. efx_nic_free_buffer(efx, &efx->stats_buffer);
  115. }
  116. static const struct efx_nic_register_test siena_register_tests[] = {
  117. { FR_AZ_ADR_REGION,
  118. EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
  119. { FR_CZ_USR_EV_CFG,
  120. EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
  121. { FR_AZ_RX_CFG,
  122. EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
  123. { FR_AZ_TX_CFG,
  124. EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
  125. { FR_AZ_TX_RESERVED,
  126. EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
  127. { FR_AZ_SRM_TX_DC_CFG,
  128. EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
  129. { FR_AZ_RX_DC_CFG,
  130. EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
  131. { FR_AZ_RX_DC_PF_WM,
  132. EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
  133. { FR_BZ_DP_CTRL,
  134. EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
  135. { FR_BZ_RX_RSS_TKEY,
  136. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  137. { FR_CZ_RX_RSS_IPV6_REG1,
  138. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  139. { FR_CZ_RX_RSS_IPV6_REG2,
  140. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  141. { FR_CZ_RX_RSS_IPV6_REG3,
  142. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
  143. };
  144. static int siena_test_registers(struct efx_nic *efx)
  145. {
  146. return efx_nic_test_registers(efx, siena_register_tests,
  147. ARRAY_SIZE(siena_register_tests));
  148. }
  149. /**************************************************************************
  150. *
  151. * Device reset
  152. *
  153. **************************************************************************
  154. */
  155. static enum reset_type siena_map_reset_reason(enum reset_type reason)
  156. {
  157. return RESET_TYPE_ALL;
  158. }
  159. static int siena_map_reset_flags(u32 *flags)
  160. {
  161. enum {
  162. SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
  163. ETH_RESET_OFFLOAD | ETH_RESET_MAC |
  164. ETH_RESET_PHY),
  165. SIENA_RESET_MC = (SIENA_RESET_PORT |
  166. ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
  167. };
  168. if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
  169. *flags &= ~SIENA_RESET_MC;
  170. return RESET_TYPE_WORLD;
  171. }
  172. if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
  173. *flags &= ~SIENA_RESET_PORT;
  174. return RESET_TYPE_ALL;
  175. }
  176. /* no invisible reset implemented */
  177. return -EINVAL;
  178. }
  179. static int siena_reset_hw(struct efx_nic *efx, enum reset_type method)
  180. {
  181. int rc;
  182. /* Recover from a failed assertion pre-reset */
  183. rc = efx_mcdi_handle_assertion(efx);
  184. if (rc)
  185. return rc;
  186. if (method == RESET_TYPE_WORLD)
  187. return efx_mcdi_reset_mc(efx);
  188. else
  189. return efx_mcdi_reset_port(efx);
  190. }
  191. static int siena_probe_nvconfig(struct efx_nic *efx)
  192. {
  193. return efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL);
  194. }
  195. static int siena_probe_nic(struct efx_nic *efx)
  196. {
  197. struct siena_nic_data *nic_data;
  198. bool already_attached = 0;
  199. efx_oword_t reg;
  200. int rc;
  201. /* Allocate storage for hardware specific data */
  202. nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
  203. if (!nic_data)
  204. return -ENOMEM;
  205. efx->nic_data = nic_data;
  206. if (efx_nic_fpga_ver(efx) != 0) {
  207. netif_err(efx, probe, efx->net_dev,
  208. "Siena FPGA not supported\n");
  209. rc = -ENODEV;
  210. goto fail1;
  211. }
  212. efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
  213. efx->net_dev->dev_id = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
  214. /* Initialise MCDI */
  215. nic_data->mcdi_smem = ioremap_nocache(efx->membase_phys +
  216. FR_CZ_MC_TREG_SMEM,
  217. FR_CZ_MC_TREG_SMEM_STEP *
  218. FR_CZ_MC_TREG_SMEM_ROWS);
  219. if (!nic_data->mcdi_smem) {
  220. netif_err(efx, probe, efx->net_dev,
  221. "could not map MCDI at %llx+%x\n",
  222. (unsigned long long)efx->membase_phys +
  223. FR_CZ_MC_TREG_SMEM,
  224. FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS);
  225. rc = -ENOMEM;
  226. goto fail1;
  227. }
  228. efx_mcdi_init(efx);
  229. /* Recover from a failed assertion before probing */
  230. rc = efx_mcdi_handle_assertion(efx);
  231. if (rc)
  232. goto fail2;
  233. /* Let the BMC know that the driver is now in charge of link and
  234. * filter settings. We must do this before we reset the NIC */
  235. rc = efx_mcdi_drv_attach(efx, true, &already_attached);
  236. if (rc) {
  237. netif_err(efx, probe, efx->net_dev,
  238. "Unable to register driver with MCPU\n");
  239. goto fail2;
  240. }
  241. if (already_attached)
  242. /* Not a fatal error */
  243. netif_err(efx, probe, efx->net_dev,
  244. "Host already registered with MCPU\n");
  245. /* Now we can reset the NIC */
  246. rc = siena_reset_hw(efx, RESET_TYPE_ALL);
  247. if (rc) {
  248. netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
  249. goto fail3;
  250. }
  251. siena_init_wol(efx);
  252. /* Allocate memory for INT_KER */
  253. rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
  254. if (rc)
  255. goto fail4;
  256. BUG_ON(efx->irq_status.dma_addr & 0x0f);
  257. netif_dbg(efx, probe, efx->net_dev,
  258. "INT_KER at %llx (virt %p phys %llx)\n",
  259. (unsigned long long)efx->irq_status.dma_addr,
  260. efx->irq_status.addr,
  261. (unsigned long long)virt_to_phys(efx->irq_status.addr));
  262. /* Read in the non-volatile configuration */
  263. rc = siena_probe_nvconfig(efx);
  264. if (rc == -EINVAL) {
  265. netif_err(efx, probe, efx->net_dev,
  266. "NVRAM is invalid therefore using defaults\n");
  267. efx->phy_type = PHY_TYPE_NONE;
  268. efx->mdio.prtad = MDIO_PRTAD_NONE;
  269. } else if (rc) {
  270. goto fail5;
  271. }
  272. return 0;
  273. fail5:
  274. efx_nic_free_buffer(efx, &efx->irq_status);
  275. fail4:
  276. fail3:
  277. efx_mcdi_drv_attach(efx, false, NULL);
  278. fail2:
  279. iounmap(nic_data->mcdi_smem);
  280. fail1:
  281. kfree(efx->nic_data);
  282. return rc;
  283. }
  284. /* This call performs hardware-specific global initialisation, such as
  285. * defining the descriptor cache sizes and number of RSS channels.
  286. * It does not set up any buffers, descriptor rings or event queues.
  287. */
  288. static int siena_init_nic(struct efx_nic *efx)
  289. {
  290. efx_oword_t temp;
  291. int rc;
  292. /* Recover from a failed assertion post-reset */
  293. rc = efx_mcdi_handle_assertion(efx);
  294. if (rc)
  295. return rc;
  296. /* Squash TX of packets of 16 bytes or less */
  297. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  298. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  299. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  300. /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
  301. * descriptors (which is bad).
  302. */
  303. efx_reado(efx, &temp, FR_AZ_TX_CFG);
  304. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
  305. EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
  306. efx_writeo(efx, &temp, FR_AZ_TX_CFG);
  307. efx_reado(efx, &temp, FR_AZ_RX_CFG);
  308. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
  309. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
  310. /* Enable hash insertion. This is broken for the 'Falcon' hash
  311. * if IPv6 hashing is also enabled, so also select Toeplitz
  312. * TCP/IPv4 and IPv4 hashes. */
  313. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
  314. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
  315. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
  316. efx_writeo(efx, &temp, FR_AZ_RX_CFG);
  317. /* Set hash key for IPv4 */
  318. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  319. efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
  320. /* Enable IPv6 RSS */
  321. BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
  322. 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
  323. FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
  324. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  325. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
  326. memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
  327. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
  328. EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
  329. FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
  330. memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
  331. FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
  332. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
  333. /* Enable event logging */
  334. rc = efx_mcdi_log_ctrl(efx, true, false, 0);
  335. if (rc)
  336. return rc;
  337. /* Set destination of both TX and RX Flush events */
  338. EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
  339. efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
  340. EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
  341. efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
  342. efx_nic_init_common(efx);
  343. return 0;
  344. }
  345. static void siena_remove_nic(struct efx_nic *efx)
  346. {
  347. struct siena_nic_data *nic_data = efx->nic_data;
  348. efx_nic_free_buffer(efx, &efx->irq_status);
  349. siena_reset_hw(efx, RESET_TYPE_ALL);
  350. /* Relinquish the device back to the BMC */
  351. if (efx_nic_has_mc(efx))
  352. efx_mcdi_drv_attach(efx, false, NULL);
  353. /* Tear down the private nic state */
  354. iounmap(nic_data->mcdi_smem);
  355. kfree(nic_data);
  356. efx->nic_data = NULL;
  357. }
  358. #define STATS_GENERATION_INVALID ((__force __le64)(-1))
  359. static int siena_try_update_nic_stats(struct efx_nic *efx)
  360. {
  361. __le64 *dma_stats;
  362. struct efx_mac_stats *mac_stats;
  363. __le64 generation_start, generation_end;
  364. mac_stats = &efx->mac_stats;
  365. dma_stats = efx->stats_buffer.addr;
  366. generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
  367. if (generation_end == STATS_GENERATION_INVALID)
  368. return 0;
  369. rmb();
  370. #define MAC_STAT(M, D) \
  371. mac_stats->M = le64_to_cpu(dma_stats[MC_CMD_MAC_ ## D])
  372. MAC_STAT(tx_bytes, TX_BYTES);
  373. MAC_STAT(tx_bad_bytes, TX_BAD_BYTES);
  374. mac_stats->tx_good_bytes = (mac_stats->tx_bytes -
  375. mac_stats->tx_bad_bytes);
  376. MAC_STAT(tx_packets, TX_PKTS);
  377. MAC_STAT(tx_bad, TX_BAD_FCS_PKTS);
  378. MAC_STAT(tx_pause, TX_PAUSE_PKTS);
  379. MAC_STAT(tx_control, TX_CONTROL_PKTS);
  380. MAC_STAT(tx_unicast, TX_UNICAST_PKTS);
  381. MAC_STAT(tx_multicast, TX_MULTICAST_PKTS);
  382. MAC_STAT(tx_broadcast, TX_BROADCAST_PKTS);
  383. MAC_STAT(tx_lt64, TX_LT64_PKTS);
  384. MAC_STAT(tx_64, TX_64_PKTS);
  385. MAC_STAT(tx_65_to_127, TX_65_TO_127_PKTS);
  386. MAC_STAT(tx_128_to_255, TX_128_TO_255_PKTS);
  387. MAC_STAT(tx_256_to_511, TX_256_TO_511_PKTS);
  388. MAC_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS);
  389. MAC_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS);
  390. MAC_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS);
  391. MAC_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS);
  392. mac_stats->tx_collision = 0;
  393. MAC_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS);
  394. MAC_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS);
  395. MAC_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS);
  396. MAC_STAT(tx_deferred, TX_DEFERRED_PKTS);
  397. MAC_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS);
  398. mac_stats->tx_collision = (mac_stats->tx_single_collision +
  399. mac_stats->tx_multiple_collision +
  400. mac_stats->tx_excessive_collision +
  401. mac_stats->tx_late_collision);
  402. MAC_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS);
  403. MAC_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS);
  404. MAC_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS);
  405. MAC_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS);
  406. MAC_STAT(rx_bytes, RX_BYTES);
  407. MAC_STAT(rx_bad_bytes, RX_BAD_BYTES);
  408. mac_stats->rx_good_bytes = (mac_stats->rx_bytes -
  409. mac_stats->rx_bad_bytes);
  410. MAC_STAT(rx_packets, RX_PKTS);
  411. MAC_STAT(rx_good, RX_GOOD_PKTS);
  412. MAC_STAT(rx_bad, RX_BAD_FCS_PKTS);
  413. MAC_STAT(rx_pause, RX_PAUSE_PKTS);
  414. MAC_STAT(rx_control, RX_CONTROL_PKTS);
  415. MAC_STAT(rx_unicast, RX_UNICAST_PKTS);
  416. MAC_STAT(rx_multicast, RX_MULTICAST_PKTS);
  417. MAC_STAT(rx_broadcast, RX_BROADCAST_PKTS);
  418. MAC_STAT(rx_lt64, RX_UNDERSIZE_PKTS);
  419. MAC_STAT(rx_64, RX_64_PKTS);
  420. MAC_STAT(rx_65_to_127, RX_65_TO_127_PKTS);
  421. MAC_STAT(rx_128_to_255, RX_128_TO_255_PKTS);
  422. MAC_STAT(rx_256_to_511, RX_256_TO_511_PKTS);
  423. MAC_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS);
  424. MAC_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS);
  425. MAC_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS);
  426. MAC_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS);
  427. mac_stats->rx_bad_lt64 = 0;
  428. mac_stats->rx_bad_64_to_15xx = 0;
  429. mac_stats->rx_bad_15xx_to_jumbo = 0;
  430. MAC_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS);
  431. MAC_STAT(rx_overflow, RX_OVERFLOW_PKTS);
  432. mac_stats->rx_missed = 0;
  433. MAC_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS);
  434. MAC_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS);
  435. MAC_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS);
  436. MAC_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS);
  437. MAC_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS);
  438. mac_stats->rx_good_lt64 = 0;
  439. efx->n_rx_nodesc_drop_cnt =
  440. le64_to_cpu(dma_stats[MC_CMD_MAC_RX_NODESC_DROPS]);
  441. #undef MAC_STAT
  442. rmb();
  443. generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
  444. if (generation_end != generation_start)
  445. return -EAGAIN;
  446. return 0;
  447. }
  448. static void siena_update_nic_stats(struct efx_nic *efx)
  449. {
  450. int retry;
  451. /* If we're unlucky enough to read statistics wduring the DMA, wait
  452. * up to 10ms for it to finish (typically takes <500us) */
  453. for (retry = 0; retry < 100; ++retry) {
  454. if (siena_try_update_nic_stats(efx) == 0)
  455. return;
  456. udelay(100);
  457. }
  458. /* Use the old values instead */
  459. }
  460. static void siena_start_nic_stats(struct efx_nic *efx)
  461. {
  462. __le64 *dma_stats = efx->stats_buffer.addr;
  463. dma_stats[MC_CMD_MAC_GENERATION_END] = STATS_GENERATION_INVALID;
  464. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr,
  465. MC_CMD_MAC_NSTATS * sizeof(u64), 1, 0);
  466. }
  467. static void siena_stop_nic_stats(struct efx_nic *efx)
  468. {
  469. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 0);
  470. }
  471. /**************************************************************************
  472. *
  473. * Wake on LAN
  474. *
  475. **************************************************************************
  476. */
  477. static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
  478. {
  479. struct siena_nic_data *nic_data = efx->nic_data;
  480. wol->supported = WAKE_MAGIC;
  481. if (nic_data->wol_filter_id != -1)
  482. wol->wolopts = WAKE_MAGIC;
  483. else
  484. wol->wolopts = 0;
  485. memset(&wol->sopass, 0, sizeof(wol->sopass));
  486. }
  487. static int siena_set_wol(struct efx_nic *efx, u32 type)
  488. {
  489. struct siena_nic_data *nic_data = efx->nic_data;
  490. int rc;
  491. if (type & ~WAKE_MAGIC)
  492. return -EINVAL;
  493. if (type & WAKE_MAGIC) {
  494. if (nic_data->wol_filter_id != -1)
  495. efx_mcdi_wol_filter_remove(efx,
  496. nic_data->wol_filter_id);
  497. rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
  498. &nic_data->wol_filter_id);
  499. if (rc)
  500. goto fail;
  501. pci_wake_from_d3(efx->pci_dev, true);
  502. } else {
  503. rc = efx_mcdi_wol_filter_reset(efx);
  504. nic_data->wol_filter_id = -1;
  505. pci_wake_from_d3(efx->pci_dev, false);
  506. if (rc)
  507. goto fail;
  508. }
  509. return 0;
  510. fail:
  511. netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
  512. __func__, type, rc);
  513. return rc;
  514. }
  515. static void siena_init_wol(struct efx_nic *efx)
  516. {
  517. struct siena_nic_data *nic_data = efx->nic_data;
  518. int rc;
  519. rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
  520. if (rc != 0) {
  521. /* If it failed, attempt to get into a synchronised
  522. * state with MC by resetting any set WoL filters */
  523. efx_mcdi_wol_filter_reset(efx);
  524. nic_data->wol_filter_id = -1;
  525. } else if (nic_data->wol_filter_id != -1) {
  526. pci_wake_from_d3(efx->pci_dev, true);
  527. }
  528. }
  529. /**************************************************************************
  530. *
  531. * Revision-dependent attributes used by efx.c and nic.c
  532. *
  533. **************************************************************************
  534. */
  535. const struct efx_nic_type siena_a0_nic_type = {
  536. .probe = siena_probe_nic,
  537. .remove = siena_remove_nic,
  538. .init = siena_init_nic,
  539. .fini = efx_port_dummy_op_void,
  540. .monitor = NULL,
  541. .map_reset_reason = siena_map_reset_reason,
  542. .map_reset_flags = siena_map_reset_flags,
  543. .reset = siena_reset_hw,
  544. .probe_port = siena_probe_port,
  545. .remove_port = siena_remove_port,
  546. .prepare_flush = efx_port_dummy_op_void,
  547. .update_stats = siena_update_nic_stats,
  548. .start_stats = siena_start_nic_stats,
  549. .stop_stats = siena_stop_nic_stats,
  550. .set_id_led = efx_mcdi_set_id_led,
  551. .push_irq_moderation = siena_push_irq_moderation,
  552. .push_multicast_hash = siena_push_multicast_hash,
  553. .reconfigure_port = efx_mcdi_phy_reconfigure,
  554. .get_wol = siena_get_wol,
  555. .set_wol = siena_set_wol,
  556. .resume_wol = siena_init_wol,
  557. .test_registers = siena_test_registers,
  558. .test_nvram = efx_mcdi_nvram_test_all,
  559. .default_mac_ops = &efx_mcdi_mac_operations,
  560. .revision = EFX_REV_SIENA_A0,
  561. .mem_map_size = FR_CZ_MC_TREG_SMEM, /* MC_TREG_SMEM mapped separately */
  562. .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
  563. .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
  564. .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
  565. .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
  566. .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
  567. .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
  568. .rx_buffer_hash_size = 0x10,
  569. .rx_buffer_padding = 0,
  570. .max_interrupt_mode = EFX_INT_MODE_MSIX,
  571. .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
  572. * interrupt handler only supports 32
  573. * channels */
  574. .tx_dc_base = 0x88000,
  575. .rx_dc_base = 0x68000,
  576. .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  577. NETIF_F_RXHASH | NETIF_F_NTUPLE),
  578. };