i915_irq.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u8 new_delay = dev_priv->cur_delay;
  246. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  247. busy_up = I915_READ(RCPREVBSYTUPAVG);
  248. busy_down = I915_READ(RCPREVBSYTDNAVG);
  249. max_avg = I915_READ(RCBMAXAVG);
  250. min_avg = I915_READ(RCBMINAVG);
  251. /* Handle RCS change request from hw */
  252. if (busy_up > max_avg) {
  253. if (dev_priv->cur_delay != dev_priv->max_delay)
  254. new_delay = dev_priv->cur_delay - 1;
  255. if (new_delay < dev_priv->max_delay)
  256. new_delay = dev_priv->max_delay;
  257. } else if (busy_down < min_avg) {
  258. if (dev_priv->cur_delay != dev_priv->min_delay)
  259. new_delay = dev_priv->cur_delay + 1;
  260. if (new_delay > dev_priv->min_delay)
  261. new_delay = dev_priv->min_delay;
  262. }
  263. if (ironlake_set_drps(dev, new_delay))
  264. dev_priv->cur_delay = new_delay;
  265. return;
  266. }
  267. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  268. {
  269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  270. int ret = IRQ_NONE;
  271. u32 de_iir, gt_iir, de_ier, pch_iir;
  272. struct drm_i915_master_private *master_priv;
  273. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  274. /* disable master interrupt before clearing iir */
  275. de_ier = I915_READ(DEIER);
  276. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  277. (void)I915_READ(DEIER);
  278. de_iir = I915_READ(DEIIR);
  279. gt_iir = I915_READ(GTIIR);
  280. pch_iir = I915_READ(SDEIIR);
  281. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  282. goto done;
  283. ret = IRQ_HANDLED;
  284. if (dev->primary->master) {
  285. master_priv = dev->primary->master->driver_priv;
  286. if (master_priv->sarea_priv)
  287. master_priv->sarea_priv->last_dispatch =
  288. READ_BREADCRUMB(dev_priv);
  289. }
  290. if (gt_iir & GT_PIPE_NOTIFY) {
  291. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  292. render_ring->irq_gem_seqno = seqno;
  293. trace_i915_gem_request_complete(dev, seqno);
  294. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  297. }
  298. if (gt_iir & GT_BSD_USER_INTERRUPT)
  299. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  300. if (de_iir & DE_GSE)
  301. intel_opregion_gse_intr(dev);
  302. if (de_iir & DE_PLANEA_FLIP_DONE) {
  303. intel_prepare_page_flip(dev, 0);
  304. intel_finish_page_flip_plane(dev, 0);
  305. }
  306. if (de_iir & DE_PLANEB_FLIP_DONE) {
  307. intel_prepare_page_flip(dev, 1);
  308. intel_finish_page_flip_plane(dev, 1);
  309. }
  310. if (de_iir & DE_PIPEA_VBLANK)
  311. drm_handle_vblank(dev, 0);
  312. if (de_iir & DE_PIPEB_VBLANK)
  313. drm_handle_vblank(dev, 1);
  314. /* check event from PCH */
  315. if ((de_iir & DE_PCH_EVENT) &&
  316. (pch_iir & SDE_HOTPLUG_MASK)) {
  317. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  318. }
  319. if (de_iir & DE_PCU_EVENT) {
  320. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  321. i915_handle_rps_change(dev);
  322. }
  323. /* should clear PCH hotplug event before clear CPU irq */
  324. I915_WRITE(SDEIIR, pch_iir);
  325. I915_WRITE(GTIIR, gt_iir);
  326. I915_WRITE(DEIIR, de_iir);
  327. done:
  328. I915_WRITE(DEIER, de_ier);
  329. (void)I915_READ(DEIER);
  330. return ret;
  331. }
  332. /**
  333. * i915_error_work_func - do process context error handling work
  334. * @work: work struct
  335. *
  336. * Fire an error uevent so userspace can see that a hang or error
  337. * was detected.
  338. */
  339. static void i915_error_work_func(struct work_struct *work)
  340. {
  341. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  342. error_work);
  343. struct drm_device *dev = dev_priv->dev;
  344. char *error_event[] = { "ERROR=1", NULL };
  345. char *reset_event[] = { "RESET=1", NULL };
  346. char *reset_done_event[] = { "ERROR=0", NULL };
  347. DRM_DEBUG_DRIVER("generating error event\n");
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  349. if (atomic_read(&dev_priv->mm.wedged)) {
  350. if (IS_I965G(dev)) {
  351. DRM_DEBUG_DRIVER("resetting chip\n");
  352. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  353. if (!i965_reset(dev, GDRST_RENDER)) {
  354. atomic_set(&dev_priv->mm.wedged, 0);
  355. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  356. }
  357. } else {
  358. DRM_DEBUG_DRIVER("reboot required\n");
  359. }
  360. }
  361. }
  362. #ifdef CONFIG_DEBUG_FS
  363. static struct drm_i915_error_object *
  364. i915_error_object_create(struct drm_device *dev,
  365. struct drm_gem_object *src)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct drm_i915_error_object *dst;
  369. struct drm_i915_gem_object *src_priv;
  370. int page, page_count;
  371. u32 reloc_offset;
  372. if (src == NULL)
  373. return NULL;
  374. src_priv = to_intel_bo(src);
  375. if (src_priv->pages == NULL)
  376. return NULL;
  377. page_count = src->size / PAGE_SIZE;
  378. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  379. if (dst == NULL)
  380. return NULL;
  381. reloc_offset = src_priv->gtt_offset;
  382. for (page = 0; page < page_count; page++) {
  383. unsigned long flags;
  384. void __iomem *s;
  385. void *d;
  386. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  387. if (d == NULL)
  388. goto unwind;
  389. local_irq_save(flags);
  390. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  391. reloc_offset,
  392. KM_IRQ0);
  393. memcpy_fromio(d, s, PAGE_SIZE);
  394. io_mapping_unmap_atomic(s, KM_IRQ0);
  395. local_irq_restore(flags);
  396. dst->pages[page] = d;
  397. reloc_offset += PAGE_SIZE;
  398. }
  399. dst->page_count = page_count;
  400. dst->gtt_offset = src_priv->gtt_offset;
  401. return dst;
  402. unwind:
  403. while (page--)
  404. kfree(dst->pages[page]);
  405. kfree(dst);
  406. return NULL;
  407. }
  408. static void
  409. i915_error_object_free(struct drm_i915_error_object *obj)
  410. {
  411. int page;
  412. if (obj == NULL)
  413. return;
  414. for (page = 0; page < obj->page_count; page++)
  415. kfree(obj->pages[page]);
  416. kfree(obj);
  417. }
  418. static void
  419. i915_error_state_free(struct drm_device *dev,
  420. struct drm_i915_error_state *error)
  421. {
  422. i915_error_object_free(error->batchbuffer[0]);
  423. i915_error_object_free(error->batchbuffer[1]);
  424. i915_error_object_free(error->ringbuffer);
  425. kfree(error->active_bo);
  426. kfree(error->overlay);
  427. kfree(error);
  428. }
  429. static u32
  430. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  431. {
  432. u32 cmd;
  433. if (IS_I830(dev) || IS_845G(dev))
  434. cmd = MI_BATCH_BUFFER;
  435. else if (IS_I965G(dev))
  436. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  437. MI_BATCH_NON_SECURE_I965);
  438. else
  439. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  440. return ring[0] == cmd ? ring[1] : 0;
  441. }
  442. static u32
  443. i915_ringbuffer_last_batch(struct drm_device *dev)
  444. {
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. u32 head, bbaddr;
  447. u32 *ring;
  448. /* Locate the current position in the ringbuffer and walk back
  449. * to find the most recently dispatched batch buffer.
  450. */
  451. bbaddr = 0;
  452. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  453. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  454. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  455. bbaddr = i915_get_bbaddr(dev, ring);
  456. if (bbaddr)
  457. break;
  458. }
  459. if (bbaddr == 0) {
  460. ring = (u32 *)(dev_priv->render_ring.virtual_start
  461. + dev_priv->render_ring.size);
  462. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  463. bbaddr = i915_get_bbaddr(dev, ring);
  464. if (bbaddr)
  465. break;
  466. }
  467. }
  468. return bbaddr;
  469. }
  470. /**
  471. * i915_capture_error_state - capture an error record for later analysis
  472. * @dev: drm device
  473. *
  474. * Should be called when an error is detected (either a hang or an error
  475. * interrupt) to capture error state from the time of the error. Fills
  476. * out a structure which becomes available in debugfs for user level tools
  477. * to pick up.
  478. */
  479. static void i915_capture_error_state(struct drm_device *dev)
  480. {
  481. struct drm_i915_private *dev_priv = dev->dev_private;
  482. struct drm_i915_gem_object *obj_priv;
  483. struct drm_i915_error_state *error;
  484. struct drm_gem_object *batchbuffer[2];
  485. unsigned long flags;
  486. u32 bbaddr;
  487. int count;
  488. spin_lock_irqsave(&dev_priv->error_lock, flags);
  489. error = dev_priv->first_error;
  490. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  491. if (error)
  492. return;
  493. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  494. if (!error) {
  495. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  496. return;
  497. }
  498. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  499. error->eir = I915_READ(EIR);
  500. error->pgtbl_er = I915_READ(PGTBL_ER);
  501. error->pipeastat = I915_READ(PIPEASTAT);
  502. error->pipebstat = I915_READ(PIPEBSTAT);
  503. error->instpm = I915_READ(INSTPM);
  504. if (!IS_I965G(dev)) {
  505. error->ipeir = I915_READ(IPEIR);
  506. error->ipehr = I915_READ(IPEHR);
  507. error->instdone = I915_READ(INSTDONE);
  508. error->acthd = I915_READ(ACTHD);
  509. error->bbaddr = 0;
  510. } else {
  511. error->ipeir = I915_READ(IPEIR_I965);
  512. error->ipehr = I915_READ(IPEHR_I965);
  513. error->instdone = I915_READ(INSTDONE_I965);
  514. error->instps = I915_READ(INSTPS);
  515. error->instdone1 = I915_READ(INSTDONE1);
  516. error->acthd = I915_READ(ACTHD_I965);
  517. error->bbaddr = I915_READ64(BB_ADDR);
  518. }
  519. bbaddr = i915_ringbuffer_last_batch(dev);
  520. /* Grab the current batchbuffer, most likely to have crashed. */
  521. batchbuffer[0] = NULL;
  522. batchbuffer[1] = NULL;
  523. count = 0;
  524. list_for_each_entry(obj_priv,
  525. &dev_priv->render_ring.active_list, list) {
  526. struct drm_gem_object *obj = &obj_priv->base;
  527. if (batchbuffer[0] == NULL &&
  528. bbaddr >= obj_priv->gtt_offset &&
  529. bbaddr < obj_priv->gtt_offset + obj->size)
  530. batchbuffer[0] = obj;
  531. if (batchbuffer[1] == NULL &&
  532. error->acthd >= obj_priv->gtt_offset &&
  533. error->acthd < obj_priv->gtt_offset + obj->size)
  534. batchbuffer[1] = obj;
  535. count++;
  536. }
  537. /* Scan the other lists for completeness for those bizarre errors. */
  538. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  539. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  540. struct drm_gem_object *obj = &obj_priv->base;
  541. if (batchbuffer[0] == NULL &&
  542. bbaddr >= obj_priv->gtt_offset &&
  543. bbaddr < obj_priv->gtt_offset + obj->size)
  544. batchbuffer[0] = obj;
  545. if (batchbuffer[1] == NULL &&
  546. error->acthd >= obj_priv->gtt_offset &&
  547. error->acthd < obj_priv->gtt_offset + obj->size)
  548. batchbuffer[1] = obj;
  549. if (batchbuffer[0] && batchbuffer[1])
  550. break;
  551. }
  552. }
  553. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  554. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  555. struct drm_gem_object *obj = &obj_priv->base;
  556. if (batchbuffer[0] == NULL &&
  557. bbaddr >= obj_priv->gtt_offset &&
  558. bbaddr < obj_priv->gtt_offset + obj->size)
  559. batchbuffer[0] = obj;
  560. if (batchbuffer[1] == NULL &&
  561. error->acthd >= obj_priv->gtt_offset &&
  562. error->acthd < obj_priv->gtt_offset + obj->size)
  563. batchbuffer[1] = obj;
  564. if (batchbuffer[0] && batchbuffer[1])
  565. break;
  566. }
  567. }
  568. /* We need to copy these to an anonymous buffer as the simplest
  569. * method to avoid being overwritten by userpace.
  570. */
  571. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  572. if (batchbuffer[1] != batchbuffer[0])
  573. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  574. else
  575. error->batchbuffer[1] = NULL;
  576. /* Record the ringbuffer */
  577. error->ringbuffer = i915_error_object_create(dev,
  578. dev_priv->render_ring.gem_object);
  579. /* Record buffers on the active list. */
  580. error->active_bo = NULL;
  581. error->active_bo_count = 0;
  582. if (count)
  583. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  584. GFP_ATOMIC);
  585. if (error->active_bo) {
  586. int i = 0;
  587. list_for_each_entry(obj_priv,
  588. &dev_priv->render_ring.active_list, list) {
  589. struct drm_gem_object *obj = &obj_priv->base;
  590. error->active_bo[i].size = obj->size;
  591. error->active_bo[i].name = obj->name;
  592. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  593. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  594. error->active_bo[i].read_domains = obj->read_domains;
  595. error->active_bo[i].write_domain = obj->write_domain;
  596. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  597. error->active_bo[i].pinned = 0;
  598. if (obj_priv->pin_count > 0)
  599. error->active_bo[i].pinned = 1;
  600. if (obj_priv->user_pin_count > 0)
  601. error->active_bo[i].pinned = -1;
  602. error->active_bo[i].tiling = obj_priv->tiling_mode;
  603. error->active_bo[i].dirty = obj_priv->dirty;
  604. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  605. if (++i == count)
  606. break;
  607. }
  608. error->active_bo_count = i;
  609. }
  610. do_gettimeofday(&error->time);
  611. error->overlay = intel_overlay_capture_error_state(dev);
  612. spin_lock_irqsave(&dev_priv->error_lock, flags);
  613. if (dev_priv->first_error == NULL) {
  614. dev_priv->first_error = error;
  615. error = NULL;
  616. }
  617. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  618. if (error)
  619. i915_error_state_free(dev, error);
  620. }
  621. void i915_destroy_error_state(struct drm_device *dev)
  622. {
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. struct drm_i915_error_state *error;
  625. spin_lock(&dev_priv->error_lock);
  626. error = dev_priv->first_error;
  627. dev_priv->first_error = NULL;
  628. spin_unlock(&dev_priv->error_lock);
  629. if (error)
  630. i915_error_state_free(dev, error);
  631. }
  632. #else
  633. #define i915_capture_error_state(x)
  634. #endif
  635. static void i915_report_and_clear_eir(struct drm_device *dev)
  636. {
  637. struct drm_i915_private *dev_priv = dev->dev_private;
  638. u32 eir = I915_READ(EIR);
  639. if (!eir)
  640. return;
  641. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  642. eir);
  643. if (IS_G4X(dev)) {
  644. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  645. u32 ipeir = I915_READ(IPEIR_I965);
  646. printk(KERN_ERR " IPEIR: 0x%08x\n",
  647. I915_READ(IPEIR_I965));
  648. printk(KERN_ERR " IPEHR: 0x%08x\n",
  649. I915_READ(IPEHR_I965));
  650. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  651. I915_READ(INSTDONE_I965));
  652. printk(KERN_ERR " INSTPS: 0x%08x\n",
  653. I915_READ(INSTPS));
  654. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  655. I915_READ(INSTDONE1));
  656. printk(KERN_ERR " ACTHD: 0x%08x\n",
  657. I915_READ(ACTHD_I965));
  658. I915_WRITE(IPEIR_I965, ipeir);
  659. (void)I915_READ(IPEIR_I965);
  660. }
  661. if (eir & GM45_ERROR_PAGE_TABLE) {
  662. u32 pgtbl_err = I915_READ(PGTBL_ER);
  663. printk(KERN_ERR "page table error\n");
  664. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  665. pgtbl_err);
  666. I915_WRITE(PGTBL_ER, pgtbl_err);
  667. (void)I915_READ(PGTBL_ER);
  668. }
  669. }
  670. if (IS_I9XX(dev)) {
  671. if (eir & I915_ERROR_PAGE_TABLE) {
  672. u32 pgtbl_err = I915_READ(PGTBL_ER);
  673. printk(KERN_ERR "page table error\n");
  674. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  675. pgtbl_err);
  676. I915_WRITE(PGTBL_ER, pgtbl_err);
  677. (void)I915_READ(PGTBL_ER);
  678. }
  679. }
  680. if (eir & I915_ERROR_MEMORY_REFRESH) {
  681. u32 pipea_stats = I915_READ(PIPEASTAT);
  682. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  683. printk(KERN_ERR "memory refresh error\n");
  684. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  685. pipea_stats);
  686. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  687. pipeb_stats);
  688. /* pipestat has already been acked */
  689. }
  690. if (eir & I915_ERROR_INSTRUCTION) {
  691. printk(KERN_ERR "instruction error\n");
  692. printk(KERN_ERR " INSTPM: 0x%08x\n",
  693. I915_READ(INSTPM));
  694. if (!IS_I965G(dev)) {
  695. u32 ipeir = I915_READ(IPEIR);
  696. printk(KERN_ERR " IPEIR: 0x%08x\n",
  697. I915_READ(IPEIR));
  698. printk(KERN_ERR " IPEHR: 0x%08x\n",
  699. I915_READ(IPEHR));
  700. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  701. I915_READ(INSTDONE));
  702. printk(KERN_ERR " ACTHD: 0x%08x\n",
  703. I915_READ(ACTHD));
  704. I915_WRITE(IPEIR, ipeir);
  705. (void)I915_READ(IPEIR);
  706. } else {
  707. u32 ipeir = I915_READ(IPEIR_I965);
  708. printk(KERN_ERR " IPEIR: 0x%08x\n",
  709. I915_READ(IPEIR_I965));
  710. printk(KERN_ERR " IPEHR: 0x%08x\n",
  711. I915_READ(IPEHR_I965));
  712. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  713. I915_READ(INSTDONE_I965));
  714. printk(KERN_ERR " INSTPS: 0x%08x\n",
  715. I915_READ(INSTPS));
  716. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  717. I915_READ(INSTDONE1));
  718. printk(KERN_ERR " ACTHD: 0x%08x\n",
  719. I915_READ(ACTHD_I965));
  720. I915_WRITE(IPEIR_I965, ipeir);
  721. (void)I915_READ(IPEIR_I965);
  722. }
  723. }
  724. I915_WRITE(EIR, eir);
  725. (void)I915_READ(EIR);
  726. eir = I915_READ(EIR);
  727. if (eir) {
  728. /*
  729. * some errors might have become stuck,
  730. * mask them.
  731. */
  732. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  733. I915_WRITE(EMR, I915_READ(EMR) | eir);
  734. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  735. }
  736. }
  737. /**
  738. * i915_handle_error - handle an error interrupt
  739. * @dev: drm device
  740. *
  741. * Do some basic checking of regsiter state at error interrupt time and
  742. * dump it to the syslog. Also call i915_capture_error_state() to make
  743. * sure we get a record and make it available in debugfs. Fire a uevent
  744. * so userspace knows something bad happened (should trigger collection
  745. * of a ring dump etc.).
  746. */
  747. static void i915_handle_error(struct drm_device *dev, bool wedged)
  748. {
  749. struct drm_i915_private *dev_priv = dev->dev_private;
  750. i915_capture_error_state(dev);
  751. i915_report_and_clear_eir(dev);
  752. if (wedged) {
  753. atomic_set(&dev_priv->mm.wedged, 1);
  754. /*
  755. * Wakeup waiting processes so they don't hang
  756. */
  757. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  758. }
  759. queue_work(dev_priv->wq, &dev_priv->error_work);
  760. }
  761. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  762. {
  763. drm_i915_private_t *dev_priv = dev->dev_private;
  764. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  765. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  766. struct drm_i915_gem_object *obj_priv;
  767. struct intel_unpin_work *work;
  768. unsigned long flags;
  769. bool stall_detected;
  770. /* Ignore early vblank irqs */
  771. if (intel_crtc == NULL)
  772. return;
  773. spin_lock_irqsave(&dev->event_lock, flags);
  774. work = intel_crtc->unpin_work;
  775. if (work == NULL || work->pending || !work->enable_stall_check) {
  776. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  777. spin_unlock_irqrestore(&dev->event_lock, flags);
  778. return;
  779. }
  780. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  781. obj_priv = to_intel_bo(work->pending_flip_obj);
  782. if(IS_I965G(dev)) {
  783. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  784. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  785. } else {
  786. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  787. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  788. crtc->y * crtc->fb->pitch +
  789. crtc->x * crtc->fb->bits_per_pixel/8);
  790. }
  791. spin_unlock_irqrestore(&dev->event_lock, flags);
  792. if (stall_detected) {
  793. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  794. intel_prepare_page_flip(dev, intel_crtc->plane);
  795. }
  796. }
  797. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  798. {
  799. struct drm_device *dev = (struct drm_device *) arg;
  800. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  801. struct drm_i915_master_private *master_priv;
  802. u32 iir, new_iir;
  803. u32 pipea_stats, pipeb_stats;
  804. u32 vblank_status;
  805. int vblank = 0;
  806. unsigned long irqflags;
  807. int irq_received;
  808. int ret = IRQ_NONE;
  809. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  810. atomic_inc(&dev_priv->irq_received);
  811. if (HAS_PCH_SPLIT(dev))
  812. return ironlake_irq_handler(dev);
  813. iir = I915_READ(IIR);
  814. if (IS_I965G(dev))
  815. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  816. else
  817. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  818. for (;;) {
  819. irq_received = iir != 0;
  820. /* Can't rely on pipestat interrupt bit in iir as it might
  821. * have been cleared after the pipestat interrupt was received.
  822. * It doesn't set the bit in iir again, but it still produces
  823. * interrupts (for non-MSI).
  824. */
  825. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  826. pipea_stats = I915_READ(PIPEASTAT);
  827. pipeb_stats = I915_READ(PIPEBSTAT);
  828. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  829. i915_handle_error(dev, false);
  830. /*
  831. * Clear the PIPE(A|B)STAT regs before the IIR
  832. */
  833. if (pipea_stats & 0x8000ffff) {
  834. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  835. DRM_DEBUG_DRIVER("pipe a underrun\n");
  836. I915_WRITE(PIPEASTAT, pipea_stats);
  837. irq_received = 1;
  838. }
  839. if (pipeb_stats & 0x8000ffff) {
  840. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  841. DRM_DEBUG_DRIVER("pipe b underrun\n");
  842. I915_WRITE(PIPEBSTAT, pipeb_stats);
  843. irq_received = 1;
  844. }
  845. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  846. if (!irq_received)
  847. break;
  848. ret = IRQ_HANDLED;
  849. /* Consume port. Then clear IIR or we'll miss events */
  850. if ((I915_HAS_HOTPLUG(dev)) &&
  851. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  852. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  853. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  854. hotplug_status);
  855. if (hotplug_status & dev_priv->hotplug_supported_mask)
  856. queue_work(dev_priv->wq,
  857. &dev_priv->hotplug_work);
  858. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  859. I915_READ(PORT_HOTPLUG_STAT);
  860. }
  861. I915_WRITE(IIR, iir);
  862. new_iir = I915_READ(IIR); /* Flush posted writes */
  863. if (dev->primary->master) {
  864. master_priv = dev->primary->master->driver_priv;
  865. if (master_priv->sarea_priv)
  866. master_priv->sarea_priv->last_dispatch =
  867. READ_BREADCRUMB(dev_priv);
  868. }
  869. if (iir & I915_USER_INTERRUPT) {
  870. u32 seqno =
  871. render_ring->get_gem_seqno(dev, render_ring);
  872. render_ring->irq_gem_seqno = seqno;
  873. trace_i915_gem_request_complete(dev, seqno);
  874. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  875. dev_priv->hangcheck_count = 0;
  876. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  877. }
  878. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  879. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  880. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  881. intel_prepare_page_flip(dev, 0);
  882. if (dev_priv->flip_pending_is_done)
  883. intel_finish_page_flip_plane(dev, 0);
  884. }
  885. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  886. intel_prepare_page_flip(dev, 1);
  887. if (dev_priv->flip_pending_is_done)
  888. intel_finish_page_flip_plane(dev, 1);
  889. }
  890. if (pipea_stats & vblank_status) {
  891. vblank++;
  892. drm_handle_vblank(dev, 0);
  893. if (!dev_priv->flip_pending_is_done) {
  894. i915_pageflip_stall_check(dev, 0);
  895. intel_finish_page_flip(dev, 0);
  896. }
  897. }
  898. if (pipeb_stats & vblank_status) {
  899. vblank++;
  900. drm_handle_vblank(dev, 1);
  901. if (!dev_priv->flip_pending_is_done) {
  902. i915_pageflip_stall_check(dev, 1);
  903. intel_finish_page_flip(dev, 1);
  904. }
  905. }
  906. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  907. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  908. (iir & I915_ASLE_INTERRUPT))
  909. intel_opregion_asle_intr(dev);
  910. /* With MSI, interrupts are only generated when iir
  911. * transitions from zero to nonzero. If another bit got
  912. * set while we were handling the existing iir bits, then
  913. * we would never get another interrupt.
  914. *
  915. * This is fine on non-MSI as well, as if we hit this path
  916. * we avoid exiting the interrupt handler only to generate
  917. * another one.
  918. *
  919. * Note that for MSI this could cause a stray interrupt report
  920. * if an interrupt landed in the time between writing IIR and
  921. * the posting read. This should be rare enough to never
  922. * trigger the 99% of 100,000 interrupts test for disabling
  923. * stray interrupts.
  924. */
  925. iir = new_iir;
  926. }
  927. return ret;
  928. }
  929. static int i915_emit_irq(struct drm_device * dev)
  930. {
  931. drm_i915_private_t *dev_priv = dev->dev_private;
  932. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  933. i915_kernel_lost_context(dev);
  934. DRM_DEBUG_DRIVER("\n");
  935. dev_priv->counter++;
  936. if (dev_priv->counter > 0x7FFFFFFFUL)
  937. dev_priv->counter = 1;
  938. if (master_priv->sarea_priv)
  939. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  940. BEGIN_LP_RING(4);
  941. OUT_RING(MI_STORE_DWORD_INDEX);
  942. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  943. OUT_RING(dev_priv->counter);
  944. OUT_RING(MI_USER_INTERRUPT);
  945. ADVANCE_LP_RING();
  946. return dev_priv->counter;
  947. }
  948. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  949. {
  950. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  951. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  952. if (dev_priv->trace_irq_seqno == 0)
  953. render_ring->user_irq_get(dev, render_ring);
  954. dev_priv->trace_irq_seqno = seqno;
  955. }
  956. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  957. {
  958. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  959. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  960. int ret = 0;
  961. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  962. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  963. READ_BREADCRUMB(dev_priv));
  964. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  965. if (master_priv->sarea_priv)
  966. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  967. return 0;
  968. }
  969. if (master_priv->sarea_priv)
  970. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  971. render_ring->user_irq_get(dev, render_ring);
  972. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  973. READ_BREADCRUMB(dev_priv) >= irq_nr);
  974. render_ring->user_irq_put(dev, render_ring);
  975. if (ret == -EBUSY) {
  976. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  977. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  978. }
  979. return ret;
  980. }
  981. /* Needs the lock as it touches the ring.
  982. */
  983. int i915_irq_emit(struct drm_device *dev, void *data,
  984. struct drm_file *file_priv)
  985. {
  986. drm_i915_private_t *dev_priv = dev->dev_private;
  987. drm_i915_irq_emit_t *emit = data;
  988. int result;
  989. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  990. DRM_ERROR("called with no initialization\n");
  991. return -EINVAL;
  992. }
  993. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  994. mutex_lock(&dev->struct_mutex);
  995. result = i915_emit_irq(dev);
  996. mutex_unlock(&dev->struct_mutex);
  997. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  998. DRM_ERROR("copy_to_user\n");
  999. return -EFAULT;
  1000. }
  1001. return 0;
  1002. }
  1003. /* Doesn't need the hardware lock.
  1004. */
  1005. int i915_irq_wait(struct drm_device *dev, void *data,
  1006. struct drm_file *file_priv)
  1007. {
  1008. drm_i915_private_t *dev_priv = dev->dev_private;
  1009. drm_i915_irq_wait_t *irqwait = data;
  1010. if (!dev_priv) {
  1011. DRM_ERROR("called with no initialization\n");
  1012. return -EINVAL;
  1013. }
  1014. return i915_wait_irq(dev, irqwait->irq_seq);
  1015. }
  1016. /* Called from drm generic code, passed 'crtc' which
  1017. * we use as a pipe index
  1018. */
  1019. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1020. {
  1021. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1022. unsigned long irqflags;
  1023. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1024. u32 pipeconf;
  1025. pipeconf = I915_READ(pipeconf_reg);
  1026. if (!(pipeconf & PIPEACONF_ENABLE))
  1027. return -EINVAL;
  1028. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1029. if (HAS_PCH_SPLIT(dev))
  1030. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1031. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1032. else if (IS_I965G(dev))
  1033. i915_enable_pipestat(dev_priv, pipe,
  1034. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1035. else
  1036. i915_enable_pipestat(dev_priv, pipe,
  1037. PIPE_VBLANK_INTERRUPT_ENABLE);
  1038. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1039. return 0;
  1040. }
  1041. /* Called from drm generic code, passed 'crtc' which
  1042. * we use as a pipe index
  1043. */
  1044. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1045. {
  1046. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1047. unsigned long irqflags;
  1048. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1049. if (HAS_PCH_SPLIT(dev))
  1050. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1051. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1052. else
  1053. i915_disable_pipestat(dev_priv, pipe,
  1054. PIPE_VBLANK_INTERRUPT_ENABLE |
  1055. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1056. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1057. }
  1058. void i915_enable_interrupt (struct drm_device *dev)
  1059. {
  1060. struct drm_i915_private *dev_priv = dev->dev_private;
  1061. if (!HAS_PCH_SPLIT(dev))
  1062. intel_opregion_enable_asle(dev);
  1063. dev_priv->irq_enabled = 1;
  1064. }
  1065. /* Set the vblank monitor pipe
  1066. */
  1067. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1068. struct drm_file *file_priv)
  1069. {
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. if (!dev_priv) {
  1072. DRM_ERROR("called with no initialization\n");
  1073. return -EINVAL;
  1074. }
  1075. return 0;
  1076. }
  1077. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1078. struct drm_file *file_priv)
  1079. {
  1080. drm_i915_private_t *dev_priv = dev->dev_private;
  1081. drm_i915_vblank_pipe_t *pipe = data;
  1082. if (!dev_priv) {
  1083. DRM_ERROR("called with no initialization\n");
  1084. return -EINVAL;
  1085. }
  1086. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1087. return 0;
  1088. }
  1089. /**
  1090. * Schedule buffer swap at given vertical blank.
  1091. */
  1092. int i915_vblank_swap(struct drm_device *dev, void *data,
  1093. struct drm_file *file_priv)
  1094. {
  1095. /* The delayed swap mechanism was fundamentally racy, and has been
  1096. * removed. The model was that the client requested a delayed flip/swap
  1097. * from the kernel, then waited for vblank before continuing to perform
  1098. * rendering. The problem was that the kernel might wake the client
  1099. * up before it dispatched the vblank swap (since the lock has to be
  1100. * held while touching the ringbuffer), in which case the client would
  1101. * clear and start the next frame before the swap occurred, and
  1102. * flicker would occur in addition to likely missing the vblank.
  1103. *
  1104. * In the absence of this ioctl, userland falls back to a correct path
  1105. * of waiting for a vblank, then dispatching the swap on its own.
  1106. * Context switching to userland and back is plenty fast enough for
  1107. * meeting the requirements of vblank swapping.
  1108. */
  1109. return -EINVAL;
  1110. }
  1111. static struct drm_i915_gem_request *
  1112. i915_get_tail_request(struct drm_device *dev)
  1113. {
  1114. drm_i915_private_t *dev_priv = dev->dev_private;
  1115. return list_entry(dev_priv->render_ring.request_list.prev,
  1116. struct drm_i915_gem_request, list);
  1117. }
  1118. /**
  1119. * This is called when the chip hasn't reported back with completed
  1120. * batchbuffers in a long time. The first time this is called we simply record
  1121. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1122. * again, we assume the chip is wedged and try to fix it.
  1123. */
  1124. void i915_hangcheck_elapsed(unsigned long data)
  1125. {
  1126. struct drm_device *dev = (struct drm_device *)data;
  1127. drm_i915_private_t *dev_priv = dev->dev_private;
  1128. uint32_t acthd, instdone, instdone1;
  1129. /* No reset support on this chip yet. */
  1130. if (IS_GEN6(dev))
  1131. return;
  1132. if (!IS_I965G(dev)) {
  1133. acthd = I915_READ(ACTHD);
  1134. instdone = I915_READ(INSTDONE);
  1135. instdone1 = 0;
  1136. } else {
  1137. acthd = I915_READ(ACTHD_I965);
  1138. instdone = I915_READ(INSTDONE_I965);
  1139. instdone1 = I915_READ(INSTDONE1);
  1140. }
  1141. /* If all work is done then ACTHD clearly hasn't advanced. */
  1142. if (list_empty(&dev_priv->render_ring.request_list) ||
  1143. i915_seqno_passed(i915_get_gem_seqno(dev,
  1144. &dev_priv->render_ring),
  1145. i915_get_tail_request(dev)->seqno)) {
  1146. dev_priv->hangcheck_count = 0;
  1147. /* Issue a wake-up to catch stuck h/w. */
  1148. if (dev_priv->render_ring.waiting_gem_seqno |
  1149. dev_priv->bsd_ring.waiting_gem_seqno) {
  1150. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1151. if (dev_priv->render_ring.waiting_gem_seqno)
  1152. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  1153. if (dev_priv->bsd_ring.waiting_gem_seqno)
  1154. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  1155. }
  1156. return;
  1157. }
  1158. if (dev_priv->last_acthd == acthd &&
  1159. dev_priv->last_instdone == instdone &&
  1160. dev_priv->last_instdone1 == instdone1) {
  1161. if (dev_priv->hangcheck_count++ > 1) {
  1162. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1163. if (!IS_GEN2(dev)) {
  1164. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1165. * If so we can simply poke the RB_WAIT bit
  1166. * and break the hang. This should work on
  1167. * all but the second generation chipsets.
  1168. */
  1169. u32 tmp = I915_READ(PRB0_CTL);
  1170. if (tmp & RING_WAIT) {
  1171. I915_WRITE(PRB0_CTL, tmp);
  1172. POSTING_READ(PRB0_CTL);
  1173. goto out;
  1174. }
  1175. }
  1176. i915_handle_error(dev, true);
  1177. return;
  1178. }
  1179. } else {
  1180. dev_priv->hangcheck_count = 0;
  1181. dev_priv->last_acthd = acthd;
  1182. dev_priv->last_instdone = instdone;
  1183. dev_priv->last_instdone1 = instdone1;
  1184. }
  1185. out:
  1186. /* Reset timer case chip hangs without another request being added */
  1187. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1188. }
  1189. /* drm_dma.h hooks
  1190. */
  1191. static void ironlake_irq_preinstall(struct drm_device *dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1194. I915_WRITE(HWSTAM, 0xeffe);
  1195. /* XXX hotplug from PCH */
  1196. I915_WRITE(DEIMR, 0xffffffff);
  1197. I915_WRITE(DEIER, 0x0);
  1198. (void) I915_READ(DEIER);
  1199. /* and GT */
  1200. I915_WRITE(GTIMR, 0xffffffff);
  1201. I915_WRITE(GTIER, 0x0);
  1202. (void) I915_READ(GTIER);
  1203. /* south display irq */
  1204. I915_WRITE(SDEIMR, 0xffffffff);
  1205. I915_WRITE(SDEIER, 0x0);
  1206. (void) I915_READ(SDEIER);
  1207. }
  1208. static int ironlake_irq_postinstall(struct drm_device *dev)
  1209. {
  1210. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1211. /* enable kind of interrupts always enabled */
  1212. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1213. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1214. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1215. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1216. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1217. dev_priv->irq_mask_reg = ~display_mask;
  1218. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1219. /* should always can generate irq */
  1220. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1221. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1222. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1223. (void) I915_READ(DEIER);
  1224. /* Gen6 only needs render pipe_control now */
  1225. if (IS_GEN6(dev))
  1226. render_mask = GT_PIPE_NOTIFY;
  1227. dev_priv->gt_irq_mask_reg = ~render_mask;
  1228. dev_priv->gt_irq_enable_reg = render_mask;
  1229. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1230. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1231. if (IS_GEN6(dev))
  1232. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1233. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1234. (void) I915_READ(GTIER);
  1235. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1236. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1237. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1238. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1239. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1240. (void) I915_READ(SDEIER);
  1241. if (IS_IRONLAKE_M(dev)) {
  1242. /* Clear & enable PCU event interrupts */
  1243. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1244. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1245. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1246. }
  1247. return 0;
  1248. }
  1249. void i915_driver_irq_preinstall(struct drm_device * dev)
  1250. {
  1251. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1252. atomic_set(&dev_priv->irq_received, 0);
  1253. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1254. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1255. if (HAS_PCH_SPLIT(dev)) {
  1256. ironlake_irq_preinstall(dev);
  1257. return;
  1258. }
  1259. if (I915_HAS_HOTPLUG(dev)) {
  1260. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1261. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1262. }
  1263. I915_WRITE(HWSTAM, 0xeffe);
  1264. I915_WRITE(PIPEASTAT, 0);
  1265. I915_WRITE(PIPEBSTAT, 0);
  1266. I915_WRITE(IMR, 0xffffffff);
  1267. I915_WRITE(IER, 0x0);
  1268. (void) I915_READ(IER);
  1269. }
  1270. /*
  1271. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1272. * enabled correctly.
  1273. */
  1274. int i915_driver_irq_postinstall(struct drm_device *dev)
  1275. {
  1276. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1277. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1278. u32 error_mask;
  1279. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1280. if (HAS_BSD(dev))
  1281. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1282. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1283. if (HAS_PCH_SPLIT(dev))
  1284. return ironlake_irq_postinstall(dev);
  1285. /* Unmask the interrupts that we always want on. */
  1286. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1287. dev_priv->pipestat[0] = 0;
  1288. dev_priv->pipestat[1] = 0;
  1289. if (I915_HAS_HOTPLUG(dev)) {
  1290. /* Enable in IER... */
  1291. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1292. /* and unmask in IMR */
  1293. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1294. }
  1295. /*
  1296. * Enable some error detection, note the instruction error mask
  1297. * bit is reserved, so we leave it masked.
  1298. */
  1299. if (IS_G4X(dev)) {
  1300. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1301. GM45_ERROR_MEM_PRIV |
  1302. GM45_ERROR_CP_PRIV |
  1303. I915_ERROR_MEMORY_REFRESH);
  1304. } else {
  1305. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1306. I915_ERROR_MEMORY_REFRESH);
  1307. }
  1308. I915_WRITE(EMR, error_mask);
  1309. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1310. I915_WRITE(IER, enable_mask);
  1311. (void) I915_READ(IER);
  1312. if (I915_HAS_HOTPLUG(dev)) {
  1313. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1314. /* Note HDMI and DP share bits */
  1315. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1316. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1317. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1318. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1319. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1320. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1321. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1322. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1323. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1324. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1325. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1326. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1327. /* Programming the CRT detection parameters tends
  1328. to generate a spurious hotplug event about three
  1329. seconds later. So just do it once.
  1330. */
  1331. if (IS_G4X(dev))
  1332. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1333. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1334. }
  1335. /* Ignore TV since it's buggy */
  1336. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1337. }
  1338. intel_opregion_enable_asle(dev);
  1339. return 0;
  1340. }
  1341. static void ironlake_irq_uninstall(struct drm_device *dev)
  1342. {
  1343. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1344. I915_WRITE(HWSTAM, 0xffffffff);
  1345. I915_WRITE(DEIMR, 0xffffffff);
  1346. I915_WRITE(DEIER, 0x0);
  1347. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1348. I915_WRITE(GTIMR, 0xffffffff);
  1349. I915_WRITE(GTIER, 0x0);
  1350. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1351. }
  1352. void i915_driver_irq_uninstall(struct drm_device * dev)
  1353. {
  1354. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1355. if (!dev_priv)
  1356. return;
  1357. dev_priv->vblank_pipe = 0;
  1358. if (HAS_PCH_SPLIT(dev)) {
  1359. ironlake_irq_uninstall(dev);
  1360. return;
  1361. }
  1362. if (I915_HAS_HOTPLUG(dev)) {
  1363. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1364. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1365. }
  1366. I915_WRITE(HWSTAM, 0xffffffff);
  1367. I915_WRITE(PIPEASTAT, 0);
  1368. I915_WRITE(PIPEBSTAT, 0);
  1369. I915_WRITE(IMR, 0xffffffff);
  1370. I915_WRITE(IER, 0x0);
  1371. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1372. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1373. I915_WRITE(IIR, I915_READ(IIR));
  1374. }